i915_drv.h 114.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hashtable.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/pm_qos.h>
44
#include <linux/reservation.h>
45 46 47 48 49 50
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
51
#include <drm/drm_auth.h>
52 53 54 55 56

#include "i915_params.h"
#include "i915_reg.h"

#include "intel_bios.h"
57
#include "intel_dpll_mgr.h"
58 59 60 61
#include "intel_guc.h"
#include "intel_lrc.h"
#include "intel_ringbuffer.h"

62
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
63 64
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
65 66
#include "i915_gem_gtt.h"
#include "i915_gem_render_state.h"
67
#include "i915_gem_request.h"
68
#include "i915_gem_timeline.h"
69

J
Joonas Lahtinen 已提交
70 71
#include "i915_vma.h"

72 73
#include "intel_gvt.h"

L
Linus Torvalds 已提交
74 75 76 77 78
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
79 80
#define DRIVER_DATE		"20161121"
#define DRIVER_TIMESTAMP	1479717903
L
Linus Torvalds 已提交
81

82
#undef WARN_ON
83 84 85 86 87 88 89 90
/* Many gcc seem to no see through this and fall over :( */
#if 0
#define WARN_ON(x) ({ \
	bool __i915_warn_cond = (x); \
	if (__builtin_constant_p(__i915_warn_cond)) \
		BUILD_BUG_ON(__i915_warn_cond); \
	WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
#else
91
#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
92 93
#endif

94
#undef WARN_ON_ONCE
95
#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
96

97 98
#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
			     (long) (x), __func__);
99

R
Rob Clark 已提交
100 101 102 103 104 105 106 107 108
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
109 110
	if (unlikely(__ret_warn_on))					\
		if (!WARN(i915.verbose_state_checks, format))		\
R
Rob Clark 已提交
111 112 113 114
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

115 116
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
117

118 119 120 121
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)

122 123 124 125 126
static inline const char *yesno(bool v)
{
	return v ? "yes" : "no";
}

127 128 129 130 131
static inline const char *onoff(bool v)
{
	return v ? "on" : "off";
}

132 133 134 135 136
static inline const char *enableddisabled(bool v)
{
	return v ? "enabled" : "disabled";
}

137
enum pipe {
138
	INVALID_PIPE = -1,
139 140
	PIPE_A = 0,
	PIPE_B,
141
	PIPE_C,
142 143
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
144
};
145
#define pipe_name(p) ((p) + 'A')
146

P
Paulo Zanoni 已提交
147 148 149 150
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
151
	TRANSCODER_EDP,
J
Jani Nikula 已提交
152 153
	TRANSCODER_DSI_A,
	TRANSCODER_DSI_C,
154
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
155
};
156 157 158 159 160 161 162 163 164 165 166 167

static inline const char *transcoder_name(enum transcoder transcoder)
{
	switch (transcoder) {
	case TRANSCODER_A:
		return "A";
	case TRANSCODER_B:
		return "B";
	case TRANSCODER_C:
		return "C";
	case TRANSCODER_EDP:
		return "EDP";
J
Jani Nikula 已提交
168 169 170 171
	case TRANSCODER_DSI_A:
		return "DSI A";
	case TRANSCODER_DSI_C:
		return "DSI C";
172 173 174 175
	default:
		return "<invalid>";
	}
}
P
Paulo Zanoni 已提交
176

J
Jani Nikula 已提交
177 178 179 180 181
static inline bool transcoder_is_dsi(enum transcoder transcoder)
{
	return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
}

182
/*
183 184 185 186
 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
 * number of planes per CRTC.  Not all platforms really have this many planes,
 * which means some arrays of size I915_MAX_PLANES may have unused entries
 * between the topmost sprite plane and the cursor plane.
187
 */
188 189 190
enum plane {
	PLANE_A = 0,
	PLANE_B,
191
	PLANE_C,
192 193
	PLANE_CURSOR,
	I915_MAX_PLANES,
194
};
195
#define plane_name(p) ((p) + 'A')
196

197
#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
198

199
enum port {
200
	PORT_NONE = -1,
201 202 203 204 205 206 207 208 209
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

210
#define I915_NUM_PHYS_VLV 2
211 212 213 214 215 216 217 218 219 220 221

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

222 223 224 225 226 227 228 229 230 231
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
232
	POWER_DOMAIN_TRANSCODER_EDP,
J
Jani Nikula 已提交
233 234
	POWER_DOMAIN_TRANSCODER_DSI_A,
	POWER_DOMAIN_TRANSCODER_DSI_C,
235 236 237 238 239
	POWER_DOMAIN_PORT_DDI_A_LANES,
	POWER_DOMAIN_PORT_DDI_B_LANES,
	POWER_DOMAIN_PORT_DDI_C_LANES,
	POWER_DOMAIN_PORT_DDI_D_LANES,
	POWER_DOMAIN_PORT_DDI_E_LANES,
I
Imre Deak 已提交
240 241 242
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
243
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
244
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
245
	POWER_DOMAIN_PLLS,
246 247 248 249
	POWER_DOMAIN_AUX_A,
	POWER_DOMAIN_AUX_B,
	POWER_DOMAIN_AUX_C,
	POWER_DOMAIN_AUX_D,
250
	POWER_DOMAIN_GMBUS,
251
	POWER_DOMAIN_MODESET,
252
	POWER_DOMAIN_INIT,
253 254

	POWER_DOMAIN_NUM,
255 256 257 258 259
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
260 261 262
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
263

264 265 266 267 268 269
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
270
	HPD_PORT_A,
271 272 273
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
274
	HPD_PORT_E,
275 276 277
	HPD_NUM_PINS
};

278 279 280
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	struct intel_digital_port *irq_port[I915_MAX_PORTS];
	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

301 302 303
	struct work_struct poll_init_work;
	bool poll_enabled;

304 305 306 307 308 309 310 311 312 313
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

314 315 316 317 318 319
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
320

321 322
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
323 324 325
#define for_each_pipe_masked(__dev_priv, __p, __mask) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
		for_each_if ((__mask) & (1 << (__p)))
326
#define for_each_universal_plane(__dev_priv, __pipe, __p)		\
327 328 329
	for ((__p) = 0;							\
	     (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
	     (__p)++)
330 331 332 333
#define for_each_sprite(__dev_priv, __p, __s)				\
	for ((__s) = 0;							\
	     (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];	\
	     (__s)++)
334

335 336 337 338
#define for_each_port_masked(__port, __ports_mask) \
	for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)	\
		for_each_if ((__ports_mask) & (1 << (__port)))

339
#define for_each_crtc(dev, crtc) \
340
	list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
341

342 343
#define for_each_intel_plane(dev, intel_plane) \
	list_for_each_entry(intel_plane,			\
344
			    &(dev)->mode_config.plane_list,	\
345 346
			    base.head)

347
#define for_each_intel_plane_mask(dev, intel_plane, plane_mask)		\
348 349
	list_for_each_entry(intel_plane,				\
			    &(dev)->mode_config.plane_list,		\
350 351 352 353
			    base.head)					\
		for_each_if ((plane_mask) &				\
			     (1 << drm_plane_index(&intel_plane->base)))

354 355 356 357
#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
	list_for_each_entry(intel_plane,				\
			    &(dev)->mode_config.plane_list,		\
			    base.head)					\
358
		for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
359

360 361 362 363
#define for_each_intel_crtc(dev, intel_crtc)				\
	list_for_each_entry(intel_crtc,					\
			    &(dev)->mode_config.crtc_list,		\
			    base.head)
364

365 366 367 368
#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)		\
	list_for_each_entry(intel_crtc,					\
			    &(dev)->mode_config.crtc_list,		\
			    base.head)					\
369 370
		for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))

371 372 373 374 375
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

376 377
#define for_each_intel_connector(dev, intel_connector)		\
	list_for_each_entry(intel_connector,			\
378
			    &(dev)->mode_config.connector_list,	\
379 380
			    base.head)

381 382
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
383
		for_each_if ((intel_encoder)->base.crtc == (__crtc))
384

385 386
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
387
		for_each_if ((intel_connector)->base.encoder == (__encoder))
388

389 390
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
391
		for_each_if ((1 << (domain)) & (mask))
392

393
struct drm_i915_private;
394
struct i915_mm_struct;
395
struct i915_mmu_object;
396

397 398 399 400 401 402 403
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
404 405 406 407 408 409
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
410 411 412
	} mm;
	struct idr context_idr;

413 414 415 416
	struct intel_rps_client {
		struct list_head link;
		unsigned boosts;
	} rps;
417

418
	unsigned int bsd_engine;
419 420 421 422 423 424 425 426 427

/* Client can have a maximum of 3 contexts banned before
 * it is denied of creating new contexts. As one context
 * ban needs 4 consecutive hangs, and more if there is
 * progress in between, this is a last resort stop gap measure
 * to limit the badly behaving clients access to gpu.
 */
#define I915_MAX_CLIENT_CONTEXT_BANS 3
	int context_bans;
428 429
};

430 431 432 433 434 435 436 437 438 439 440 441 442
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
443 444 445
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
446 447
 * 1.2: Add Power Management
 * 1.3: Add vblank support
448
 * 1.4: Fix cmdbuffer path, add heap destroy
449
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
450 451
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
452 453
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
454
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
455 456
#define DRIVER_PATCHLEVEL	0

457 458 459 460 461
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

462
struct intel_opregion {
463 464 465
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
J
Jani Nikula 已提交
466 467
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
468
	struct opregion_asle *asle;
469
	void *rvda;
470
	const void *vbt;
471
	u32 vbt_size;
472
	u32 *lid_state;
473
	struct work_struct asle_work;
474
};
475
#define OPREGION_SIZE            (8*1024)
476

477 478 479
struct intel_overlay;
struct intel_overlay_error_state;

480
struct sdvo_device_mapping {
C
Chris Wilson 已提交
481
	u8 initialized;
482 483 484
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
485
	u8 i2c_pin;
486
	u8 ddc_pin;
487 488
};

489
struct intel_connector;
490
struct intel_encoder;
491
struct intel_atomic_state;
492
struct intel_crtc_state;
493
struct intel_initial_plane_config;
494
struct intel_crtc;
495 496
struct intel_limit;
struct dpll;
497

498
struct drm_i915_display_funcs {
499
	int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
500
	int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
501
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
502 503 504
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
505 506 507 508 509 510
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
511
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
512
	void (*update_wm)(struct intel_crtc *crtc);
513 514
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
	void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
515 516 517
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
518
				struct intel_crtc_state *);
519 520
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
521 522
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
523 524 525 526
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
527 528
	void (*update_crtcs)(struct drm_atomic_state *state,
			     unsigned int *crtc_vblank_mask);
529 530
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
531
				   const struct drm_display_mode *adjusted_mode);
532
	void (*audio_codec_disable)(struct intel_encoder *encoder);
533
	void (*fdi_link_train)(struct drm_crtc *crtc);
534
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
535 536 537 538 539
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj,
			  struct drm_i915_gem_request *req,
			  uint32_t flags);
540
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
541 542 543 544 545
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
546

547 548
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
549 550
};

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
enum forcewake_domain_id {
	FW_DOMAIN_ID_RENDER = 0,
	FW_DOMAIN_ID_BLITTER,
	FW_DOMAIN_ID_MEDIA,

	FW_DOMAIN_ID_COUNT
};

enum forcewake_domains {
	FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
	FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
	FORCEWAKE_MEDIA	= (1 << FW_DOMAIN_ID_MEDIA),
	FORCEWAKE_ALL = (FORCEWAKE_RENDER |
			 FORCEWAKE_BLITTER |
			 FORCEWAKE_MEDIA)
};

568 569 570
#define FW_REG_READ  (1)
#define FW_REG_WRITE (2)

571 572 573 574 575 576 577 578 579 580 581 582
enum decoupled_power_domain {
	GEN9_DECOUPLED_PD_BLITTER = 0,
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL
};

enum decoupled_ops {
	GEN9_DECOUPLED_OP_WRITE = 0,
	GEN9_DECOUPLED_OP_READ
};

583 584 585 586
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op);

587
struct intel_uncore_funcs {
588
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
589
							enum forcewake_domains domains);
590
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
591
							enum forcewake_domains domains);
592

593 594 595 596
	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
597

598
	void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
599
				uint8_t val, bool trace);
600
	void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
601
				uint16_t val, bool trace);
602
	void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
603
				uint32_t val, bool trace);
604 605
};

606 607 608 609 610 611 612
struct intel_forcewake_range {
	u32 start;
	u32 end;

	enum forcewake_domains domains;
};

613 614 615
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

616 617 618
	const struct intel_forcewake_range *fw_domains_table;
	unsigned int fw_domains_table_entries;

619 620 621
	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
622

623
	enum forcewake_domains fw_domains;
624
	enum forcewake_domains fw_domains_active;
625 626 627

	struct intel_uncore_forcewake_domain {
		struct drm_i915_private *i915;
628
		enum forcewake_domain_id id;
629
		enum forcewake_domains mask;
630
		unsigned wake_count;
631
		struct hrtimer timer;
632
		i915_reg_t reg_set;
633 634
		u32 val_set;
		u32 val_clear;
635 636
		i915_reg_t reg_ack;
		i915_reg_t reg_post;
637
		u32 val_reset;
638
	} fw_domain[FW_DOMAIN_ID_COUNT];
639 640

	int unclaimed_mmio_check;
641 642 643
};

/* Iterate over initialised fw domains */
644 645 646 647 648 649 650 651
#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
	for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
	     (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
	     (domain__)++) \
		for_each_if ((mask__) & (domain__)->mask)

#define for_each_fw_domain(domain__, dev_priv__) \
	for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
652

653 654 655 656
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

657
struct intel_csr {
658
	struct work_struct work;
659
	const char *fw_path;
660
	uint32_t *dmc_payload;
661
	uint32_t dmc_fw_size;
662
	uint32_t version;
663
	uint32_t mmio_count;
664
	i915_reg_t mmioaddr[8];
665
	uint32_t mmiodata[8];
666
	uint32_t dc_state;
667
	uint32_t allowed_dc_mask;
668 669
};

670
#define DEV_INFO_FOR_EACH_FLAG(func) \
671
	/* Keep is_* in chronological order */ \
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	func(is_mobile); \
	func(is_i85x); \
	func(is_i915g); \
	func(is_i945gm); \
	func(is_g33); \
	func(is_g4x); \
	func(is_pineview); \
	func(is_broadwater); \
	func(is_crestline); \
	func(is_ivybridge); \
	func(is_valleyview); \
	func(is_cherryview); \
	func(is_haswell); \
	func(is_broadwell); \
	func(is_skylake); \
	func(is_broxton); \
	func(is_kabylake); \
689
	func(is_alpha_support); \
690
	/* Keep has_* in alphabetical order */ \
691
	func(has_64bit_reloc); \
692
	func(has_csr); \
693
	func(has_ddi); \
694
	func(has_dp_mst); \
695 696
	func(has_fbc); \
	func(has_fpga_dbg); \
697 698 699 700
	func(has_gmbus_irq); \
	func(has_gmch_display); \
	func(has_guc); \
	func(has_hotplug); \
701 702
	func(has_hw_contexts); \
	func(has_l3_dpf); \
703
	func(has_llc); \
704 705 706 707 708 709 710 711 712
	func(has_logical_ring_contexts); \
	func(has_overlay); \
	func(has_pipe_cxsr); \
	func(has_pooled_eu); \
	func(has_psr); \
	func(has_rc6); \
	func(has_rc6p); \
	func(has_resource_streamer); \
	func(has_runtime_pm); \
713
	func(has_snoop); \
714 715 716
	func(cursor_needs_physical); \
	func(hws_needs_physical); \
	func(overlay_needs_physical); \
717 718
	func(supports_tv); \
	func(has_decoupled_mmio)
D
Daniel Vetter 已提交
719

720
struct sseu_dev_info {
721
	u8 slice_mask;
722
	u8 subslice_mask;
723 724
	u8 eu_total;
	u8 eu_per_subslice;
725 726 727 728 729 730
	u8 min_eu_in_pool;
	/* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
	u8 subslice_7eu[3];
	u8 has_slice_pg:1;
	u8 has_subslice_pg:1;
	u8 has_eu_pg:1;
731 732
};

733 734 735 736 737
static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
{
	return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
}

738
struct intel_device_info {
739
	u32 display_mmio_offset;
740
	u16 device_id;
741
	u8 num_pipes;
742
	u8 num_sprites[I915_MAX_PIPES];
743
	u8 gen;
744
	u16 gen_mask;
745
	u8 ring_mask; /* Rings supported by the HW */
746
	u8 num_rings;
747 748 749
#define DEFINE_FLAG(name) u8 name:1
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
#undef DEFINE_FLAG
750
	u16 ddb_size; /* in blocks */
751 752 753 754
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
755
	int cursor_offsets[I915_MAX_PIPES];
756 757

	/* Slice/subslice/EU info */
758
	struct sseu_dev_info sseu;
759 760 761 762 763

	struct color_luts {
		u16 degamma_lut_size;
		u16 gamma_lut_size;
	} color;
764 765
};

766 767 768 769 770
struct intel_display_error_state;

struct drm_i915_error_state {
	struct kref ref;
	struct timeval time;
771 772
	struct timeval boottime;
	struct timeval uptime;
773

774 775
	struct drm_i915_private *i915;

776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	char error_msg[128];
	bool simulated;
	int iommu;
	u32 reset_count;
	u32 suspend_count;
	struct intel_device_info device_info;

	/* Generic register state */
	u32 eir;
	u32 pgtbl_er;
	u32 ier;
	u32 gtier[4];
	u32 ccid;
	u32 derrmr;
	u32 forcewake;
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 fault_data0; /* gen8, gen9 */
	u32 fault_data1; /* gen8, gen9 */
	u32 done_reg;
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
800

801 802 803
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
804
	struct drm_i915_error_object *semaphore;
805
	struct drm_i915_error_object *guc_log;
806 807 808 809 810 811

	struct drm_i915_error_engine {
		int engine_id;
		/* Software tracked state */
		bool waiting;
		int num_waiters;
812 813
		unsigned long hangcheck_timestamp;
		bool hangcheck_stalled;
814 815 816 817
		enum intel_engine_hangcheck_action hangcheck_action;
		struct i915_address_space *vm;
		int num_requests;

818 819 820
		/* position of active request inside the ring */
		u32 rq_head, rq_post, rq_tail;

821 822 823 824 825 826 827 828 829 830 831
		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 last_seqno;

		/* Register state */
		u32 start;
		u32 tail;
		u32 head;
		u32 ctl;
832
		u32 mode;
833 834 835 836 837 838 839 840 841 842 843 844 845
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
		u64 acthd;
		u32 fault_reg;
		u64 faddr;
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
846
		struct intel_instdone instdone;
847 848 849

		struct drm_i915_error_object {
			u64 gtt_offset;
850
			u64 gtt_size;
851 852
			int page_count;
			int unused;
853 854 855 856 857 858 859
			u32 *pages[0];
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;

		struct drm_i915_error_object *wa_ctx;

		struct drm_i915_error_request {
			long jiffies;
860
			pid_t pid;
861
			u32 context;
862
			int ban_score;
863 864 865
			u32 seqno;
			u32 head;
			u32 tail;
866
		} *requests, execlist[2];
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883

		struct drm_i915_error_waiter {
			char comm[TASK_COMM_LEN];
			pid_t pid;
			u32 seqno;
		} *waiters;

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;

		pid_t pid;
		char comm[TASK_COMM_LEN];
884
		int context_bans;
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	} engine[I915_NUM_ENGINES];

	struct drm_i915_error_buffer {
		u32 size;
		u32 name;
		u32 rseqno[I915_NUM_ENGINES], wseqno;
		u64 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
		u32 userptr:1;
		s32 engine:4;
		u32 cache_level:3;
	} *active_bo[I915_NUM_ENGINES], *pinned_bo;
	u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
	struct i915_address_space *active_vm[I915_NUM_ENGINES];
};

906 907
enum i915_cache_level {
	I915_CACHE_NONE = 0,
908 909 910 911 912
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
913
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
914 915
};

916 917 918 919 920 921
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
922

923
	bool bannable:1;
924

925
	/* This context is banned to submit more work */
926
	bool banned:1;
927 928 929 930 931

#define CONTEXT_SCORE_GUILTY		10
#define CONTEXT_SCORE_BAN_THRESHOLD	40
	/* Accumulated score of hangs caused by this context */
	int ban_score;
932
};
933 934

/* This must match up with the value previously used for execbuf2.rsvd1. */
935
#define DEFAULT_CONTEXT_HANDLE 0
936

937
/**
938
 * struct i915_gem_context - as the name implies, represents a context.
939 940 941
 * @ref: reference count.
 * @user_handle: userspace tracking identity for this context.
 * @remap_slice: l3 row remapping information.
942 943
 * @flags: context specific flags:
 *         CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
944 945 946 947
 * @file_priv: filp associated with this context (NULL for global default
 *	       context).
 * @hang_stats: information about the role of this context in possible GPU
 *		hangs.
948
 * @ppgtt: virtual memory space used by this context.
949 950 951 952 953 954 955
 * @legacy_hw_ctx: render context backing object and whether it is correctly
 *                initialized (legacy ring submission mechanism only).
 * @link: link in the global list of contexts.
 *
 * Contexts are memory images used by the hardware to store copies of their
 * internal state.
 */
956
struct i915_gem_context {
957
	struct kref ref;
958
	struct drm_i915_private *i915;
959
	struct drm_i915_file_private *file_priv;
960
	struct i915_hw_ppgtt *ppgtt;
961
	struct pid *pid;
962
	const char *name;
963

964 965 966
	struct i915_ctx_hang_stats hang_stats;

	unsigned long flags;
967 968
#define CONTEXT_NO_ZEROMAP		BIT(0)
#define CONTEXT_NO_ERROR_CAPTURE	BIT(1)
969 970 971

	/* Unique identifier for this context, used by the hw for tracking */
	unsigned int hw_id;
972
	u32 user_handle;
973
	int priority; /* greater priorities are serviced first */
974

975 976
	u32 ggtt_alignment;

977
	struct intel_context {
978
		struct i915_vma *state;
979
		struct intel_ring *ring;
980
		uint32_t *lrc_reg_state;
981 982
		u64 lrc_desc;
		int pin_count;
983
		bool initialised;
984
	} engine[I915_NUM_ENGINES];
985
	u32 ring_size;
986
	u32 desc_template;
987
	struct atomic_notifier_head status_notifier;
988
	bool execlists_force_single_submission;
989

990
	struct list_head link;
991 992

	u8 remap_slice;
993
	bool closed:1;
994 995
};

996 997 998 999 1000
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
1001
	ORIGIN_DIRTYFB,
1002 1003
};

1004
struct intel_fbc {
P
Paulo Zanoni 已提交
1005 1006 1007
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
1008
	unsigned threshold;
1009 1010
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
1011
	unsigned int visible_pipes_mask;
1012
	struct intel_crtc *crtc;
1013

1014
	struct drm_mm_node compressed_fb;
1015 1016
	struct drm_mm_node *compressed_llb;

1017 1018
	bool false_color;

1019
	bool enabled;
1020
	bool active;
1021

1022 1023 1024
	bool underrun_detected;
	struct work_struct underrun_work;

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
		} plane;

		struct {
			u64 ilk_ggtt_offset;
			uint32_t pixel_format;
			unsigned int stride;
			int fence_reg;
			unsigned int tiling_mode;
		} fb;
	} state_cache;

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
			enum plane plane;
			unsigned int fence_y_offset;
		} crtc;

		struct {
			u64 ggtt_offset;
			uint32_t pixel_format;
			unsigned int stride;
			int fence_reg;
		} fb;

		int cfb_size;
	} params;

1064
	struct intel_fbc_work {
1065
		bool scheduled;
1066
		u32 scheduled_vblank;
1067 1068
		struct work_struct work;
	} work;
1069

1070
	const char *no_fbc_reason;
1071 1072
};

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
/**
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
1088 1089
};

1090
struct intel_dp;
1091 1092 1093 1094 1095 1096 1097 1098 1099
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
1100
struct i915_psr {
1101
	struct mutex lock;
R
Rodrigo Vivi 已提交
1102 1103
	bool sink_support;
	bool source_ok;
1104
	struct intel_dp *enabled;
1105 1106
	bool active;
	struct delayed_work work;
1107
	unsigned busy_frontbuffer_bits;
1108 1109
	bool psr2_support;
	bool aux_frame_sync;
1110
	bool link_standby;
1111
};
1112

1113
enum intel_pch {
1114
	PCH_NONE = 0,	/* No PCH present */
1115 1116
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
1117
	PCH_LPT,	/* Lynxpoint PCH */
1118
	PCH_SPT,        /* Sunrisepoint PCH */
1119
	PCH_KBP,        /* Kabypoint PCH */
B
Ben Widawsky 已提交
1120
	PCH_NOP,
1121 1122
};

1123 1124 1125 1126 1127
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

1128
#define QUIRK_PIPEA_FORCE (1<<0)
1129
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
1130
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
1131
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
1132
#define QUIRK_PIPEB_FORCE (1<<4)
1133
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1134

1135
struct intel_fbdev;
1136
struct intel_fbc_work;
1137

1138 1139
struct intel_gmbus {
	struct i2c_adapter adapter;
1140
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
1141
	u32 force_bit;
1142
	u32 reg0;
1143
	i915_reg_t gpio_reg;
1144
	struct i2c_algo_bit_data bit_algo;
1145 1146 1147
	struct drm_i915_private *dev_priv;
};

1148
struct i915_suspend_saved_registers {
1149
	u32 saveDSPARB;
J
Jesse Barnes 已提交
1150
	u32 saveFBC_CONTROL;
1151 1152
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
1153 1154
	u32 saveSWF0[16];
	u32 saveSWF1[16];
1155
	u32 saveSWF3[3];
1156
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1157
	u32 savePCH_PORT_HOTPLUG;
1158
	u16 saveGCDGMBUS;
1159
};
1160

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
1219
	u32 pcbr;
1220 1221 1222
	u32 clock_gate_dis2;
};

1223 1224 1225 1226
struct intel_rps_ei {
	u32 cz_clock;
	u32 render_c0;
	u32 media_c0;
1227 1228
};

1229
struct intel_gen6_power_mgmt {
I
Imre Deak 已提交
1230 1231 1232 1233
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
1234
	struct work_struct work;
I
Imre Deak 已提交
1235
	bool interrupts_enabled;
1236
	u32 pm_iir;
1237

1238
	/* PM interrupt bits that should never be masked */
1239 1240
	u32 pm_intr_keep;

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
1256
	u8 boost_freq;		/* Frequency to request when wait boosting */
1257
	u8 idle_freq;		/* Frequency to request when we are idle */
1258 1259 1260
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1261
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
1262

1263 1264 1265
	u8 up_threshold; /* Current %busy required to uplock */
	u8 down_threshold; /* Current %busy required to downclock */

1266 1267 1268
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1269 1270 1271 1272
	spinlock_t client_lock;
	struct list_head clients;
	bool client_boost;

1273
	bool enabled;
1274
	struct delayed_work autoenable_work;
1275
	unsigned boosts;
1276

1277 1278 1279
	/* manual wa residency calculations */
	struct intel_rps_ei up_ei, down_ei;

1280 1281
	/*
	 * Protects RPS/RC6 register access and PCU communication.
1282 1283 1284
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
1285 1286
	 */
	struct mutex hw_lock;
1287 1288
};

D
Daniel Vetter 已提交
1289 1290 1291
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1303
	u64 last_time2;
1304 1305 1306 1307 1308 1309 1310
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1341 1342
/* Power well structure for haswell */
struct i915_power_well {
1343
	const char *name;
1344
	bool always_on;
1345 1346
	/* power well enable/disable usage count */
	int count;
1347 1348
	/* cached hw enabled state */
	bool hw_enabled;
1349
	unsigned long domains;
1350 1351
	/* unique identifier for this power well */
	unsigned long id;
1352 1353 1354 1355 1356
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
	unsigned long data;
1357
	const struct i915_power_well_ops *ops;
1358 1359
};

1360
struct i915_power_domains {
1361 1362 1363 1364 1365
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1366
	bool initializing;
1367
	int power_well_count;
1368

1369
	struct mutex lock;
1370
	int domain_use_count[POWER_DOMAIN_NUM];
1371
	struct i915_power_well *power_wells;
1372 1373
};

1374
#define MAX_L3_SLICES 2
1375
struct intel_l3_parity {
1376
	u32 *remap_info[MAX_L3_SLICES];
1377
	struct work_struct error_work;
1378
	int which_slice;
1379 1380
};

1381 1382 1383
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
1384 1385 1386 1387
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

1388 1389 1390 1391 1392
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
1393 1394
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
1395 1396 1397
	 */
	struct list_head unbound_list;

1398 1399 1400 1401 1402
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

1403 1404 1405 1406 1407 1408
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;

1409 1410 1411 1412 1413 1414
	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1415
	struct notifier_block oom_notifier;
1416
	struct notifier_block vmap_notifier;
1417
	struct shrinker shrinker;
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1428
	/* the indicator for dispatch video commands on two BSD rings */
1429
	atomic_t bsd_engine_dispatch_index;
1430

1431 1432 1433 1434 1435 1436
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1437
	spinlock_t object_stat_lock;
1438
	u64 object_memory;
1439 1440 1441
	u32 object_count;
};

1442
struct drm_i915_error_state_buf {
1443
	struct drm_i915_private *i915;
1444 1445 1446 1447 1448 1449 1450 1451
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1452 1453 1454 1455 1456
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1457 1458 1459
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

1460 1461 1462
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

1463 1464 1465 1466
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1467

1468
	struct delayed_work hangcheck_work;
1469 1470 1471 1472 1473

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
1474 1475 1476

	unsigned long missed_irq_rings;

1477
	/**
M
Mika Kuoppala 已提交
1478
	 * State variable controlling the reset flow and count
1479
	 *
M
Mika Kuoppala 已提交
1480
	 * This is a counter which gets incremented when reset is triggered,
1481 1482 1483 1484
	 *
	 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
	 * meaning that any waiters holding onto the struct_mutex should
	 * relinquish the lock immediately in order for the reset to start.
M
Mika Kuoppala 已提交
1485 1486 1487 1488 1489 1490 1491 1492 1493
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1494 1495 1496 1497
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1498
	 */
1499
	unsigned long reset_count;
1500

1501 1502 1503
	unsigned long flags;
#define I915_RESET_IN_PROGRESS	0
#define I915_WEDGED		(BITS_PER_LONG - 1)
1504

1505 1506 1507 1508 1509 1510
	/**
	 * Waitqueue to signal when a hang is detected. Used to for waiters
	 * to release the struct_mutex for the reset to procede.
	 */
	wait_queue_head_t wait_queue;

1511 1512 1513 1514 1515
	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1516

1517
	/* For missed irq/seqno simulation. */
1518
	unsigned long test_irq_rings;
1519 1520
};

1521 1522 1523 1524 1525 1526
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1527 1528 1529 1530 1531
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30

X
Xiong Zhang 已提交
1532 1533 1534 1535
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1536
struct ddi_vbt_port_info {
1537 1538 1539 1540 1541 1542
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1543
	uint8_t hdmi_level_shift;
1544 1545 1546 1547

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1548 1549

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1550
	uint8_t alternate_ddc_pin;
1551 1552 1553

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1554 1555
};

R
Rodrigo Vivi 已提交
1556 1557 1558 1559 1560
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1561 1562
};

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1575
	unsigned int panel_type:4;
1576 1577 1578
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1579 1580
	enum drrs_support_type drrs_type;

1581 1582 1583 1584 1585
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1586
		bool low_vswing;
1587 1588 1589 1590 1591
		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1592

R
Rodrigo Vivi 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601
	struct {
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
		int tp1_wakeup_time;
		int tp2_tp3_wakeup_time;
	} psr;

1602 1603
	struct {
		u16 pwm_freq_hz;
1604
		bool present;
1605
		bool active_low_pwm;
1606
		u8 min_brightness;	/* min_brightness/255 of max */
1607
		enum intel_backlight_type type;
1608 1609
	} backlight;

1610 1611 1612
	/* MIPI DSI */
	struct {
		u16 panel_id;
1613 1614 1615 1616 1617
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
1618
		const u8 *sequence[MIPI_SEQ_MAX];
1619 1620
	} dsi;

1621 1622 1623
	int crt_ddc_pin;

	int child_dev_num;
1624
	union child_device_config *child_dev;
1625 1626

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1627
	struct sdvo_device_mapping sdvo_mappings[2];
1628 1629
};

1630 1631 1632 1633 1634
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1635 1636 1637 1638 1639 1640 1641 1642
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1643
struct ilk_wm_values {
1644 1645 1646 1647 1648 1649 1650 1651
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1652 1653 1654 1655 1656
struct vlv_pipe_wm {
	uint16_t primary;
	uint16_t sprite[2];
	uint8_t cursor;
};
1657

1658 1659 1660 1661
struct vlv_sr_wm {
	uint16_t plane;
	uint8_t cursor;
};
1662

1663 1664 1665
struct vlv_wm_values {
	struct vlv_pipe_wm pipe[3];
	struct vlv_sr_wm sr;
1666 1667 1668 1669 1670
	struct {
		uint8_t cursor;
		uint8_t sprite[2];
		uint8_t primary;
	} ddl[3];
1671 1672
	uint8_t level;
	bool cxsr;
1673 1674
};

1675
struct skl_ddb_entry {
1676
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1677 1678 1679 1680
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1681
	return entry->end - entry->start;
1682 1683
}

1684 1685 1686 1687 1688 1689 1690 1691 1692
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1693
struct skl_ddb_allocation {
1694
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1695
	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1696 1697
};

1698
struct skl_wm_values {
1699
	unsigned dirty_pipes;
1700
	struct skl_ddb_allocation ddb;
1701 1702 1703
};

struct skl_wm_level {
L
Lyude 已提交
1704 1705 1706
	bool plane_en;
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1707 1708
};

1709
/*
1710 1711 1712 1713
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1714
 *
1715 1716 1717
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1718
 *
1719 1720
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1721
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1722
 * it can be changed with the standard runtime PM files from sysfs.
1723 1724 1725 1726 1727
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1728
 * case it happens.
1729
 *
1730
 * For more, read the Documentation/power/runtime_pm.txt.
1731
 */
1732
struct i915_runtime_pm {
1733
	atomic_t wakeref_count;
1734
	bool suspended;
1735
	bool irqs_enabled;
1736 1737
};

1738 1739 1740 1741 1742
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1743
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1744 1745 1746 1747 1748
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1749
	INTEL_PIPE_CRC_SOURCE_AUTO,
1750 1751 1752
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1753
struct intel_pipe_crc_entry {
1754
	uint32_t frame;
1755 1756 1757
	uint32_t crc[5];
};

1758
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1759
struct intel_pipe_crc {
1760 1761
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1762
	struct intel_pipe_crc_entry *entries;
1763
	enum intel_pipe_crc_source source;
1764
	int head, tail;
1765
	wait_queue_head_t wq;
1766 1767
};

1768
struct i915_frontbuffer_tracking {
1769
	spinlock_t lock;
1770 1771 1772 1773 1774 1775 1776 1777 1778

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1779
struct i915_wa_reg {
1780
	i915_reg_t addr;
1781 1782 1783 1784 1785
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1786 1787 1788 1789 1790 1791 1792
/*
 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
 * allowing it for RCS as we don't foresee any requirement of having
 * a whitelist for other engines. When it is really required for
 * other engines then the limit need to be increased.
 */
#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1793 1794 1795 1796

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
1797
	u32 hw_whitelist_count[I915_NUM_ENGINES];
1798 1799
};

1800 1801 1802 1803
struct i915_virtual_gpu {
	bool active;
};

1804 1805 1806 1807 1808 1809 1810
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1811
struct drm_i915_private {
1812 1813
	struct drm_device drm;

1814
	struct kmem_cache *objects;
1815
	struct kmem_cache *vmas;
1816
	struct kmem_cache *requests;
1817
	struct kmem_cache *dependencies;
1818

1819
	const struct intel_device_info info;
1820 1821 1822 1823 1824

	int relative_constants_mode;

	void __iomem *regs;

1825
	struct intel_uncore uncore;
1826

1827 1828
	struct i915_virtual_gpu vgpu;

1829
	struct intel_gvt *gvt;
1830

1831 1832
	struct intel_guc guc;

1833 1834
	struct intel_csr csr;

1835
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1836

1837 1838 1839 1840 1841 1842 1843 1844 1845
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1846 1847 1848
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1849 1850
	uint32_t psr_mmio_base;

1851 1852
	uint32_t pps_mmio_base;

1853 1854
	wait_queue_head_t gmbus_wait_queue;

1855
	struct pci_dev *bridge_dev;
1856
	struct i915_gem_context *kernel_context;
1857
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1858
	struct i915_vma *semaphore;
1859

1860
	struct drm_dma_handle *status_page_dmah;
1861 1862 1863 1864 1865
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1866 1867 1868
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1869 1870
	bool display_irqs_enabled;

1871 1872 1873
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1874 1875
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1876 1877

	/** Cached value of IMR to avoid reads in updating the bitfield */
1878 1879 1880 1881
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1882
	u32 gt_irq_mask;
1883 1884
	u32 pm_imr;
	u32 pm_ier;
1885
	u32 pm_rps_events;
1886
	u32 pm_guc_events;
1887
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1888

1889
	struct i915_hotplug hotplug;
1890
	struct intel_fbc fbc;
1891
	struct i915_drrs drrs;
1892
	struct intel_opregion opregion;
1893
	struct intel_vbt_data vbt;
1894

1895 1896
	bool preserve_bios_swizzle;

1897 1898 1899
	/* overlay */
	struct intel_overlay *overlay;

1900
	/* backlight registers and fields in struct intel_panel */
1901
	struct mutex backlight_lock;
1902

1903 1904 1905
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1906 1907 1908
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1909 1910 1911 1912
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1913
	unsigned int skl_preferred_vco_freq;
1914
	unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
M
Mika Kahola 已提交
1915
	unsigned int max_dotclk_freq;
1916
	unsigned int rawclk_freq;
1917
	unsigned int hpll_freq;
1918
	unsigned int czclk_freq;
1919

1920
	struct {
1921
		unsigned int vco, ref;
1922 1923
	} cdclk_pll;

1924 1925 1926 1927 1928 1929 1930
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1931 1932 1933 1934 1935 1936 1937
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1938
	unsigned short pch_id;
1939 1940 1941

	unsigned long quirks;

1942 1943
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1944
	struct drm_atomic_state *modeset_restore_state;
1945
	struct drm_modeset_acquire_ctx reset_ctx;
1946

1947
	struct list_head vm_list; /* Global list of all address spaces */
1948
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1949

1950
	struct i915_gem_mm mm;
1951 1952
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1953

1954 1955 1956 1957 1958 1959 1960
	/* The hw wants to have a stable context identifier for the lifetime
	 * of the context (for OA, PASID, faults, etc). This is limited
	 * in execlists to 21 bits.
	 */
	struct ida context_hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */

1961 1962
	/* Kernel Modesetting */

1963 1964
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1965 1966
	wait_queue_head_t pending_flip_queue;

1967 1968 1969 1970
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1971
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1972 1973
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1974
	const struct intel_dpll_mgr *dpll_mgr;
1975

1976 1977 1978 1979 1980 1981 1982
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1983 1984 1985
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

1986
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1987

1988
	struct i915_workarounds workarounds;
1989

1990 1991
	struct i915_frontbuffer_tracking fb_tracking;

1992
	u16 orig_clock;
1993

1994
	bool mchbar_need_disable;
1995

1996 1997
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1998
	/* Cannot be determined by PCIID. You must always read a register. */
1999
	u32 edram_cap;
B
Ben Widawsky 已提交
2000

2001
	/* gen6+ rps state */
2002
	struct intel_gen6_power_mgmt rps;
2003

2004 2005
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
2006
	struct intel_ilk_power_mgmt ips;
2007

2008
	struct i915_power_domains power_domains;
2009

R
Rodrigo Vivi 已提交
2010
	struct i915_psr psr;
2011

2012
	struct i915_gpu_error gpu_error;
2013

2014 2015
	struct drm_i915_gem_object *vlv_pctx;

2016
#ifdef CONFIG_DRM_FBDEV_EMULATION
2017 2018
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
2019
	struct work_struct fbdev_suspend_work;
2020
#endif
2021 2022

	struct drm_property *broadcast_rgb_property;
2023
	struct drm_property *force_audio_property;
2024

I
Imre Deak 已提交
2025
	/* hda/i915 audio component */
2026
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
2027
	bool audio_component_registered;
2028 2029 2030 2031 2032
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
2033

2034
	uint32_t hw_context_size;
2035
	struct list_head context_list;
2036

2037
	u32 fdi_rx_config;
2038

2039
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2040
	u32 chv_phy_control;
2041 2042 2043 2044 2045 2046
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
2047
	u32 bxt_phy_grc;
2048

2049
	u32 suspend_count;
2050
	bool suspended_to_idle;
2051
	struct i915_suspend_saved_registers regfile;
2052
	struct vlv_s0ix_state vlv_s0ix_state;
2053

2054
	enum {
2055 2056 2057 2058 2059
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
2060

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
2073 2074 2075 2076 2077 2078
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
2079 2080

		/* current hardware state */
2081 2082 2083
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
2084
			struct vlv_wm_values vlv;
2085
		};
2086 2087

		uint8_t max_level;
2088 2089 2090 2091 2092 2093 2094

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
2095 2096 2097 2098 2099 2100 2101

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
2102 2103
	} wm;

2104 2105
	struct i915_runtime_pm pm;

2106 2107
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2108
		void (*resume)(struct drm_i915_private *);
2109
		void (*cleanup_engine)(struct intel_engine_cs *engine);
2110

2111 2112
		struct list_head timelines;
		struct i915_gem_timeline global_timeline;
2113
		u32 active_requests;
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2141 2142

		ktime_t last_init_time;
2143 2144
	} gt;

2145 2146 2147
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

2148 2149
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2150

2151 2152 2153 2154
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2155
};
L
Linus Torvalds 已提交
2156

2157 2158
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2159
	return container_of(dev, struct drm_i915_private, drm);
2160 2161
}

2162
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2163
{
2164
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2165 2166
}

2167 2168 2169 2170 2171
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

2172
/* Simple iterator over all initialised engines */
2173 2174 2175 2176 2177
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2178

2179 2180 2181 2182 2183 2184
#define __mask_next_bit(mask) ({					\
	int __idx = ffs(mask) - 1;					\
	mask &= ~BIT(__idx);						\
	__idx;								\
})

2185
/* Iterator over subset of engines selected by mask */
2186 2187
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
	for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;	\
2188
	     tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2189

2190 2191 2192 2193 2194 2195 2196
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2197
#define I915_GTT_OFFSET_NONE ((u32)-1)
2198

2199 2200
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2201
 * considered to be the frontbuffer for the given plane interface-wise. This
2202 2203 2204 2205 2206
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2207 2208
#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2209 2210 2211
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2212 2213 2214
	(1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
	(1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2215
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2216
	(1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2217
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2218
	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2219

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2246 2247 2248 2249 2250 2251 2252 2253
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
#ifdef CONFIG_DEBUG_SG
	BUG_ON(sg->sg_magic != SG_MAGIC);
#endif
2268
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2269 2270
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2281
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2294
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2295

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
2348 2349 2350 2351
	 *
	 * A non-zero step value implies that the command may access multiple
	 * registers in sequence (e.g. LRI), in that case step gives the
	 * distance in dwords between individual offset fields.
2352 2353 2354 2355
	 */
	struct {
		u32 offset;
		u32 mask;
2356
		u32 step;
2357 2358 2359 2360 2361 2362 2363 2364 2365
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
2366 2367 2368 2369
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
2370 2371 2372 2373 2374
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
2375 2376
		u32 condition_offset;
		u32 condition_mask;
2377 2378 2379 2380 2381 2382
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
2383 2384 2385
 * Each engine has an array of tables. Each table consists of an array of
 * command descriptors, which must be sorted with command opcodes in
 * ascending order.
2386 2387 2388 2389 2390 2391
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

2392 2393 2394 2395 2396 2397 2398
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2399

2400
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2401
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2402

2403
#define REVID_FOREVER		0xff
2404
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2405 2406 2407 2408 2409 2410 2411

#define GEN_FOREVER (0)
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
2412
#define IS_GEN(dev_priv, s, e) ({ \
2413 2414 2415 2416 2417 2418 2419 2420 2421
	unsigned int __s = (s), __e = (e); \
	BUILD_BUG_ON(!__builtin_constant_p(s)); \
	BUILD_BUG_ON(!__builtin_constant_p(e)); \
	if ((__s) != GEN_FOREVER) \
		__s = (s) - 1; \
	if ((__e) == GEN_FOREVER) \
		__e = BITS_PER_LONG - 1; \
	else \
		__e = (e) - 1; \
2422
	!!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2423 2424
})

2425 2426 2427 2428 2429 2430 2431 2432
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2433 2434
#define IS_I830(dev_priv)	(INTEL_DEVID(dev_priv) == 0x3577)
#define IS_845G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2562)
2435
#define IS_I85X(dev_priv)	((dev_priv)->info.is_i85x)
2436
#define IS_I865G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2572)
2437
#define IS_I915G(dev_priv)	((dev_priv)->info.is_i915g)
2438 2439
#define IS_I915GM(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2592)
#define IS_I945G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2772)
2440
#define IS_I945GM(dev_priv)	((dev_priv)->info.is_i945gm)
2441 2442
#define IS_BROADWATER(dev_priv)	((dev_priv)->info.is_broadwater)
#define IS_CRESTLINE(dev_priv)	((dev_priv)->info.is_crestline)
2443
#define IS_GM45(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2A42)
2444
#define IS_G4X(dev_priv)	((dev_priv)->info.is_g4x)
2445 2446
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
2447
#define IS_PINEVIEW(dev_priv)	((dev_priv)->info.is_pineview)
2448
#define IS_G33(dev_priv)	((dev_priv)->info.is_g33)
2449
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
2450
#define IS_IVYBRIDGE(dev_priv)	((dev_priv)->info.is_ivybridge)
2451 2452 2453
#define IS_IVB_GT1(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0156 || \
				 INTEL_DEVID(dev_priv) == 0x0152 || \
				 INTEL_DEVID(dev_priv) == 0x015a)
2454
#define IS_VALLEYVIEW(dev_priv)	((dev_priv)->info.is_valleyview)
2455
#define IS_CHERRYVIEW(dev_priv)	((dev_priv)->info.is_cherryview)
2456
#define IS_HASWELL(dev_priv)	((dev_priv)->info.is_haswell)
2457
#define IS_BROADWELL(dev_priv)	((dev_priv)->info.is_broadwell)
2458
#define IS_SKYLAKE(dev_priv)	((dev_priv)->info.is_skylake)
2459
#define IS_BROXTON(dev_priv)	((dev_priv)->info.is_broxton)
2460
#define IS_KABYLAKE(dev_priv)	((dev_priv)->info.is_kabylake)
2461
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2462 2463 2464 2465 2466 2467
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2468
/* ULX machines are also considered ULT. */
2469 2470 2471 2472 2473 2474 2475 2476
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2477
/* ULX machines are also considered ULT. */
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2500

2501
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2502

2503 2504 2505 2506 2507 2508
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2509 2510
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2511

2512 2513
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2514
#define BXT_REVID_A0		0x0
2515
#define BXT_REVID_A1		0x1
2516 2517
#define BXT_REVID_B0		0x3
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2518

2519 2520
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2521

M
Mika Kuoppala 已提交
2522 2523
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2524 2525 2526
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2527

2528 2529
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2530

2531 2532 2533 2534 2535 2536
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2537 2538 2539 2540 2541 2542 2543 2544
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2545

2546 2547 2548 2549 2550 2551 2552 2553 2554
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2555
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2556 2557 2558 2559 2560 2561

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2562 2563 2564
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2565 2566
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2567

2568
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2569

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
#define HAS_HW_CONTEXTS(dev_priv)	    ((dev_priv)->info.has_hw_contexts)
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
#define USES_PPGTT(dev_priv)		(i915.enable_ppgtt)
#define USES_FULL_PPGTT(dev_priv)	(i915.enable_ppgtt >= 2)
#define USES_FULL_48BIT_PPGTT(dev_priv)	(i915.enable_ppgtt == 3)

#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
		((dev_priv)->info.overlay_needs_physical)
2580

2581
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2582
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_845G(dev_priv))
2583 2584

/* WaRsDisableCoarsePowerGating:skl,bxt */
2585 2586 2587 2588
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
	(IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
	 IS_SKL_GT3(dev_priv) || \
	 IS_SKL_GT4(dev_priv))
2589

2590 2591 2592 2593 2594 2595
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
2596 2597
#define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2598

2599 2600 2601
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2602 2603 2604
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2605 2606
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2607

2608 2609 2610
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2611

2612
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2613

2614
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2615

2616 2617 2618 2619 2620
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
P
Paulo Zanoni 已提交
2621

2622
#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2623

2624
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2625 2626
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2627 2628 2629 2630 2631
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2632 2633 2634
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2635

2636
#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2637

2638
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2639

2640 2641 2642 2643 2644 2645
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2646 2647
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2648
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA200
2649
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2650
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2651
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2652

2653 2654 2655 2656
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2657 2658 2659 2660
#define HAS_PCH_LPT_LP(dev_priv) \
	((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
#define HAS_PCH_LPT_H(dev_priv) \
	((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2661 2662 2663 2664
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2665

2666
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2667

2668 2669
#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))

2670
/* DPF == dynamic parity feature */
2671
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2672 2673
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2674

2675
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2676
#define GEN9_FREQ_SCALER 3
2677

2678 2679
#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)

2680 2681
#include "i915_trace.h"

2682 2683 2684 2685 2686 2687 2688 2689 2690
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

2691 2692
extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
extern int i915_resume_switcheroo(struct drm_device *dev);
2693

2694
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2695
				int enable_ppgtt);
2696

2697 2698
bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);

2699
/* i915_drv.c */
2700 2701 2702 2703 2704 2705 2706
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2707
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2708 2709
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2710 2711
#else
#define i915_compat_ioctl NULL
2712
#endif
2713 2714 2715 2716 2717
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2718 2719
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2720
extern void i915_reset(struct drm_i915_private *dev_priv);
2721
extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2722
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2723
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2724 2725 2726 2727
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2728
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2729

2730
/* intel_hotplug.c */
2731 2732
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2733 2734 2735
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2736
bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2737 2738
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2739

L
Linus Torvalds 已提交
2740
/* i915_irq.c */
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

	if (unlikely(!i915.enable_hangcheck))
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2758
__printf(3, 4)
2759 2760
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2761
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2762

2763
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2764 2765
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2766

2767 2768
extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2769
					bool restore_forcewake);
2770
extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2771
extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2772
extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2773 2774 2775
extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore);
2776
const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2777
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2778
				enum forcewake_domains domains);
2779
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2780
				enum forcewake_domains domains);
2781 2782 2783 2784 2785 2786 2787
/* Like above but the caller must manage the uncore.lock itself.
 * Must be used with I915_READ_FW and friends.
 */
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains domains);
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains domains);
2788 2789
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);

2790
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2791

2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms);
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms);

2803 2804
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2805
	return dev_priv->gvt;
2806 2807
}

2808
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2809
{
2810
	return dev_priv->vgpu.active;
2811
}
2812

2813
void
2814
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2815
		     u32 status_mask);
2816 2817

void
2818
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2819
		      u32 status_mask);
2820

2821 2822
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2823 2824 2825
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2853 2854 2855
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2867 2868 2869 2870 2871 2872 2873 2874 2875
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2876 2877
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2878 2879 2880 2881 2882 2883
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2884 2885
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2886 2887
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2888 2889 2890 2891
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2892 2893
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2894 2895
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2896 2897 2898 2899
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2900
void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2901 2902
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2903 2904
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2905 2906
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2907
int i915_gem_load_init(struct drm_device *dev);
2908
void i915_gem_load_cleanup(struct drm_device *dev);
2909
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2910
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2911 2912
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2913 2914
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2915 2916
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2917
struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
2918
						   u64 size);
2919 2920
struct drm_i915_gem_object *i915_gem_object_create_from_data(
		struct drm_device *dev, const void *data, size_t size);
2921
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2922
void i915_gem_free_object(struct drm_gem_object *obj);
2923

C
Chris Wilson 已提交
2924
struct i915_vma * __must_check
2925 2926
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2927
			 u64 size,
2928 2929
			 u64 alignment,
			 u64 flags);
2930

2931
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2932
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2933

2934 2935
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
2936
static inline int __sg_page_count(const struct scatterlist *sg)
2937
{
2938 2939
	return sg->length >> PAGE_SHIFT;
}
2940

2941 2942 2943
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
2944

2945 2946 2947
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
2948

2949 2950 2951
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
2952

2953 2954 2955
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
2956

2957 2958
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
				 struct sg_table *pages);
C
Chris Wilson 已提交
2959 2960 2961 2962 2963
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
2964
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
2965

2966
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
2967 2968 2969 2970 2971 2972 2973
		return 0;

	return __i915_gem_object_get_pages(obj);
}

static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2974
{
C
Chris Wilson 已提交
2975 2976
	GEM_BUG_ON(!obj->mm.pages);

2977
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2978 2979 2980 2981 2982
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
2983
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2984 2985 2986 2987 2988 2989 2990 2991
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
	GEM_BUG_ON(!obj->mm.pages);

2992 2993
	atomic_dec(&obj->mm.pages_pin_count);
	GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
2994
}
2995

2996 2997
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2998
{
C
Chris Wilson 已提交
2999
	__i915_gem_object_unpin_pages(obj);
3000 3001
}

3002 3003 3004 3005 3006 3007 3008
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
3009
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
3010

3011 3012 3013 3014 3015
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
};

3016 3017 3018
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
 * @obj - the object to map into kernel address space
3019
 * @type - the type of mapping, used to select pgprot_t
3020 3021 3022
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
3023 3024
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
3025
 *
3026 3027
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
3028
 *
3029 3030
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3031
 */
3032 3033
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
 * @obj - the object to unmap
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
#define CLFLUSH_BEFORE 0x1
#define CLFLUSH_AFTER 0x2
#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3063
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
B
Ben Widawsky 已提交
3064
void i915_vma_move_to_active(struct i915_vma *vma,
3065 3066
			     struct drm_i915_gem_request *req,
			     unsigned int flags);
3067 3068 3069
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3070 3071
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3072
int i915_gem_mmap_gtt_version(void);
3073 3074 3075 3076 3077

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3078
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3079

3080
struct drm_i915_gem_request *
3081
i915_gem_find_active_request(struct intel_engine_cs *engine);
3082

3083
void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3084

3085 3086
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
3087
	return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3088 3089
}

3090
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3091
{
3092
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3093 3094
}

3095
static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3096
{
3097
	return i915_reset_in_progress(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3098 3099 3100 3101
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3102
	return READ_ONCE(error->reset_count);
3103
}
3104

3105 3106
void i915_gem_reset(struct drm_i915_private *dev_priv);
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3107
void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3108
int __must_check i915_gem_init(struct drm_device *dev);
3109
int __must_check i915_gem_init_hw(struct drm_device *dev);
3110
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3111
void i915_gem_cleanup_engines(struct drm_device *dev);
3112
int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3113
					unsigned int flags);
3114
int __must_check i915_gem_suspend(struct drm_device *dev);
3115
void i915_gem_resume(struct drm_device *dev);
3116
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3117 3118 3119 3120
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3121 3122 3123 3124 3125
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
				  int priority);
#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX

3126
int __must_check
3127 3128 3129
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
3130
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3131
struct i915_vma * __must_check
3132 3133
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3134
				     const struct i915_ggtt_view *view);
C
Chris Wilson 已提交
3135
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3136
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3137
				int align);
3138
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3139
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3140

3141 3142 3143
u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
			   int tiling_mode);
u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
3144
				int tiling_mode, bool fenced);
3145

3146 3147 3148
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3149 3150 3151 3152 3153 3154
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3155
struct i915_vma *
3156
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
C
Chris Wilson 已提交
3157 3158
		     struct i915_address_space *vm,
		     const struct i915_ggtt_view *view);
3159

3160 3161
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
C
Chris Wilson 已提交
3162 3163
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view);
3164

3165 3166 3167 3168 3169 3170
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	return container_of(vm, struct i915_hw_ppgtt, base);
}

C
Chris Wilson 已提交
3171 3172 3173
static inline struct i915_vma *
i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
			const struct i915_ggtt_view *view)
3174
{
C
Chris Wilson 已提交
3175
	return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
3176 3177
}

C
Chris Wilson 已提交
3178 3179 3180
static inline unsigned long
i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
			    const struct i915_ggtt_view *view)
3181
{
3182
	return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
3183
}
3184

J
Joonas Lahtinen 已提交
3185
/* i915_gem_fence_reg.c */
3186 3187 3188
int __must_check i915_vma_get_fence(struct i915_vma *vma);
int __must_check i915_vma_put_fence(struct i915_vma *vma);

3189
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3190

3191
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3192 3193 3194 3195
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3196

3197
/* i915_gem_context.c */
3198
int __must_check i915_gem_context_init(struct drm_device *dev);
3199
void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3200
void i915_gem_context_fini(struct drm_device *dev);
3201
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3202
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3203
int i915_switch_context(struct drm_i915_gem_request *req);
3204
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
3205 3206 3207
struct i915_vma *
i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
			    unsigned int flags);
3208
void i915_gem_context_free(struct kref *ctx_ref);
3209 3210
struct drm_i915_gem_object *
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3211 3212
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev);
3213 3214 3215 3216 3217 3218

static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3219
	lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3220 3221 3222 3223 3224 3225 3226 3227

	ctx = idr_find(&file_priv->context_idr, id);
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
}

3228 3229
static inline struct i915_gem_context *
i915_gem_context_get(struct i915_gem_context *ctx)
3230
{
3231
	kref_get(&ctx->ref);
3232
	return ctx;
3233 3234
}

3235
static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3236
{
3237
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3238
	kref_put(&ctx->ref, i915_gem_context_free);
3239 3240
}

C
Chris Wilson 已提交
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
static inline struct intel_timeline *
i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
				 struct intel_engine_cs *engine)
{
	struct i915_address_space *vm;

	vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
	return &vm->timeline.engine[engine->id];
}

3251
static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3252
{
3253
	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3254 3255
}

3256 3257 3258 3259
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
3260 3261 3262 3263
int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
3264 3265
int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
				       struct drm_file *file);
3266

3267
/* i915_gem_evict.c */
3268
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3269
					  u64 min_size, u64 alignment,
3270
					  unsigned cache_level,
3271
					  u64 start, u64 end,
3272
					  unsigned flags);
3273
int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3274
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3275

3276
/* belongs in i915_gem_gtt.h */
3277
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3278
{
3279
	wmb();
3280
	if (INTEL_GEN(dev_priv) < 6)
3281 3282
		intel_gtt_chipset_flush();
}
3283

3284
/* i915_gem_stolen.c */
3285 3286 3287
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3288 3289 3290 3291
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3292 3293
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3294
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3295
void i915_gem_cleanup_stolen(struct drm_device *dev);
3296 3297
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3298 3299 3300 3301 3302
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
3303

3304 3305 3306 3307 3308
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
				unsigned int size);

3309 3310
/* i915_gem_shrinker.c */
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3311
			      unsigned long target,
3312 3313 3314 3315
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3316
#define I915_SHRINK_ACTIVE 0x8
3317
#define I915_SHRINK_VMAPS 0x10
3318 3319
unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3320
void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3321 3322


3323
/* i915_gem_tiling.c */
3324
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3325
{
3326
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3327 3328

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3329
		i915_gem_object_is_tiled(obj);
3330 3331
}

3332
/* i915_debugfs.c */
3333
#ifdef CONFIG_DEBUG_FS
3334 3335
int i915_debugfs_register(struct drm_i915_private *dev_priv);
void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3336
int i915_debugfs_connector_add(struct drm_connector *connector);
3337
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3338
#else
3339 3340
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3341 3342
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3343
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3344
#endif
3345 3346

/* i915_gpu_error.c */
3347 3348
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

3349 3350
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3351 3352
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
3353
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3354
			      struct drm_i915_private *i915,
3355 3356 3357 3358 3359 3360
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
3361 3362
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
3363
			      const char *error_msg);
3364 3365 3366 3367 3368
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
#else

static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
					    u32 engine_mask,
					    const char *error_msg)
{
}

static inline void i915_destroy_error_state(struct drm_device *dev)
{
}

#endif

3383
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3384

3385
/* i915_cmd_parser.c */
3386
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3387
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3388 3389 3390 3391 3392 3393 3394 3395
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3396

3397 3398 3399
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
3400

B
Ben Widawsky 已提交
3401
/* i915_sysfs.c */
D
David Weinehall 已提交
3402 3403
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3404

3405 3406 3407
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
3408 3409
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3410

3411 3412
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3413 3414
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3415
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3416 3417 3418
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3419 3420
extern void intel_i2c_reset(struct drm_device *dev);

3421
/* intel_bios.c */
3422
int intel_bios_init(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3423
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3424
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3425
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3426
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3427
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3428
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3429
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3430 3431
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3432 3433 3434
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);

3435

3436
/* intel_opregion.c */
3437
#ifdef CONFIG_ACPI
3438
extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3439 3440
extern void intel_opregion_register(struct drm_i915_private *dev_priv);
extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3441
extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3442 3443
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
3444
extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3445
					 pci_power_t state);
3446
extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3447
#else
3448
static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3449 3450
static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3451 3452 3453
static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
{
}
3454 3455 3456 3457 3458
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
3459
static inline int
3460
intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3461 3462 3463
{
	return 0;
}
3464
static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3465 3466 3467
{
	return -ENODEV;
}
3468
#endif
3469

J
Jesse Barnes 已提交
3470 3471 3472 3473 3474 3475 3476 3477 3478
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
void intel_device_info_dump(struct drm_i915_private *dev_priv);

J
Jesse Barnes 已提交
3489
/* modesetting */
3490
extern void intel_modeset_init_hw(struct drm_device *dev);
3491
extern int intel_modeset_init(struct drm_device *dev);
3492
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3493
extern void intel_modeset_cleanup(struct drm_device *dev);
3494
extern int intel_connector_register(struct drm_connector *);
3495
extern void intel_connector_unregister(struct drm_connector *);
3496 3497
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3498
extern void intel_display_resume(struct drm_device *dev);
3499 3500
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3501
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
P
Paulo Zanoni 已提交
3502
extern void intel_init_pch_refclk(struct drm_device *dev);
3503
extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3504 3505
extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
				  bool enable);
3506

B
Ben Widawsky 已提交
3507 3508
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3509

3510
/* overlay */
3511 3512
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3513 3514
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3515

3516 3517
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3518
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3519
					    struct drm_i915_private *dev_priv,
3520
					    struct intel_display_error_state *error);
3521

3522 3523
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3524 3525

/* intel_sideband.c */
3526 3527
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3528
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3529 3530
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3531 3532 3533 3534
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3535 3536
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3537 3538
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3539 3540 3541 3542
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3543 3544
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3545

3546
/* intel_dpio_phy.c */
3547 3548
void bxt_port_to_phy_channel(enum port port,
			     enum dpio_phy *phy, enum dpio_channel *ch);
3549 3550 3551
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
					     uint8_t lane_count);
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3564 3565 3566
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3567 3568
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
			      bool reset);
3569
void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3570 3571
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3572
void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3573

3574 3575 3576
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3577
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3578
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3579
void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3580

3581 3582
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3583

3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3597 3598 3599 3600
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3601 3602 3603 3604 3605 3606 3607 3608 3609
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3610
 */
3611
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3612

3613
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3614 3615
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3616
	do {								\
3617
		old_upper = upper;					\
3618
		lower = I915_READ(lower_reg);				\
3619 3620
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3621
	(u64)upper << 32 | lower; })
3622

3623 3624 3625
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3626 3627
#define __raw_read(x, s) \
static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3628
					     i915_reg_t reg) \
3629
{ \
3630
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3631 3632 3633 3634
}

#define __raw_write(x, s) \
static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3635
				       i915_reg_t reg, uint##x##_t val) \
3636
{ \
3637
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3652
/* These are untraced mmio-accessors that are only valid to be used inside
3653
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3654
 * controlled.
3655
 *
3656
 * Think twice, and think again, before using these.
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3677
 */
3678 3679
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3680
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3681 3682
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3683 3684 3685 3686
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3687

3688
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3689
{
3690
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3691
		return VLV_VGACNTRL;
3692
	else if (INTEL_GEN(dev_priv) >= 5)
3693
		return CPU_VGACNTRL;
3694 3695 3696 3697
	else
		return VGACNTRL;
}

3698 3699 3700 3701 3702 3703 3704
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3705 3706 3707 3708 3709
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3710 3711 3712 3713 3714 3715 3716 3717
static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3718 3719 3720 3721 3722 3723 3724 3725 3726
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3727
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3738 3739 3740 3741
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3742 3743
	}
}
3744 3745 3746

static inline bool
__i915_request_irq_complete(struct drm_i915_gem_request *req)
3747
{
3748 3749
	struct intel_engine_cs *engine = req->engine;

3750 3751 3752
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
3753
	if (__i915_gem_request_completed(req))
3754 3755
		return true;

3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
3767
	if (engine->irq_seqno_barrier &&
3768
	    rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3769
	    cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
3770 3771
		struct task_struct *tsk;

3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
3784
		engine->irq_seqno_barrier(engine);
3785 3786 3787 3788 3789 3790 3791 3792

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
		rcu_read_lock();
3793
		tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
		if (tsk && tsk != current)
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
			wake_up_process(tsk);
		rcu_read_unlock();

3804
		if (__i915_gem_request_completed(req))
3805 3806
			return true;
	}
3807 3808 3809 3810

	return false;
}

3811 3812 3813
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

3814 3815 3816 3817 3818
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

3819 3820 3821 3822 3823
#define ptr_mask_bits(ptr) ({						\
	unsigned long __v = (unsigned long)(ptr);			\
	(typeof(ptr))(__v & PAGE_MASK);					\
})

3824 3825 3826 3827 3828 3829 3830 3831 3832
#define ptr_unpack_bits(ptr, bits) ({					\
	unsigned long __v = (unsigned long)(ptr);			\
	(bits) = __v & ~PAGE_MASK;					\
	(typeof(ptr))(__v & PAGE_MASK);					\
})

#define ptr_pack_bits(ptr, bits)					\
	((typeof(ptr))((unsigned long)(ptr) | (bits)))

3833 3834 3835 3836 3837 3838
#define fetch_and_zero(ptr) ({						\
	typeof(*ptr) __T = *(ptr);					\
	*(ptr) = (typeof(*ptr))0;					\
	__T;								\
})

L
Linus Torvalds 已提交
3839
#endif