i915_irq.c 117.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92 93 94 95 96
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

97
/* IIR can theoretically queue up two events. Be paranoid. */
98
#define GEN8_IRQ_RESET_NDX(type, which) do { \
99 100 101 102 103 104 105 106 107
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

108
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
109
	I915_WRITE(type##IMR, 0xffffffff); \
110
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
111
	I915_WRITE(type##IER, 0); \
112 113 114 115
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
116 117
} while (0)

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
133
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
135
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
136 137
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
138 139 140
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
142
	I915_WRITE(type##IER, (ier_val)); \
143 144
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
145 146
} while (0)

147 148
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

149
/* For display hotplug interrupt */
150
void
151
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152
{
153 154
	assert_spin_locked(&dev_priv->irq_lock);

155
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156 157
		return;

158 159 160
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
161
		POSTING_READ(DEIMR);
162 163 164
	}
}

165
void
166
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167
{
168 169
	assert_spin_locked(&dev_priv->irq_lock);

170
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171 172
		return;

173 174 175
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
176
		POSTING_READ(DEIMR);
177 178 179
	}
}

P
Paulo Zanoni 已提交
180 181 182 183 184 185 186 187 188 189 190 191
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

192 193
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

194
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195 196
		return;

P
Paulo Zanoni 已提交
197 198 199 200 201 202
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

203
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
204 205 206 207
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

208
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
209 210 211 212
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

213 214 215 216 217
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

218 219 220 221 222
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

223 224 225 226 227
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
228 229 230 231 232 233 234 235 236 237
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
238
	uint32_t new_val;
P
Paulo Zanoni 已提交
239

240 241
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
242 243
	assert_spin_locked(&dev_priv->irq_lock);

244
	new_val = dev_priv->pm_irq_mask;
245 246 247
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

248 249
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
250 251
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
252
	}
P
Paulo Zanoni 已提交
253 254
}

255
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
256
{
257 258 259
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
260 261 262
	snb_update_pm_irq(dev_priv, mask, mask);
}

263 264
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
265 266 267 268
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

269 270 271 272 273 274 275 276
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
277 278 279 280 281 282 283 284 285
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
286
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
287 288 289
	spin_unlock_irq(&dev_priv->irq_lock);
}

290 291 292 293 294
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
295

296
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
297
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
298
	dev_priv->rps.interrupts_enabled = true;
299 300
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
301
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
302

303 304 305
	spin_unlock_irq(&dev_priv->irq_lock);
}

306 307 308
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
309
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
310
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311 312
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
313 314 315 316 317 318 319 320 321 322
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

323 324 325 326
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
327 328 329 330 331 332
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

333 334
	spin_lock_irq(&dev_priv->irq_lock);

335
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
336 337

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338 339
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
340 341 342 343

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
344 345
}

346 347 348 349 350 351
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
352 353 354
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
355 356 357 358 359
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

360 361
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

362 363
	assert_spin_locked(&dev_priv->irq_lock);

364
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365 366
		return;

367 368 369
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
370

D
Daniel Vetter 已提交
371
static void
372 373
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
374
{
375
	u32 reg = PIPESTAT(pipe);
376
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
377

378
	assert_spin_locked(&dev_priv->irq_lock);
379
	WARN_ON(!intel_irqs_enabled(dev_priv));
380

381 382 383 384
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
385 386 387
		return;

	if ((pipestat & enable_mask) == enable_mask)
388 389
		return;

390 391
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

392
	/* Enable the interrupt, clear any pending status */
393
	pipestat |= enable_mask | status_mask;
394 395
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
396 397
}

D
Daniel Vetter 已提交
398
static void
399 400
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
401
{
402
	u32 reg = PIPESTAT(pipe);
403
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
404

405
	assert_spin_locked(&dev_priv->irq_lock);
406
	WARN_ON(!intel_irqs_enabled(dev_priv));
407

408 409 410 411
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
412 413
		return;

414 415 416
	if ((pipestat & enable_mask) == 0)
		return;

417 418
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

419
	pipestat &= ~enable_mask;
420 421
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
422 423
}

424 425 426 427 428
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
429 430
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
431 432 433
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
434 435 436 437 438 439
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
440 441 442 443 444 445 446 447 448 449 450 451

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

452 453 454 455 456 457
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

458 459 460 461 462
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
463 464 465 466 467 468 469 470 471
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

472 473 474 475 476
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
477 478 479
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

480
/**
481
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
482
 */
483
static void i915_enable_asle_pipestat(struct drm_device *dev)
484
{
485
	struct drm_i915_private *dev_priv = dev->dev_private;
486

487 488 489
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

490
	spin_lock_irq(&dev_priv->irq_lock);
491

492
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493
	if (INTEL_INFO(dev)->gen >= 4)
494
		i915_enable_pipestat(dev_priv, PIPE_A,
495
				     PIPE_LEGACY_BLC_EVENT_STATUS);
496

497
	spin_unlock_irq(&dev_priv->irq_lock);
498 499
}

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

550 551 552 553 554 555
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

556 557 558
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
559
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
560
{
561
	struct drm_i915_private *dev_priv = dev->dev_private;
562 563
	unsigned long high_frame;
	unsigned long low_frame;
564
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565 566
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
568

569 570 571 572 573
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
574

575 576 577 578 579 580
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

581 582
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
583

584 585 586 587 588 589
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
590
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591
		low   = I915_READ(low_frame);
592
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
593 594
	} while (high1 != high2);

595
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596
	pixel = low & PIPE_PIXEL_MASK;
597
	low >>= PIPE_FRAME_LOW_SHIFT;
598 599 600 601 602 603

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
604
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
605 606
}

607
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
608
{
609
	struct drm_i915_private *dev_priv = dev->dev_private;
610
	int reg = PIPE_FRMCOUNT_GM45(pipe);
611 612 613 614

	return I915_READ(reg);
}

615 616 617
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

618 619 620 621
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
622
	const struct drm_display_mode *mode = &crtc->base.hwmode;
623
	enum pipe pipe = crtc->pipe;
624
	int position, vtotal;
625

626
	vtotal = mode->crtc_vtotal;
627 628 629 630 631 632 633 634 635
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
636 637
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
638
	 */
639
	return (position + crtc->scanline_offset) % vtotal;
640 641
}

642
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
643 644
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
645
{
646 647 648
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
650
	int position;
651
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
652 653
	bool in_vbl = true;
	int ret = 0;
654
	unsigned long irqflags;
655

656
	if (WARN_ON(!mode->crtc_clock)) {
657
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
658
				 "pipe %c\n", pipe_name(pipe));
659 660 661
		return 0;
	}

662
	htotal = mode->crtc_htotal;
663
	hsync_start = mode->crtc_hsync_start;
664 665 666
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
667

668 669 670 671 672 673
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

674 675
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

676 677 678 679 680 681
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682

683 684 685 686 687 688
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

689
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
690 691 692
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
693
		position = __intel_get_crtc_scanline(intel_crtc);
694 695 696 697 698
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
699
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700

701 702 703 704
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
705

706 707 708 709 710 711 712 713 714 715 716 717
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

718 719 720 721 722 723 724 725 726 727
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
728 729
	}

730 731 732 733 734 735 736 737
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

738 739 740 741 742 743 744 745 746 747 748 749
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
750

751
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
752 753 754 755 756 757
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
758 759 760

	/* In vblank? */
	if (in_vbl)
761
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
762 763 764 765

	return ret;
}

766 767 768 769 770 771 772 773 774 775 776 777 778
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

779
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
780 781 782 783
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
784
	struct drm_crtc *crtc;
785

786
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
787
		DRM_ERROR("Invalid crtc %d\n", pipe);
788 789 790 791
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
792 793 794 795 796 797
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

798
	if (!crtc->hwmode.crtc_clock) {
799 800 801
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
802 803

	/* Helper routine in DRM core does all the work: */
804 805
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
806
						     crtc,
807
						     &crtc->hwmode);
808 809
}

810
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
811
{
812
	struct drm_i915_private *dev_priv = dev->dev_private;
813
	u32 busy_up, busy_down, max_avg, min_avg;
814 815
	u8 new_delay;

816
	spin_lock(&mchdev_lock);
817

818 819
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

820
	new_delay = dev_priv->ips.cur_delay;
821

822
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
823 824
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
825 826 827 828
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
829
	if (busy_up > max_avg) {
830 831 832 833
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
834
	} else if (busy_down < min_avg) {
835 836 837 838
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
839 840
	}

841
	if (ironlake_set_drps(dev, new_delay))
842
		dev_priv->ips.cur_delay = new_delay;
843

844
	spin_unlock(&mchdev_lock);
845

846 847 848
	return;
}

C
Chris Wilson 已提交
849
static void notify_ring(struct intel_engine_cs *ring)
850
{
851
	if (!intel_ring_initialized(ring))
852 853
		return;

854
	trace_i915_gem_request_notify(ring);
855

856 857 858
	wake_up_all(&ring->irq_queue);
}

859 860
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
861
{
862 863 864 865
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
866

867 868 869 870 871 872
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
873

874 875
	if (old->cz_clock == 0)
		return false;
876

877 878
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
879

880 881 882
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
883
	 */
884 885 886
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
887

888
	return c0 >= time;
889 890
}

891
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
892
{
893 894 895
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
896

897 898 899 900
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
901

902
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
903
		return 0;
904

905 906 907
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
908

909 910 911
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
912
				  dev_priv->rps.down_threshold))
913 914 915
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
916

917 918 919
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
920
				 dev_priv->rps.up_threshold))
921 922
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
923 924
	}

925
	return events;
926 927
}

928 929 930 931 932 933 934 935 936 937 938 939
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

940
static void gen6_pm_rps_work(struct work_struct *work)
941
{
942 943
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
944 945
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
946
	u32 pm_iir;
947

948
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
949 950 951 952 953
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
954 955
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
956 957
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
958 959
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
960
	spin_unlock_irq(&dev_priv->irq_lock);
961

962
	/* Make sure we didn't queue anything we're not going to process. */
963
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
964

965
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
966 967
		return;

968
	mutex_lock(&dev_priv->rps.hw_lock);
969

970 971
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

972
	adj = dev_priv->rps.last_adj;
973
	new_delay = dev_priv->rps.cur_freq;
974 975 976 977 978 979 980
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
981 982
		if (adj > 0)
			adj *= 2;
983 984
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
985 986 987 988
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
989
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
990
			new_delay = dev_priv->rps.efficient_freq;
991 992
			adj = 0;
		}
993 994
	} else if (any_waiters(dev_priv)) {
		adj = 0;
995
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
996 997
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
998
		else
999
			new_delay = dev_priv->rps.min_freq_softlimit;
1000 1001 1002 1003
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1004 1005
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1006
	} else { /* unknown event */
1007
		adj = 0;
1008
	}
1009

1010 1011
	dev_priv->rps.last_adj = adj;

1012 1013 1014
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1015
	new_delay += adj;
1016
	new_delay = clamp_t(int, new_delay, min, max);
1017

1018
	intel_set_rps(dev_priv->dev, new_delay);
1019

1020
	mutex_unlock(&dev_priv->rps.hw_lock);
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1035 1036
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1037
	u32 error_status, row, bank, subbank;
1038
	char *parity_event[6];
1039
	uint32_t misccpctl;
1040
	uint8_t slice = 0;
1041 1042 1043 1044 1045 1046 1047

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1048 1049 1050 1051
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1052 1053 1054 1055
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1056 1057
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1058

1059 1060 1061
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1062

1063
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1064

1065
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1082
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1083
				   KOBJ_CHANGE, parity_event);
1084

1085 1086
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1087

1088 1089 1090 1091 1092
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1093

1094
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1095

1096 1097
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1098
	spin_lock_irq(&dev_priv->irq_lock);
1099
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1100
	spin_unlock_irq(&dev_priv->irq_lock);
1101 1102

	mutex_unlock(&dev_priv->dev->struct_mutex);
1103 1104
}

1105
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1106
{
1107
	struct drm_i915_private *dev_priv = dev->dev_private;
1108

1109
	if (!HAS_L3_DPF(dev))
1110 1111
		return;

1112
	spin_lock(&dev_priv->irq_lock);
1113
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1114
	spin_unlock(&dev_priv->irq_lock);
1115

1116 1117 1118 1119 1120 1121 1122
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1123
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1124 1125
}

1126 1127 1128 1129 1130 1131
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1132
		notify_ring(&dev_priv->ring[RCS]);
1133
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1134
		notify_ring(&dev_priv->ring[VCS]);
1135 1136
}

1137 1138 1139 1140 1141
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1142 1143
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1144
		notify_ring(&dev_priv->ring[RCS]);
1145
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1146
		notify_ring(&dev_priv->ring[VCS]);
1147
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1148
		notify_ring(&dev_priv->ring[BCS]);
1149

1150 1151
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1152 1153
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1154

1155 1156
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1157 1158
}

C
Chris Wilson 已提交
1159
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1160 1161 1162 1163 1164
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1165
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1166
		if (tmp) {
1167
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1168
			ret = IRQ_HANDLED;
1169

C
Chris Wilson 已提交
1170 1171 1172 1173 1174 1175 1176 1177 1178
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1179 1180 1181 1182
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1183
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1184
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1185
		if (tmp) {
1186
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1187
			ret = IRQ_HANDLED;
1188

C
Chris Wilson 已提交
1189 1190 1191 1192
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1193

C
Chris Wilson 已提交
1194 1195 1196 1197
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1198
		} else
1199
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200 1201
	}

1202
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1203
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1204
		if (tmp) {
C
Chris Wilson 已提交
1205
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1206
			ret = IRQ_HANDLED;
1207

C
Chris Wilson 已提交
1208 1209 1210 1211
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1212 1213 1214 1215
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1216
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1217
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1218
		if (tmp & dev_priv->pm_rps_events) {
1219 1220
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1221
			ret = IRQ_HANDLED;
1222
			gen6_rps_irq_handler(dev_priv, tmp);
1223 1224 1225 1226
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1227 1228 1229
	return ret;
}

1230
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1231 1232 1233
{
	switch (port) {
	case PORT_B:
1234
		return val & PORTB_HOTPLUG_LONG_DETECT;
1235
	case PORT_C:
1236
		return val & PORTC_HOTPLUG_LONG_DETECT;
1237
	case PORT_D:
1238 1239 1240
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1241 1242 1243
	}
}

1244
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1245 1246 1247
{
	switch (port) {
	case PORT_B:
1248
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1249
	case PORT_C:
1250
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1251
	case PORT_D:
1252 1253 1254
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1255 1256 1257
	}
}

1258 1259
/* Get a bit mask of pins that have triggered, and which ones may be long. */
static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1260 1261
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
			     const u32 hpd[HPD_NUM_PINS])
1262
{
1263
	enum port port;
1264 1265 1266 1267 1268 1269 1270 1271 1272
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	if (!hotplug_trigger)
		return;

	for_each_hpd_pin(i) {
1273 1274
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1275

1276 1277 1278 1279 1280
		*pin_mask |= BIT(i);

		port = intel_hpd_pin_to_port(i);
		if (pch_port_hotplug_long_detect(port, dig_hotplug_reg))
			*long_mask |= BIT(i);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

/* Get a bit mask of pins that have triggered, and which ones may be long. */
static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
			      u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
{
1292
	enum port port;
1293 1294 1295 1296 1297 1298 1299 1300 1301
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	if (!hotplug_trigger)
		return;

	for_each_hpd_pin(i) {
1302 1303
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1304

1305 1306 1307 1308 1309
		*pin_mask |= BIT(i);

		port = intel_hpd_pin_to_port(i);
		if (i9xx_port_hotplug_long_detect(port, hotplug_trigger))
			*long_mask |= BIT(i);
1310 1311 1312 1313 1314 1315
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, *pin_mask);
}

1316 1317
static void gmbus_irq_handler(struct drm_device *dev)
{
1318
	struct drm_i915_private *dev_priv = dev->dev_private;
1319 1320

	wake_up_all(&dev_priv->gmbus_wait_queue);
1321 1322
}

1323 1324
static void dp_aux_irq_handler(struct drm_device *dev)
{
1325
	struct drm_i915_private *dev_priv = dev->dev_private;
1326 1327

	wake_up_all(&dev_priv->gmbus_wait_queue);
1328 1329
}

1330
#if defined(CONFIG_DEBUG_FS)
1331 1332 1333 1334
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1335 1336 1337 1338
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1339
	int head, tail;
1340

1341 1342
	spin_lock(&pipe_crc->lock);

1343
	if (!pipe_crc->entries) {
1344
		spin_unlock(&pipe_crc->lock);
1345
		DRM_DEBUG_KMS("spurious interrupt\n");
1346 1347 1348
		return;
	}

1349 1350
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1351 1352

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1353
		spin_unlock(&pipe_crc->lock);
1354 1355 1356 1357 1358
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1359

1360
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1361 1362 1363 1364 1365
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1366 1367

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1368 1369 1370
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1371 1372

	wake_up_interruptible(&pipe_crc->wq);
1373
}
1374 1375 1376 1377 1378 1379 1380 1381
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1382

1383
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1384 1385 1386
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1387 1388 1389
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1390 1391
}

1392
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1393 1394 1395
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1396 1397 1398 1399 1400 1401
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1402
}
1403

1404
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1405 1406
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1418

1419 1420 1421 1422 1423
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1424
}
1425

1426 1427 1428 1429
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1430
{
1431
	if (pm_iir & dev_priv->pm_rps_events) {
1432
		spin_lock(&dev_priv->irq_lock);
1433
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1434 1435 1436 1437
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1438
		spin_unlock(&dev_priv->irq_lock);
1439 1440
	}

1441 1442 1443
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1444 1445
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1446
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1447

1448 1449
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1450
	}
1451 1452
}

1453 1454 1455 1456 1457 1458 1459 1460
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1461 1462 1463
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1464
	u32 pipe_stats[I915_MAX_PIPES] = { };
1465 1466
	int pipe;

1467
	spin_lock(&dev_priv->irq_lock);
1468
	for_each_pipe(dev_priv, pipe) {
1469
		int reg;
1470
		u32 mask, iir_bit = 0;
1471

1472 1473 1474 1475 1476 1477 1478
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1479 1480 1481

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1482 1483 1484 1485 1486 1487 1488 1489

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1490 1491 1492
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1493 1494 1495 1496 1497
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1498 1499 1500
			continue;

		reg = PIPESTAT(pipe);
1501 1502
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1503 1504 1505 1506

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1507 1508
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1509 1510
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1511
	spin_unlock(&dev_priv->irq_lock);
1512

1513
	for_each_pipe(dev_priv, pipe) {
1514 1515 1516
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1517

1518
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1519 1520 1521 1522 1523 1524 1525
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1526 1527
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1528 1529 1530 1531 1532 1533
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1534 1535 1536 1537
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1538
	u32 pin_mask, long_mask;
1539

1540 1541
	if (!hotplug_status)
		return;
1542

1543 1544 1545 1546 1547 1548
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1549

1550 1551
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1552

1553 1554
		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1555 1556 1557

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1558 1559
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1560

1561 1562
		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1563
	}
1564 1565
}

1566
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1567
{
1568
	struct drm_device *dev = arg;
1569
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1570 1571 1572
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1573 1574 1575
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1576
	while (true) {
1577 1578
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1579
		gt_iir = I915_READ(GTIIR);
1580 1581 1582
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1583
		pm_iir = I915_READ(GEN6_PMIIR);
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1594 1595 1596 1597 1598 1599

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1600 1601
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1602
		if (pm_iir)
1603
			gen6_rps_irq_handler(dev_priv, pm_iir);
1604 1605 1606
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1607 1608 1609 1610 1611 1612
	}

out:
	return ret;
}

1613 1614
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1615
	struct drm_device *dev = arg;
1616 1617 1618 1619
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1620 1621 1622
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1623 1624 1625
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1626

1627 1628
		if (master_ctl == 0 && iir == 0)
			break;
1629

1630 1631
		ret = IRQ_HANDLED;

1632
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1633

1634
		/* Find, clear, then process each source of interrupt */
1635

1636 1637 1638 1639 1640 1641
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1642

C
Chris Wilson 已提交
1643
		gen8_gt_irq_handler(dev_priv, master_ctl);
1644

1645 1646 1647
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1648

1649 1650 1651
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1652

1653 1654 1655
	return ret;
}

1656
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1657
{
1658
	struct drm_i915_private *dev_priv = dev->dev_private;
1659
	int pipe;
1660
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1661
	u32 dig_hotplug_reg;
1662
	u32 pin_mask, long_mask;
1663 1664 1665

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1666

1667 1668
	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1669

1670 1671 1672
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1673
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1674 1675
				 port_name(port));
	}
1676

1677 1678 1679
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1680
	if (pch_iir & SDE_GMBUS)
1681
		gmbus_irq_handler(dev);
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1692
	if (pch_iir & SDE_FDI_MASK)
1693
		for_each_pipe(dev_priv, pipe)
1694 1695 1696
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1697 1698 1699 1700 1701 1702 1703 1704

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1705
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1706 1707

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1708
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1709 1710 1711 1712 1713 1714
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1715
	enum pipe pipe;
1716

1717 1718 1719
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1720
	for_each_pipe(dev_priv, pipe) {
1721 1722
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1723

D
Daniel Vetter 已提交
1724 1725
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1726
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1727
			else
1728
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1729 1730
		}
	}
1731

1732 1733 1734 1735 1736 1737 1738 1739
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1740 1741 1742
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1743
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1744
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1745 1746

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1747
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1748 1749

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1750
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1751 1752

	I915_WRITE(SERR_INT, serr_int);
1753 1754
}

1755 1756
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1757
	struct drm_i915_private *dev_priv = dev->dev_private;
1758
	int pipe;
1759
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1760
	u32 dig_hotplug_reg;
1761
	u32 pin_mask, long_mask;
1762 1763 1764

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1765

1766 1767
	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1768

1769 1770 1771 1772 1773 1774
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1775 1776

	if (pch_iir & SDE_AUX_MASK_CPT)
1777
		dp_aux_irq_handler(dev);
1778 1779

	if (pch_iir & SDE_GMBUS_CPT)
1780
		gmbus_irq_handler(dev);
1781 1782 1783 1784 1785 1786 1787 1788

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1789
		for_each_pipe(dev_priv, pipe)
1790 1791 1792
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1793 1794 1795

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1796 1797
}

1798 1799 1800
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1801
	enum pipe pipe;
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1812
	for_each_pipe(dev_priv, pipe) {
1813 1814 1815
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1816

1817
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1818
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1819

1820 1821
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1822

1823 1824 1825 1826 1827
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1847 1848 1849
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1850
	enum pipe pipe;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1861
	for_each_pipe(dev_priv, pipe) {
1862 1863 1864
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1865 1866

		/* plane/pipes map 1:1 on ilk+ */
1867 1868 1869
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1884 1885 1886 1887 1888 1889 1890 1891
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
1892
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1893
{
1894
	struct drm_device *dev = arg;
1895
	struct drm_i915_private *dev_priv = dev->dev_private;
1896
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1897
	irqreturn_t ret = IRQ_NONE;
1898

1899 1900 1901
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1902 1903
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1904
	intel_uncore_check_errors(dev);
1905

1906 1907 1908
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1909
	POSTING_READ(DEIER);
1910

1911 1912 1913 1914 1915
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1916 1917 1918 1919 1920
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1921

1922 1923
	/* Find, clear, then process each source of interrupt */

1924
	gt_iir = I915_READ(GTIIR);
1925
	if (gt_iir) {
1926 1927
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1928
		if (INTEL_INFO(dev)->gen >= 6)
1929
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1930 1931
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1932 1933
	}

1934 1935
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1936 1937
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1938 1939 1940 1941
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1942 1943
	}

1944 1945 1946 1947 1948
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
1949
			gen6_rps_irq_handler(dev_priv, pm_iir);
1950
		}
1951
	}
1952 1953 1954

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1955 1956 1957 1958
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1959 1960 1961 1962

	return ret;
}

1963 1964 1965
static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1966 1967
	u32 hp_control, hp_trigger;
	u32 pin_mask, long_mask;
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978

	/* Get the status */
	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
	hp_control = I915_READ(BXT_HOTPLUG_CTL);

	/* Hotplug not enabled ? */
	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
		DRM_ERROR("Interrupt when HPD disabled\n");
		return;
	}

1979 1980
	/* Clear sticky bits in hpd status */
	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
1981

1982 1983
	pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1984 1985
}

1986 1987 1988 1989 1990 1991 1992
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
1993
	enum pipe pipe;
J
Jesse Barnes 已提交
1994 1995
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

1996 1997 1998
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1999 2000 2001
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2002

2003
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2004 2005 2006 2007
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2008
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2009

2010 2011
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2012
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2013 2014 2015 2016 2017 2018

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2019 2020 2021 2022
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2023
		}
2024 2025
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2026 2027
	}

2028 2029 2030
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2031 2032
			bool found = false;

2033 2034
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2035

2036
			if (tmp & aux_mask) {
2037
				dp_aux_irq_handler(dev);
2038 2039 2040 2041 2042 2043 2044 2045
				found = true;
			}

			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
				bxt_hpd_handler(dev, tmp);
				found = true;
			}

S
Shashank Sharma 已提交
2046 2047 2048 2049 2050
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2051
			if (!found)
2052
				DRM_ERROR("Unexpected DE Port interrupt\n");
2053
		}
2054 2055
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2056 2057
	}

2058
	for_each_pipe(dev_priv, pipe) {
2059
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2060

2061 2062
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2063

2064 2065 2066 2067
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2068

2069 2070 2071
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2072

2073 2074 2075 2076 2077 2078
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2079 2080 2081 2082 2083 2084 2085
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2086 2087 2088
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2089

2090 2091 2092 2093 2094 2095 2096

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2097 2098 2099
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2100
		} else
2101 2102 2103
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2104 2105
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2106 2107 2108 2109 2110 2111 2112 2113 2114
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2115 2116 2117 2118
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2119 2120
	}

2121 2122
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2123 2124 2125 2126

	return ret;
}

2127 2128 2129
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2130
	struct intel_engine_cs *ring;
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2155
/**
2156
 * i915_reset_and_wakeup - do process context error handling work
2157 2158 2159 2160
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2161
static void i915_reset_and_wakeup(struct drm_device *dev)
2162
{
2163 2164
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2165 2166 2167
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2168
	int ret;
2169

2170
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2183
		DRM_DEBUG_DRIVER("resetting chip\n");
2184
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2185
				   reset_event);
2186

2187 2188 2189 2190 2191 2192 2193 2194
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2195 2196 2197

		intel_prepare_reset(dev);

2198 2199 2200 2201 2202 2203
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2204 2205
		ret = i915_reset(dev);

2206
		intel_finish_reset(dev);
2207

2208 2209
		intel_runtime_pm_put(dev_priv);

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2221
			smp_mb__before_atomic();
2222 2223
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2224
			kobject_uevent_env(&dev->primary->kdev->kobj,
2225
					   KOBJ_CHANGE, reset_done_event);
2226
		} else {
M
Mika Kuoppala 已提交
2227
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2228
		}
2229

2230 2231 2232 2233 2234
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2235
	}
2236 2237
}

2238
static void i915_report_and_clear_eir(struct drm_device *dev)
2239 2240
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2241
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2242
	u32 eir = I915_READ(EIR);
2243
	int pipe, i;
2244

2245 2246
	if (!eir)
		return;
2247

2248
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2249

2250 2251
	i915_get_extra_instdone(dev, instdone);

2252 2253 2254 2255
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2256 2257
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2258 2259
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2260 2261
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2262
			I915_WRITE(IPEIR_I965, ipeir);
2263
			POSTING_READ(IPEIR_I965);
2264 2265 2266
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2267 2268
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2269
			I915_WRITE(PGTBL_ER, pgtbl_err);
2270
			POSTING_READ(PGTBL_ER);
2271 2272 2273
		}
	}

2274
	if (!IS_GEN2(dev)) {
2275 2276
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2277 2278
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2279
			I915_WRITE(PGTBL_ER, pgtbl_err);
2280
			POSTING_READ(PGTBL_ER);
2281 2282 2283 2284
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2285
		pr_err("memory refresh error:\n");
2286
		for_each_pipe(dev_priv, pipe)
2287
			pr_err("pipe %c stat: 0x%08x\n",
2288
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2289 2290 2291
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2292 2293
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2294 2295
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2296
		if (INTEL_INFO(dev)->gen < 4) {
2297 2298
			u32 ipeir = I915_READ(IPEIR);

2299 2300 2301
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2302
			I915_WRITE(IPEIR, ipeir);
2303
			POSTING_READ(IPEIR);
2304 2305 2306
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2307 2308 2309 2310
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2311
			I915_WRITE(IPEIR_I965, ipeir);
2312
			POSTING_READ(IPEIR_I965);
2313 2314 2315 2316
		}
	}

	I915_WRITE(EIR, eir);
2317
	POSTING_READ(EIR);
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2328 2329 2330
}

/**
2331
 * i915_handle_error - handle a gpu error
2332 2333
 * @dev: drm device
 *
2334
 * Do some basic checking of regsiter state at error time and
2335 2336 2337 2338 2339
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2340 2341
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2342 2343
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2344 2345
	va_list args;
	char error_msg[80];
2346

2347 2348 2349 2350 2351
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2352
	i915_report_and_clear_eir(dev);
2353

2354
	if (wedged) {
2355 2356
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2357

2358
		/*
2359 2360 2361
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2362 2363 2364 2365 2366 2367 2368 2369
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2370
		 */
2371
		i915_error_wake_up(dev_priv, false);
2372 2373
	}

2374
	i915_reset_and_wakeup(dev);
2375 2376
}

2377 2378 2379
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2380
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2381
{
2382
	struct drm_i915_private *dev_priv = dev->dev_private;
2383
	unsigned long irqflags;
2384

2385
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2386
	if (INTEL_INFO(dev)->gen >= 4)
2387
		i915_enable_pipestat(dev_priv, pipe,
2388
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2389
	else
2390
		i915_enable_pipestat(dev_priv, pipe,
2391
				     PIPE_VBLANK_INTERRUPT_STATUS);
2392
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2393

2394 2395 2396
	return 0;
}

2397
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2398
{
2399
	struct drm_i915_private *dev_priv = dev->dev_private;
2400
	unsigned long irqflags;
2401
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2402
						     DE_PIPE_VBLANK(pipe);
2403 2404

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2405
	ironlake_enable_display_irq(dev_priv, bit);
2406 2407 2408 2409 2410
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2411 2412
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2413
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2414 2415 2416
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2417
	i915_enable_pipestat(dev_priv, pipe,
2418
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2419 2420 2421 2422 2423
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2424 2425 2426 2427 2428 2429
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2430 2431 2432
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2433 2434 2435 2436
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2437 2438 2439
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2440
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2441
{
2442
	struct drm_i915_private *dev_priv = dev->dev_private;
2443
	unsigned long irqflags;
2444

2445
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2446
	i915_disable_pipestat(dev_priv, pipe,
2447 2448
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2449 2450 2451
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2452
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2453
{
2454
	struct drm_i915_private *dev_priv = dev->dev_private;
2455
	unsigned long irqflags;
2456
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2457
						     DE_PIPE_VBLANK(pipe);
2458 2459

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2460
	ironlake_disable_display_irq(dev_priv, bit);
2461 2462 2463
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2464 2465
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2466
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2467 2468 2469
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2470
	i915_disable_pipestat(dev_priv, pipe,
2471
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2472 2473 2474
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2475 2476 2477 2478 2479 2480
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2481 2482 2483
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2484 2485 2486
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2487 2488
static struct drm_i915_gem_request *
ring_last_request(struct intel_engine_cs *ring)
2489
{
2490
	return list_entry(ring->request_list.prev,
2491
			  struct drm_i915_gem_request, list);
2492 2493
}

2494
static bool
2495
ring_idle(struct intel_engine_cs *ring)
2496 2497
{
	return (list_empty(&ring->request_list) ||
2498
		i915_gem_request_completed(ring_last_request(ring), false));
B
Ben Gamari 已提交
2499 2500
}

2501 2502 2503 2504
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2505
		return (ipehr >> 23) == 0x1c;
2506 2507 2508 2509 2510 2511 2512
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2513
static struct intel_engine_cs *
2514
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2515 2516
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2517
	struct intel_engine_cs *signaller;
2518 2519 2520
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2521 2522 2523 2524 2525 2526 2527
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2528 2529 2530 2531 2532 2533 2534
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2535
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2536 2537 2538 2539
				return signaller;
		}
	}

2540 2541
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2542 2543 2544 2545

	return NULL;
}

2546 2547
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2548 2549
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2550
	u32 cmd, ipehr, head;
2551 2552
	u64 offset = 0;
	int i, backwards;
2553 2554

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2555
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2556
		return NULL;
2557

2558 2559 2560
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2561 2562
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2563 2564
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2565
	 */
2566
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2567
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2568

2569
	for (i = backwards; i; --i) {
2570 2571 2572 2573 2574
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2575
		head &= ring->buffer->size - 1;
2576 2577

		/* This here seems to blow up */
2578
		cmd = ioread32(ring->buffer->virtual_start + head);
2579 2580 2581
		if (cmd == ipehr)
			break;

2582 2583
		head -= 4;
	}
2584

2585 2586
	if (!i)
		return NULL;
2587

2588
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2589 2590 2591 2592 2593 2594
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2595 2596
}

2597
static int semaphore_passed(struct intel_engine_cs *ring)
2598 2599
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2600
	struct intel_engine_cs *signaller;
2601
	u32 seqno;
2602

2603
	ring->hangcheck.deadlock++;
2604 2605

	signaller = semaphore_waits_for(ring, &seqno);
2606 2607 2608 2609 2610
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2611 2612
		return -1;

2613 2614 2615
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2616 2617 2618
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2619 2620 2621
		return -1;

	return 0;
2622 2623 2624 2625
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2626
	struct intel_engine_cs *ring;
2627 2628 2629
	int i;

	for_each_ring(ring, dev_priv, i)
2630
		ring->hangcheck.deadlock = 0;
2631 2632
}

2633
static enum intel_ring_hangcheck_action
2634
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2635 2636 2637
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2638 2639
	u32 tmp;

2640 2641 2642 2643 2644 2645 2646 2647
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2648

2649
	if (IS_GEN2(dev))
2650
		return HANGCHECK_HUNG;
2651 2652 2653 2654 2655 2656 2657

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2658
	if (tmp & RING_WAIT) {
2659 2660 2661
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2662
		I915_WRITE_CTL(ring, tmp);
2663
		return HANGCHECK_KICK;
2664 2665 2666 2667 2668
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2669
			return HANGCHECK_HUNG;
2670
		case 1:
2671 2672 2673
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2674
			I915_WRITE_CTL(ring, tmp);
2675
			return HANGCHECK_KICK;
2676
		case 0:
2677
			return HANGCHECK_WAIT;
2678
		}
2679
	}
2680

2681
	return HANGCHECK_HUNG;
2682 2683
}

2684
/*
B
Ben Gamari 已提交
2685
 * This is called when the chip hasn't reported back with completed
2686 2687 2688 2689 2690
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2691
 */
2692
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2693
{
2694 2695 2696 2697
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2698
	struct intel_engine_cs *ring;
2699
	int i;
2700
	int busy_count = 0, rings_hung = 0;
2701 2702 2703 2704
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2705

2706
	if (!i915.enable_hangcheck)
2707 2708
		return;

2709
	for_each_ring(ring, dev_priv, i) {
2710 2711
		u64 acthd;
		u32 seqno;
2712
		bool busy = true;
2713

2714 2715
		semaphore_clear_deadlocks(dev_priv);

2716 2717
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2718

2719
		if (ring->hangcheck.seqno == seqno) {
2720
			if (ring_idle(ring)) {
2721 2722
				ring->hangcheck.action = HANGCHECK_IDLE;

2723 2724
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2725
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2726 2727 2728 2729 2730 2731
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2732 2733 2734 2735
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2736 2737
				} else
					busy = false;
2738
			} else {
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2754 2755 2756 2757
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2758
				case HANGCHECK_IDLE:
2759 2760
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2761 2762
					break;
				case HANGCHECK_ACTIVE_LOOP:
2763
					ring->hangcheck.score += BUSY;
2764
					break;
2765
				case HANGCHECK_KICK:
2766
					ring->hangcheck.score += KICK;
2767
					break;
2768
				case HANGCHECK_HUNG:
2769
					ring->hangcheck.score += HUNG;
2770 2771 2772
					stuck[i] = true;
					break;
				}
2773
			}
2774
		} else {
2775 2776
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2777 2778 2779 2780 2781
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2782 2783

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2784 2785
		}

2786 2787
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2788
		busy_count += busy;
2789
	}
2790

2791
	for_each_ring(ring, dev_priv, i) {
2792
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2793 2794 2795
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2796
			rings_hung++;
2797 2798 2799
		}
	}

2800
	if (rings_hung)
2801
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2802

2803 2804 2805
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2806 2807 2808 2809 2810
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2811
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2812

2813
	if (!i915.enable_hangcheck)
2814 2815
		return;

2816 2817 2818 2819 2820 2821 2822
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2823 2824
}

2825
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2826 2827 2828 2829 2830 2831
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2832
	GEN5_IRQ_RESET(SDE);
2833 2834 2835

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2836
}
2837

P
Paulo Zanoni 已提交
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2854 2855 2856 2857
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2858
static void gen5_gt_irq_reset(struct drm_device *dev)
2859 2860 2861
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2862
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2863
	if (INTEL_INFO(dev)->gen >= 6)
2864
		GEN5_IRQ_RESET(GEN6_PM);
2865 2866
}

L
Linus Torvalds 已提交
2867 2868
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2869
static void ironlake_irq_reset(struct drm_device *dev)
2870
{
2871
	struct drm_i915_private *dev_priv = dev->dev_private;
2872

2873
	I915_WRITE(HWSTAM, 0xffffffff);
2874

2875
	GEN5_IRQ_RESET(DE);
2876 2877
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2878

2879
	gen5_gt_irq_reset(dev);
2880

2881
	ibx_irq_reset(dev);
2882
}
2883

2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
2897 2898
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2899
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2900 2901 2902 2903 2904 2905 2906

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

2907
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2908

2909
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
2910

2911
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2912 2913
}

2914 2915 2916 2917 2918 2919 2920 2921
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
2922
static void gen8_irq_reset(struct drm_device *dev)
2923 2924 2925 2926 2927 2928 2929
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2930
	gen8_gt_irq_reset(dev_priv);
2931

2932
	for_each_pipe(dev_priv, pipe)
2933 2934
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2935
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2936

2937 2938 2939
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2940

2941 2942
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
2943
}
2944

2945 2946
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
2947
{
2948
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2949

2950
	spin_lock_irq(&dev_priv->irq_lock);
2951 2952 2953 2954
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
2955 2956 2957 2958 2959 2960 2961 2962
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
2963
	spin_unlock_irq(&dev_priv->irq_lock);
2964 2965
}

2966 2967 2968 2969 2970 2971 2972
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2973
	gen8_gt_irq_reset(dev_priv);
2974 2975 2976 2977 2978

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

2979
	vlv_display_irq_reset(dev_priv);
2980 2981
}

2982
static void ibx_hpd_irq_setup(struct drm_device *dev)
2983
{
2984
	struct drm_i915_private *dev_priv = dev->dev_private;
2985
	struct intel_encoder *intel_encoder;
2986
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2987 2988

	if (HAS_PCH_IBX(dev)) {
2989
		hotplug_irqs = SDE_HOTPLUG_MASK;
2990
		for_each_intel_encoder(dev, intel_encoder)
2991
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2992
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2993
	} else {
2994
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2995
		for_each_intel_encoder(dev, intel_encoder)
2996
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2997
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2998
	}
2999

3000
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3001 3002 3003 3004 3005 3006 3007

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3008 3009 3010 3011 3012 3013 3014 3015
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

3016 3017 3018 3019 3020 3021 3022 3023 3024
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	u32 hotplug_port = 0;
	u32 hotplug_ctrl;

	/* Now, enable HPD */
	for_each_intel_encoder(dev, intel_encoder) {
3025
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
				== HPD_ENABLED)
			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
	}

	/* Mask all HPD control bits */
	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;

	/* Enable requested port in hotplug control */
	/* TODO: implement (short) HPD support on port A */
	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);

	/* Unmask DDI hotplug in IMR */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);

	/* Enable DDI hotplug in IER */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
	POSTING_READ(GEN8_DE_PORT_IER);
}

P
Paulo Zanoni 已提交
3052 3053
static void ibx_irq_postinstall(struct drm_device *dev)
{
3054
	struct drm_i915_private *dev_priv = dev->dev_private;
3055
	u32 mask;
3056

D
Daniel Vetter 已提交
3057 3058 3059
	if (HAS_PCH_NOP(dev))
		return;

3060
	if (HAS_PCH_IBX(dev))
3061
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3062
	else
3063
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3064

3065
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3066 3067 3068
	I915_WRITE(SDEIMR, ~mask);
}

3069 3070 3071 3072 3073 3074 3075 3076
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3077
	if (HAS_L3_DPF(dev)) {
3078
		/* L3 parity interrupt is always unmasked. */
3079 3080
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3091
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3092 3093

	if (INTEL_INFO(dev)->gen >= 6) {
3094 3095 3096 3097
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3098 3099 3100
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3101
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3102
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3103 3104 3105
	}
}

3106
static int ironlake_irq_postinstall(struct drm_device *dev)
3107
{
3108
	struct drm_i915_private *dev_priv = dev->dev_private;
3109 3110 3111 3112 3113 3114
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3115
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3116
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3117
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3118 3119 3120
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3121 3122 3123
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3124 3125
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3126
	}
3127

3128
	dev_priv->irq_mask = ~display_mask;
3129

3130 3131
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3132 3133
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3134
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3135

3136
	gen5_gt_irq_postinstall(dev);
3137

P
Paulo Zanoni 已提交
3138
	ibx_irq_postinstall(dev);
3139

3140
	if (IS_IRONLAKE_M(dev)) {
3141 3142 3143
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3144 3145
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3146
		spin_lock_irq(&dev_priv->irq_lock);
3147
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3148
		spin_unlock_irq(&dev_priv->irq_lock);
3149 3150
	}

3151 3152 3153
	return 0;
}

3154 3155 3156 3157
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3158
	enum pipe pipe;
3159 3160 3161 3162

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3163 3164
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3165 3166 3167 3168 3169
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3170 3171 3172
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3173 3174 3175 3176

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3177 3178
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3179 3180 3181 3182 3183
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3184 3185
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3186 3187 3188 3189 3190 3191
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3192
	enum pipe pipe;
3193 3194 3195

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3196
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3197 3198
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3199 3200 3201

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3202
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3203 3204 3205 3206 3207 3208 3209
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3210 3211 3212
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3213 3214 3215

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3216 3217 3218

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3231
	if (intel_irqs_enabled(dev_priv))
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3244
	if (intel_irqs_enabled(dev_priv))
3245 3246 3247
		valleyview_display_irqs_uninstall(dev_priv);
}

3248
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3249
{
3250
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3251

3252 3253 3254
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3255
	I915_WRITE(VLV_IIR, 0xffffffff);
3256 3257 3258 3259
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3260

3261 3262
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3263
	spin_lock_irq(&dev_priv->irq_lock);
3264 3265
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3266
	spin_unlock_irq(&dev_priv->irq_lock);
3267 3268 3269 3270 3271 3272 3273
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3274

3275
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3276 3277 3278 3279 3280 3281 3282 3283

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3284 3285 3286 3287

	return 0;
}

3288 3289 3290 3291 3292
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3293
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3294
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3295 3296
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3297
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3298 3299 3300
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3301
		0,
3302 3303
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3304 3305
		};

3306
	dev_priv->pm_irq_mask = 0xffffffff;
3307 3308
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3309 3310 3311 3312 3313
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3314
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3315 3316 3317 3318
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3319 3320
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3321
	int pipe;
S
Shashank Sharma 已提交
3322
	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3323

J
Jesse Barnes 已提交
3324
	if (IS_GEN9(dev_priv)) {
3325 3326
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
S
Shashank Sharma 已提交
3327
		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
J
Jesse Barnes 已提交
3328
			GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3329 3330 3331

		if (IS_BROXTON(dev_priv))
			de_port_en |= BXT_DE_PORT_GMBUS;
J
Jesse Barnes 已提交
3332
	} else
3333 3334 3335 3336 3337 3338
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3339 3340 3341
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3342

3343
	for_each_pipe(dev_priv, pipe)
3344
		if (intel_display_power_is_enabled(dev_priv,
3345 3346 3347 3348
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3349

S
Shashank Sharma 已提交
3350
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3351 3352 3353 3354 3355 3356
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3357 3358
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3359

3360 3361 3362
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3363 3364
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3365 3366 3367 3368 3369 3370 3371

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3372 3373 3374 3375
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3376
	vlv_display_irq_postinstall(dev_priv);
3377 3378 3379 3380 3381 3382 3383 3384 3385

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3386 3387 3388 3389 3390 3391 3392
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3393
	gen8_irq_reset(dev);
3394 3395
}

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3407
	dev_priv->irq_mask = ~0;
3408 3409
}

J
Jesse Barnes 已提交
3410 3411
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3412
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3413 3414 3415 3416

	if (!dev_priv)
		return;

3417 3418
	I915_WRITE(VLV_MASTER_IER, 0);

3419 3420
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3421
	I915_WRITE(HWSTAM, 0xffffffff);
3422

3423
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3424 3425
}

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3436
	gen8_gt_irq_reset(dev_priv);
3437

3438
	GEN5_IRQ_RESET(GEN8_PCU_);
3439

3440
	vlv_display_irq_uninstall(dev_priv);
3441 3442
}

3443
static void ironlake_irq_uninstall(struct drm_device *dev)
3444
{
3445
	struct drm_i915_private *dev_priv = dev->dev_private;
3446 3447 3448 3449

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3450
	ironlake_irq_reset(dev);
3451 3452
}

3453
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3454
{
3455
	struct drm_i915_private *dev_priv = dev->dev_private;
3456
	int pipe;
3457

3458
	for_each_pipe(dev_priv, pipe)
3459
		I915_WRITE(PIPESTAT(pipe), 0);
3460 3461 3462
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3463 3464 3465 3466
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3467
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3468 3469 3470 3471 3472 3473 3474 3475 3476

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3477
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3478 3479 3480 3481 3482 3483 3484 3485
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3486 3487
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3488
	spin_lock_irq(&dev_priv->irq_lock);
3489 3490
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3491
	spin_unlock_irq(&dev_priv->irq_lock);
3492

C
Chris Wilson 已提交
3493 3494 3495
	return 0;
}

3496 3497 3498 3499
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3500
			       int plane, int pipe, u32 iir)
3501
{
3502
	struct drm_i915_private *dev_priv = dev->dev_private;
3503
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3504

3505
	if (!intel_pipe_handle_vblank(dev, pipe))
3506 3507 3508
		return false;

	if ((iir & flip_pending) == 0)
3509
		goto check_page_flip;
3510 3511 3512 3513 3514 3515 3516 3517

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3518
		goto check_page_flip;
3519

3520
	intel_prepare_page_flip(dev, plane);
3521 3522
	intel_finish_page_flip(dev, pipe);
	return true;
3523 3524 3525 3526

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3527 3528
}

3529
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3530
{
3531
	struct drm_device *dev = arg;
3532
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3533 3534 3535 3536 3537 3538 3539
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3540 3541 3542
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3553
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3554
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3555
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3556

3557
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3558 3559 3560 3561 3562 3563
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3564
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3565 3566
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3567
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3568 3569 3570 3571 3572

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3573
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3574

3575
		for_each_pipe(dev_priv, pipe) {
3576
			int plane = pipe;
3577
			if (HAS_FBC(dev))
3578 3579
				plane = !plane;

3580
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3581 3582
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3583

3584
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3585
				i9xx_pipe_crc_irq_handler(dev, pipe);
3586

3587 3588 3589
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3590
		}
C
Chris Wilson 已提交
3591 3592 3593 3594 3595 3596 3597 3598 3599

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3600
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3601 3602
	int pipe;

3603
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3604 3605 3606 3607 3608 3609 3610 3611 3612
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3613 3614
static void i915_irq_preinstall(struct drm_device * dev)
{
3615
	struct drm_i915_private *dev_priv = dev->dev_private;
3616 3617 3618 3619 3620 3621 3622
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3623
	I915_WRITE16(HWSTAM, 0xeffe);
3624
	for_each_pipe(dev_priv, pipe)
3625 3626 3627 3628 3629 3630 3631 3632
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3633
	struct drm_i915_private *dev_priv = dev->dev_private;
3634
	u32 enable_mask;
3635

3636 3637 3638 3639 3640 3641 3642 3643
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3644
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3645 3646 3647 3648 3649 3650 3651

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3652
	if (I915_HAS_HOTPLUG(dev)) {
3653 3654 3655
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3666
	i915_enable_asle_pipestat(dev);
3667

3668 3669
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3670
	spin_lock_irq(&dev_priv->irq_lock);
3671 3672
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3673
	spin_unlock_irq(&dev_priv->irq_lock);
3674

3675 3676 3677
	return 0;
}

3678 3679 3680 3681 3682 3683
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3684
	struct drm_i915_private *dev_priv = dev->dev_private;
3685 3686
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3687
	if (!intel_pipe_handle_vblank(dev, pipe))
3688 3689 3690
		return false;

	if ((iir & flip_pending) == 0)
3691
		goto check_page_flip;
3692 3693 3694 3695 3696 3697 3698 3699

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3700
		goto check_page_flip;
3701

3702
	intel_prepare_page_flip(dev, plane);
3703 3704
	intel_finish_page_flip(dev, pipe);
	return true;
3705 3706 3707 3708

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3709 3710
}

3711
static irqreturn_t i915_irq_handler(int irq, void *arg)
3712
{
3713
	struct drm_device *dev = arg;
3714
	struct drm_i915_private *dev_priv = dev->dev_private;
3715
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3716 3717 3718 3719
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3720

3721 3722 3723
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3724
	iir = I915_READ(IIR);
3725 3726
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3727
		bool blc_event = false;
3728 3729 3730 3731 3732 3733

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3734
		spin_lock(&dev_priv->irq_lock);
3735
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3736
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3737

3738
		for_each_pipe(dev_priv, pipe) {
3739 3740 3741
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3742
			/* Clear the PIPE*STAT regs before the IIR */
3743 3744
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3745
				irq_received = true;
3746 3747
			}
		}
3748
		spin_unlock(&dev_priv->irq_lock);
3749 3750 3751 3752 3753

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3754 3755 3756
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3757

3758
		I915_WRITE(IIR, iir & ~flip_mask);
3759 3760 3761
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3762
			notify_ring(&dev_priv->ring[RCS]);
3763

3764
		for_each_pipe(dev_priv, pipe) {
3765
			int plane = pipe;
3766
			if (HAS_FBC(dev))
3767
				plane = !plane;
3768

3769
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3770 3771
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3772 3773 3774

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3775 3776

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3777
				i9xx_pipe_crc_irq_handler(dev, pipe);
3778

3779 3780 3781
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3802
		ret = IRQ_HANDLED;
3803
		iir = new_iir;
3804
	} while (iir & ~flip_mask);
3805 3806 3807 3808 3809 3810

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3811
	struct drm_i915_private *dev_priv = dev->dev_private;
3812 3813 3814 3815 3816 3817 3818
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3819
	I915_WRITE16(HWSTAM, 0xffff);
3820
	for_each_pipe(dev_priv, pipe) {
3821
		/* Clear enable bits; then clear status bits */
3822
		I915_WRITE(PIPESTAT(pipe), 0);
3823 3824
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3825 3826 3827 3828 3829 3830 3831 3832
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3833
	struct drm_i915_private *dev_priv = dev->dev_private;
3834 3835
	int pipe;

3836 3837
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3838 3839

	I915_WRITE(HWSTAM, 0xeffe);
3840
	for_each_pipe(dev_priv, pipe)
3841 3842 3843 3844 3845 3846 3847 3848
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3849
	struct drm_i915_private *dev_priv = dev->dev_private;
3850
	u32 enable_mask;
3851 3852 3853
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3854
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3855
			       I915_DISPLAY_PORT_INTERRUPT |
3856 3857 3858 3859 3860 3861 3862
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3863 3864
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3865 3866 3867 3868
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3869

3870 3871
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3872
	spin_lock_irq(&dev_priv->irq_lock);
3873 3874 3875
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3876
	spin_unlock_irq(&dev_priv->irq_lock);
3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3897 3898 3899
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3900
	i915_enable_asle_pipestat(dev);
3901 3902 3903 3904

	return 0;
}

3905
static void i915_hpd_irq_setup(struct drm_device *dev)
3906
{
3907
	struct drm_i915_private *dev_priv = dev->dev_private;
3908
	struct intel_encoder *intel_encoder;
3909 3910
	u32 hotplug_en;

3911 3912
	assert_spin_locked(&dev_priv->irq_lock);

3913 3914 3915 3916 3917
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
3918
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3931 3932
}

3933
static irqreturn_t i965_irq_handler(int irq, void *arg)
3934
{
3935
	struct drm_device *dev = arg;
3936
	struct drm_i915_private *dev_priv = dev->dev_private;
3937 3938 3939
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
3940 3941 3942
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3943

3944 3945 3946
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3947 3948 3949
	iir = I915_READ(IIR);

	for (;;) {
3950
		bool irq_received = (iir & ~flip_mask) != 0;
3951 3952
		bool blc_event = false;

3953 3954 3955 3956 3957
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3958
		spin_lock(&dev_priv->irq_lock);
3959
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3960
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3961

3962
		for_each_pipe(dev_priv, pipe) {
3963 3964 3965 3966 3967 3968 3969 3970
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3971
				irq_received = true;
3972 3973
			}
		}
3974
		spin_unlock(&dev_priv->irq_lock);
3975 3976 3977 3978 3979 3980 3981

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3982 3983
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3984

3985
		I915_WRITE(IIR, iir & ~flip_mask);
3986 3987 3988
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3989
			notify_ring(&dev_priv->ring[RCS]);
3990
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
3991
			notify_ring(&dev_priv->ring[VCS]);
3992

3993
		for_each_pipe(dev_priv, pipe) {
3994
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3995 3996
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3997 3998 3999

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4000 4001

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4002
				i9xx_pipe_crc_irq_handler(dev, pipe);
4003

4004 4005
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4006
		}
4007 4008 4009 4010

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4011 4012 4013
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4037
	struct drm_i915_private *dev_priv = dev->dev_private;
4038 4039 4040 4041 4042
	int pipe;

	if (!dev_priv)
		return;

4043 4044
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4045 4046

	I915_WRITE(HWSTAM, 0xffffffff);
4047
	for_each_pipe(dev_priv, pipe)
4048 4049 4050 4051
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4052
	for_each_pipe(dev_priv, pipe)
4053 4054 4055 4056 4057
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4058 4059 4060 4061 4062 4063 4064
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4065
void intel_irq_init(struct drm_i915_private *dev_priv)
4066
{
4067
	struct drm_device *dev = dev_priv->dev;
4068

4069 4070
	intel_hpd_init_work(dev_priv);

4071
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4072
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4073

4074
	/* Let's track the enabled rps events */
4075
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4076
		/* WaGsvRC0ResidencyMethod:vlv */
4077
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4078 4079
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4080

4081 4082
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4083

4084
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4085

4086
	if (IS_GEN2(dev_priv)) {
4087 4088
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4089
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4090 4091
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4092 4093 4094
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4095 4096
	}

4097 4098 4099 4100 4101
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4102
	if (!IS_GEN2(dev_priv))
4103 4104
		dev->vblank_disable_immediate = true;

4105 4106
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4107

4108
	if (IS_CHERRYVIEW(dev_priv)) {
4109 4110 4111 4112 4113 4114 4115
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4116
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4117 4118 4119 4120 4121 4122
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4123
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4124
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4125
		dev->driver->irq_handler = gen8_irq_handler;
4126
		dev->driver->irq_preinstall = gen8_irq_reset;
4127 4128 4129 4130
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4131 4132 4133 4134
		if (HAS_PCH_SPLIT(dev))
			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
		else
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4135 4136
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4137
		dev->driver->irq_preinstall = ironlake_irq_reset;
4138 4139 4140 4141
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4142
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4143
	} else {
4144
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4145 4146 4147 4148
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4149
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4150 4151 4152 4153
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4154
		} else {
4155 4156 4157 4158
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4159
		}
4160 4161
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4162 4163 4164 4165
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4166

4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4190 4191 4192 4193 4194 4195 4196
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4197 4198 4199 4200 4201 4202 4203
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4204 4205 4206 4207 4208 4209 4210
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4211
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4212
{
4213
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4214
	dev_priv->pm.irqs_enabled = false;
4215
	synchronize_irq(dev_priv->dev->irq);
4216 4217
}

4218 4219 4220 4221 4222 4223 4224
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4225
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4226
{
4227
	dev_priv->pm.irqs_enabled = true;
4228 4229
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4230
}