cpu.c 116.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d
60
#define CPUID_2_L3_16MB_16WAY_64B 0x4d
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

135
/* Level 3 unified cache: */
136 137 138 139
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */
140 141 142 143 144 145 146
#define L3_N_LINE_SIZE         64
#define L3_N_ASSOCIATIVITY     16
#define L3_N_SETS           16384
#define L3_N_PARTITIONS         1
#define L3_N_DESCRIPTOR CPUID_2_L3_16MB_16WAY_64B
#define L3_N_LINES_PER_TAG      1
#define L3_N_SIZE_KB_AMD    16384
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



172 173 174 175 176 177 178 179 180 181 182 183
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
199
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
200
    "ds_cpl", "vmx", "smx", "est",
201
    "tm2", "ssse3", "cid", NULL,
202
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
203
    NULL, "pcid", "dca", "sse4.1|sse4_1",
204
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
205
    "tsc-deadline", "aes", "xsave", "osxsave",
206
    "avx", "f16c", "rdrand", "hypervisor",
207
};
208 209 210 211 212
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
213
static const char *ext2_feature_name[] = {
214 215 216 217 218 219 220
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
221
    NULL, "lm|i64", "3dnowext", "3dnow",
222 223 224 225
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
226
    "3dnowprefetch", "osvw", "ibs", "xop",
227 228 229 230
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
231 232 233
    NULL, NULL, NULL, NULL,
};

234 235 236 237 238 239 240 241 242 243 244
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

245
static const char *kvm_feature_name[] = {
246
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
247
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
248 249 250 251
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
252
    "kvmclock-stable-bit", NULL, NULL, NULL,
253
    NULL, NULL, NULL, NULL,
254 255
};

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static const char *hyperv_priv_feature_name[] = {
    NULL /* hv_msr_vp_runtime_access */, NULL /* hv_msr_time_refcount_access */,
    NULL /* hv_msr_synic_access */, NULL /* hv_msr_stimer_access */,
    NULL /* hv_msr_apic_access */, NULL /* hv_msr_hypercall_access */,
    NULL /* hv_vpindex_access */, NULL /* hv_msr_reset_access */,
    NULL /* hv_msr_stats_access */, NULL /* hv_reftsc_access */,
    NULL /* hv_msr_idle_access */, NULL /* hv_msr_frequency_access */,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

static const char *hyperv_ident_feature_name[] = {
    NULL /* hv_create_partitions */, NULL /* hv_access_partition_id */,
    NULL /* hv_access_memory_pool */, NULL /* hv_adjust_message_buffers */,
    NULL /* hv_post_messages */, NULL /* hv_signal_events */,
    NULL /* hv_create_port */, NULL /* hv_connect_port */,
    NULL /* hv_access_stats */, NULL, NULL, NULL /* hv_debugging */,
    NULL /* hv_cpu_power_management */, NULL /* hv_configure_profiler */,
    NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

static const char *hyperv_misc_feature_name[] = {
    NULL /* hv_mwait */, NULL /* hv_guest_debugging */,
    NULL /* hv_perf_monitor */, NULL /* hv_cpu_dynamic_part */,
    NULL /* hv_hypercall_params_xmm */, NULL /* hv_guest_idle_state */,
    NULL, NULL,
    NULL, NULL, NULL /* hv_guest_crash_msr */, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Joerg Roedel 已提交
297 298 299 300 301 302 303 304 305 306 307
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
308
static const char *cpuid_7_0_ebx_feature_name[] = {
309 310 311 312 313 314 315 316
    "fsgsbase", "tsc_adjust", NULL, "bmi1",
    "hle", "avx2", NULL, "smep",
    "bmi2", "erms", "invpcid", "rtm",
    NULL, NULL, "mpx", NULL,
    "avx512f", "avx512dq", "rdseed", "adx",
    "smap", "avx512ifma", "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er",
    "avx512cd", NULL, "avx512bw", "avx512vl",
H
H. Peter Anvin 已提交
317 318
};

319
static const char *cpuid_7_0_ecx_feature_name[] = {
320
    NULL, "avx512vbmi", "umip", "pku",
321 322 323 324
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
325
    NULL, NULL, "rdpid", NULL,
326 327 328 329
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

330 331 332 333 334 335 336 337 338 339 340
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

341 342 343 344 345 346 347 348 349 350 351
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
352 353 354 355 356 357 358 359 360 361 362
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
379
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
380 381 382 383 384 385 386
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
387
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
388 389 390 391 392
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
393 394
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
412 413
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
414 415
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE | \
          CPUID_7_0_EBX_ERMS)
416
          /* missing:
417
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
418
          CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
419
          CPUID_7_0_EBX_RDSEED */
420
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
421
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
422
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
423 424 425
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
426

427 428
typedef struct FeatureWordInfo {
    const char **feat_names;
429 430 431 432
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
433
    uint32_t tcg_features; /* Feature flags supported by TCG */
434
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
435 436 437
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
438 439 440
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
441
        .tcg_features = TCG_FEATURES,
442 443 444 445
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
446
        .tcg_features = TCG_EXT_FEATURES,
447 448 449 450
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
451
        .tcg_features = TCG_EXT2_FEATURES,
452 453 454 455
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
456
        .tcg_features = TCG_EXT3_FEATURES,
457
    },
458 459 460
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
461
        .tcg_features = TCG_EXT4_FEATURES,
462
    },
463 464 465
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
466
        .tcg_features = TCG_KVM_FEATURES,
467
    },
468 469 470 471 472 473 474 475 476 477 478 479
    [FEAT_HYPERV_EAX] = {
        .feat_names = hyperv_priv_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EAX,
    },
    [FEAT_HYPERV_EBX] = {
        .feat_names = hyperv_ident_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EBX,
    },
    [FEAT_HYPERV_EDX] = {
        .feat_names = hyperv_misc_feature_name,
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EDX,
    },
480 481 482
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
483
        .tcg_features = TCG_SVM_FEATURES,
484 485 486
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
487 488 489
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
490
        .tcg_features = TCG_7_0_EBX_FEATURES,
491
    },
492 493 494 495 496 497 498
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
499 500 501 502 503 504 505
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
506 507 508 509 510
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
511
        .tcg_features = TCG_XSAVE_FEATURES,
512
    },
J
Jan Kiszka 已提交
513 514 515 516 517
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
518 519
};

520 521 522 523 524 525 526 527
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
528
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
529
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
530 531 532 533 534 535 536 537 538 539 540
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

541 542 543 544 545 546
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea x86_ext_save_areas[] = {
547 548
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
549 550
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
551 552
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
553 554
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
555 556
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
557 558
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
559 560
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
561 562
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
563 564
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
565 566
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
567 568
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
569 570
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
571 572
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
573 574
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
575
};
576

577 578
const char *get_register_name_32(unsigned int reg)
{
579
    if (reg >= CPU_NB_REGS32) {
580 581
        return NULL;
    }
582
    return x86_reg_info_32[reg].name;
583 584
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

610 611
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
612
{
613 614 615 616 617 618 619
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
620
#elif defined(__i386__)
621 622 623 624 625 626 627 628 629
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
630 631
#else
    abort();
632 633
#endif

634
    if (eax)
635
        *eax = vec[0];
636
    if (ebx)
637
        *ebx = vec[1];
638
    if (ecx)
639
        *ecx = vec[2];
640
    if (edx)
641
        *edx = vec[3];
642
}
643 644 645 646 647 648 649 650

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
651 652
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
689
 * *pval and return true, otherwise return false
690
 */
691 692
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
693 694 695
{
    uint32_t mask;
    const char **ppc;
696
    bool found = false;
697

698
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
699 700
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
701
            found = true;
702
        }
703 704
    }
    return found;
705 706
}

707
static void add_flagname_to_bitmaps(const char *flagname,
708 709
                                    FeatureWordArray words,
                                    Error **errp)
710
{
711 712 713 714 715 716 717 718 719
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
720
        error_setg(errp, "CPU feature %s not found", flagname);
721
    }
722 723
}

724 725 726 727 728 729 730 731 732 733 734 735 736
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

737 738
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
739 740 741
    ObjectClass *oc;
    char *typename;

742 743 744 745
    if (cpu_model == NULL) {
        return NULL;
    }

746 747 748 749
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
750 751
}

752 753 754 755 756 757 758 759
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

760
struct X86CPUDefinition {
761 762
    const char *name;
    uint32_t level;
763
    uint32_t xlevel;
764 765
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
766 767 768
    int family;
    int model;
    int stepping;
769
    FeatureWordArray features;
770
    char model_id[48];
771
};
772

773
static X86CPUDefinition builtin_x86_defs[] = {
774 775
    {
        .name = "qemu64",
776
        .level = 0xd,
777
        .vendor = CPUID_VENDOR_AMD,
778
        .family = 6,
779
        .model = 6,
780
        .stepping = 3,
781
        .features[FEAT_1_EDX] =
782
            PPRO_FEATURES |
783 784
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
785
        .features[FEAT_1_ECX] =
786
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
787
        .features[FEAT_8000_0001_EDX] =
788
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
789
        .features[FEAT_8000_0001_ECX] =
790
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
791
        .xlevel = 0x8000000A,
792
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
793 794 795 796
    },
    {
        .name = "phenom",
        .level = 5,
797
        .vendor = CPUID_VENDOR_AMD,
798 799 800
        .family = 16,
        .model = 2,
        .stepping = 3,
801
        /* Missing: CPUID_HT */
802
        .features[FEAT_1_EDX] =
803
            PPRO_FEATURES |
804
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
805
            CPUID_PSE36 | CPUID_VME,
806
        .features[FEAT_1_ECX] =
807
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
808
            CPUID_EXT_POPCNT,
809
        .features[FEAT_8000_0001_EDX] =
810 811
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
812
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
813 814 815 816
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
817
        .features[FEAT_8000_0001_ECX] =
818
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
819
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
820
        /* Missing: CPUID_SVM_LBRV */
821
        .features[FEAT_SVM] =
822
            CPUID_SVM_NPT,
823 824 825 826 827 828
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
829
        .vendor = CPUID_VENDOR_INTEL,
830 831 832
        .family = 6,
        .model = 15,
        .stepping = 11,
833
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
834
        .features[FEAT_1_EDX] =
835
            PPRO_FEATURES |
836
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
837 838
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
839
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
840
        .features[FEAT_1_ECX] =
841
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
842
            CPUID_EXT_CX16,
843
        .features[FEAT_8000_0001_EDX] =
844
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
845
        .features[FEAT_8000_0001_ECX] =
846
            CPUID_EXT3_LAHF_LM,
847 848 849 850 851
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
852
        .level = 0xd,
853
        .vendor = CPUID_VENDOR_INTEL,
854 855 856
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
857
        /* Missing: CPUID_HT */
858
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
859
            PPRO_FEATURES | CPUID_VME |
860 861 862
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
863
        .features[FEAT_1_ECX] =
864
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
865
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
866
        .features[FEAT_8000_0001_EDX] =
867 868 869 870 871
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
872
        .features[FEAT_8000_0001_ECX] =
873
            0,
874 875 876 877 878 879
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
880
        .vendor = CPUID_VENDOR_INTEL,
881
        .family = 6,
882
        .model = 6,
883
        .stepping = 3,
884
        .features[FEAT_1_EDX] =
885
            PPRO_FEATURES,
886
        .features[FEAT_1_ECX] =
887
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
888
        .xlevel = 0x80000004,
889
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
890
    },
891 892 893
    {
        .name = "kvm32",
        .level = 5,
894
        .vendor = CPUID_VENDOR_INTEL,
895 896 897
        .family = 15,
        .model = 6,
        .stepping = 1,
898
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
899
            PPRO_FEATURES | CPUID_VME |
900
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
901
        .features[FEAT_1_ECX] =
902
            CPUID_EXT_SSE3,
903
        .features[FEAT_8000_0001_ECX] =
904
            0,
905 906 907
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
908 909 910
    {
        .name = "coreduo",
        .level = 10,
911
        .vendor = CPUID_VENDOR_INTEL,
912 913 914
        .family = 6,
        .model = 14,
        .stepping = 8,
915
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
916
        .features[FEAT_1_EDX] =
917
            PPRO_FEATURES | CPUID_VME |
918 919 920
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
921
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
922
        .features[FEAT_1_ECX] =
923
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
924
        .features[FEAT_8000_0001_EDX] =
925
            CPUID_EXT2_NX,
926 927 928 929 930
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
931
        .level = 1,
932
        .vendor = CPUID_VENDOR_INTEL,
933
        .family = 4,
934
        .model = 8,
935
        .stepping = 0,
936
        .features[FEAT_1_EDX] =
937
            I486_FEATURES,
938 939 940 941 942
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
943
        .vendor = CPUID_VENDOR_INTEL,
944 945 946
        .family = 5,
        .model = 4,
        .stepping = 3,
947
        .features[FEAT_1_EDX] =
948
            PENTIUM_FEATURES,
949 950 951 952 953
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
954
        .vendor = CPUID_VENDOR_INTEL,
955 956 957
        .family = 6,
        .model = 5,
        .stepping = 2,
958
        .features[FEAT_1_EDX] =
959
            PENTIUM2_FEATURES,
960 961 962 963
        .xlevel = 0,
    },
    {
        .name = "pentium3",
964
        .level = 3,
965
        .vendor = CPUID_VENDOR_INTEL,
966 967 968
        .family = 6,
        .model = 7,
        .stepping = 3,
969
        .features[FEAT_1_EDX] =
970
            PENTIUM3_FEATURES,
971 972 973 974 975
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
976
        .vendor = CPUID_VENDOR_AMD,
977 978 979
        .family = 6,
        .model = 2,
        .stepping = 3,
980
        .features[FEAT_1_EDX] =
981
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
982
            CPUID_MCA,
983
        .features[FEAT_8000_0001_EDX] =
984
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
985
        .xlevel = 0x80000008,
986
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
987 988 989
    },
    {
        .name = "n270",
990
        .level = 10,
991
        .vendor = CPUID_VENDOR_INTEL,
992 993 994
        .family = 6,
        .model = 28,
        .stepping = 2,
995
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
996
        .features[FEAT_1_EDX] =
997
            PPRO_FEATURES |
998 999
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
1000
            /* Some CPUs got no CPUID_SEP */
1001 1002
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
1003
        .features[FEAT_1_ECX] =
1004
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
1005
            CPUID_EXT_MOVBE,
1006
        .features[FEAT_8000_0001_EDX] =
1007
            CPUID_EXT2_NX,
1008
        .features[FEAT_8000_0001_ECX] =
1009
            CPUID_EXT3_LAHF_LM,
1010
        .xlevel = 0x80000008,
1011 1012
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
1013 1014
    {
        .name = "Conroe",
1015
        .level = 10,
1016
        .vendor = CPUID_VENDOR_INTEL,
1017
        .family = 6,
1018
        .model = 15,
1019
        .stepping = 3,
1020
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1021
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1022 1023 1024 1025
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1026
        .features[FEAT_1_ECX] =
1027
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1028
        .features[FEAT_8000_0001_EDX] =
1029
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1030
        .features[FEAT_8000_0001_ECX] =
1031
            CPUID_EXT3_LAHF_LM,
1032
        .xlevel = 0x80000008,
1033 1034 1035 1036
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
1037
        .level = 10,
1038
        .vendor = CPUID_VENDOR_INTEL,
1039
        .family = 6,
1040
        .model = 23,
1041
        .stepping = 3,
1042
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1043
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1044 1045 1046 1047
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1048
        .features[FEAT_1_ECX] =
1049
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
1050
            CPUID_EXT_SSE3,
1051
        .features[FEAT_8000_0001_EDX] =
1052
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1053
        .features[FEAT_8000_0001_ECX] =
1054
            CPUID_EXT3_LAHF_LM,
1055
        .xlevel = 0x80000008,
1056 1057 1058 1059
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
1060
        .level = 11,
1061
        .vendor = CPUID_VENDOR_INTEL,
1062
        .family = 6,
1063
        .model = 26,
1064
        .stepping = 3,
1065
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1066
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1067 1068 1069 1070
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1071
        .features[FEAT_1_ECX] =
1072
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1073
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1074
        .features[FEAT_8000_0001_EDX] =
1075
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1076
        .features[FEAT_8000_0001_ECX] =
1077
            CPUID_EXT3_LAHF_LM,
1078
        .xlevel = 0x80000008,
1079 1080 1081 1082 1083
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1084
        .vendor = CPUID_VENDOR_INTEL,
1085 1086 1087
        .family = 6,
        .model = 44,
        .stepping = 1,
1088
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1089
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1090 1091 1092 1093
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1094
        .features[FEAT_1_ECX] =
1095
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1096 1097
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1098
        .features[FEAT_8000_0001_EDX] =
1099
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1100
        .features[FEAT_8000_0001_ECX] =
1101
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1102 1103
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1104
        .xlevel = 0x80000008,
1105 1106 1107 1108 1109
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1110
        .vendor = CPUID_VENDOR_INTEL,
1111 1112 1113
        .family = 6,
        .model = 42,
        .stepping = 1,
1114
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1115
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1116 1117 1118 1119
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1120
        .features[FEAT_1_ECX] =
1121
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1122 1123 1124 1125
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1126
        .features[FEAT_8000_0001_EDX] =
1127
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1128
            CPUID_EXT2_SYSCALL,
1129
        .features[FEAT_8000_0001_ECX] =
1130
            CPUID_EXT3_LAHF_LM,
1131 1132
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1133 1134
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1135
        .xlevel = 0x80000008,
1136 1137
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1167 1168
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1169
        .xlevel = 0x80000008,
1170 1171
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1172
    {
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1196
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1197 1198 1199 1200 1201 1202
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1203 1204
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1205
        .xlevel = 0x80000008,
1206 1207
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1208 1209
        .name = "Haswell",
        .level = 0xd,
1210
        .vendor = CPUID_VENDOR_INTEL,
1211 1212 1213
        .family = 6,
        .model = 60,
        .stepping = 1,
1214
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1215
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1216 1217 1218 1219
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1220
        .features[FEAT_1_ECX] =
1221
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1222 1223 1224 1225
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1226
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1227
        .features[FEAT_8000_0001_EDX] =
1228
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1229
            CPUID_EXT2_SYSCALL,
1230
        .features[FEAT_8000_0001_ECX] =
1231
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1232
        .features[FEAT_7_0_EBX] =
1233
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1234 1235 1236
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1237 1238
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1239 1240
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1241
        .xlevel = 0x80000008,
1242 1243
        .model_id = "Intel Core Processor (Haswell)",
    },
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1268
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1269 1270 1271 1272 1273 1274 1275 1276
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1277 1278
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1279
        .xlevel = 0x80000008,
1280 1281
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1282 1283 1284 1285 1286 1287 1288 1289
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1290
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1301
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1302 1303 1304 1305
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1306
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1307 1308
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1309
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1310
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1311
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1312
            CPUID_7_0_EBX_SMAP,
1313 1314
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1315 1316
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1317
        .xlevel = 0x80000008,
1318 1319
        .model_id = "Intel Core Processor (Broadwell)",
    },
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1365 1366 1367
    {
        .name = "Opteron_G1",
        .level = 5,
1368
        .vendor = CPUID_VENDOR_AMD,
1369 1370 1371
        .family = 15,
        .model = 6,
        .stepping = 1,
1372
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1373
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1374 1375 1376 1377
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1378
        .features[FEAT_1_ECX] =
1379
            CPUID_EXT_SSE3,
1380
        .features[FEAT_8000_0001_EDX] =
1381
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1382 1383 1384 1385 1386
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1387 1388 1389 1390 1391 1392
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1393
        .vendor = CPUID_VENDOR_AMD,
1394 1395 1396
        .family = 15,
        .model = 6,
        .stepping = 1,
1397
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1398
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1399 1400 1401 1402
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1403
        .features[FEAT_1_ECX] =
1404
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1405
        /* Missing: CPUID_EXT2_RDTSCP */
1406
        .features[FEAT_8000_0001_EDX] =
1407
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1408 1409 1410 1411 1412 1413
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1414
        .features[FEAT_8000_0001_ECX] =
1415
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1416 1417 1418 1419 1420 1421
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1422
        .vendor = CPUID_VENDOR_AMD,
1423 1424 1425
        .family = 15,
        .model = 6,
        .stepping = 1,
1426
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1427
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1428 1429 1430 1431
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1432
        .features[FEAT_1_ECX] =
1433
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1434
            CPUID_EXT_SSE3,
1435
        /* Missing: CPUID_EXT2_RDTSCP */
1436
        .features[FEAT_8000_0001_EDX] =
1437
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1438 1439 1440 1441 1442 1443
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1444
        .features[FEAT_8000_0001_ECX] =
1445
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1446
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1447 1448 1449 1450 1451 1452
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1453
        .vendor = CPUID_VENDOR_AMD,
1454 1455 1456
        .family = 21,
        .model = 1,
        .stepping = 2,
1457
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1458
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1459 1460 1461 1462
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1463
        .features[FEAT_1_ECX] =
1464
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1465 1466 1467
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1468
        /* Missing: CPUID_EXT2_RDTSCP */
1469
        .features[FEAT_8000_0001_EDX] =
1470
            CPUID_EXT2_LM |
1471 1472 1473 1474 1475 1476
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1477
        .features[FEAT_8000_0001_ECX] =
1478
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1479 1480 1481
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1482
        /* no xsaveopt! */
1483 1484 1485
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1486 1487 1488
    {
        .name = "Opteron_G5",
        .level = 0xd,
1489
        .vendor = CPUID_VENDOR_AMD,
1490 1491 1492
        .family = 21,
        .model = 2,
        .stepping = 0,
1493
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1494
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1495 1496 1497 1498
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1499
        .features[FEAT_1_ECX] =
1500
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1501 1502 1503
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1504
        /* Missing: CPUID_EXT2_RDTSCP */
1505
        .features[FEAT_8000_0001_EDX] =
1506
            CPUID_EXT2_LM |
1507 1508 1509 1510 1511 1512
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1513
        .features[FEAT_8000_0001_ECX] =
1514
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1515 1516 1517
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1518
        /* no xsaveopt! */
1519 1520 1521
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1522 1523
};

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1561 1562 1563
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1564 1565
#ifdef CONFIG_KVM

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static bool lmce_supported(void)
{
    uint64_t mce_cap;

    if (kvm_ioctl(kvm_state, KVM_X86_GET_MCE_CAP_SUPPORTED, &mce_cap) < 0) {
        return false;
    }

    return !!(mce_cap & MCG_LMCE_P);
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1592 1593
static X86CPUDefinition host_cpudef;

1594
static Property host_x86_cpu_properties[] = {
1595
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1596
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1597 1598 1599
    DEFINE_PROP_END_OF_LIST()
};

1600
/* class_init for the "host" CPU model
1601
 *
1602
 * This function may be called before KVM is initialized.
1603
 */
1604
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1605
{
1606
    DeviceClass *dc = DEVICE_CLASS(oc);
1607
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1608 1609
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1610
    xcc->kvm_required = true;
1611

1612
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1613
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1614 1615

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1616 1617 1618
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1619

1620
    cpu_x86_fill_model_id(host_cpudef.model_id);
1621

1622 1623 1624 1625 1626
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1627 1628

    dc->props = host_x86_cpu_properties;
1629 1630
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1631 1632 1633 1634 1635 1636 1637 1638
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1639 1640 1641 1642 1643
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1644
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1645 1646 1647 1648
    if (kvm_enabled()) {
        env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1649 1650 1651 1652

        if (lmce_supported()) {
            object_property_set_bool(OBJECT(cpu), true, "lmce", &error_abort);
        }
1653
    }
1654

1655
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1656 1657
}

1658 1659 1660 1661 1662 1663 1664 1665 1666
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1667
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1668
{
1669
    FeatureWordInfo *f = &feature_word_info[w];
1670 1671
    int i;

1672
    for (i = 0; i < 32; ++i) {
1673
        if ((1UL << i) & mask) {
1674
            const char *reg = get_register_name_32(f->cpuid_reg);
1675
            assert(reg);
1676
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1677
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1678
                kvm_enabled() ? "host" : "TCG",
1679 1680 1681
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1682
        }
1683
    }
1684 1685
}

1686 1687 1688
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1689 1690 1691 1692 1693 1694 1695 1696 1697
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1698
    visit_type_int(v, name, &value, errp);
1699 1700
}

1701 1702 1703
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1704
{
1705 1706 1707 1708
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1709
    Error *local_err = NULL;
1710 1711
    int64_t value;

1712
    visit_type_int(v, name, &value, &local_err);
1713 1714
    if (local_err) {
        error_propagate(errp, local_err);
1715 1716 1717
        return;
    }
    if (value < min || value > max) {
1718 1719
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1720 1721 1722
        return;
    }

1723
    env->cpuid_version &= ~0xff00f00;
1724 1725
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1726
    } else {
1727
        env->cpuid_version |= value << 8;
1728 1729 1730
    }
}

1731 1732 1733
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1734 1735 1736 1737 1738 1739 1740
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1741
    visit_type_int(v, name, &value, errp);
1742 1743
}

1744 1745 1746
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1747
{
1748 1749 1750 1751
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1752
    Error *local_err = NULL;
1753 1754
    int64_t value;

1755
    visit_type_int(v, name, &value, &local_err);
1756 1757
    if (local_err) {
        error_propagate(errp, local_err);
1758 1759 1760
        return;
    }
    if (value < min || value > max) {
1761 1762
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1763 1764 1765
        return;
    }

1766
    env->cpuid_version &= ~0xf00f0;
1767
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1768 1769
}

1770
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1771
                                           const char *name, void *opaque,
1772 1773 1774 1775 1776 1777 1778
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1779
    visit_type_int(v, name, &value, errp);
1780 1781
}

1782
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1783
                                           const char *name, void *opaque,
1784
                                           Error **errp)
1785
{
1786 1787 1788 1789
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1790
    Error *local_err = NULL;
1791 1792
    int64_t value;

1793
    visit_type_int(v, name, &value, &local_err);
1794 1795
    if (local_err) {
        error_propagate(errp, local_err);
1796 1797 1798
        return;
    }
    if (value < min || value > max) {
1799 1800
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1801 1802 1803
        return;
    }

1804
    env->cpuid_version &= ~0xf;
1805
    env->cpuid_version |= value & 0xf;
1806 1807
}

1808 1809 1810 1811 1812 1813
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1814
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1815 1816
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1827
    if (strlen(value) != CPUID_VENDOR_SZ) {
1828
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1857 1858
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1859
{
1860 1861
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1862 1863 1864 1865 1866 1867
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1868
    memset(env->cpuid_model, 0, 48);
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1879 1880
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1881 1882 1883 1884 1885
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1886
    visit_type_int(v, name, &value, errp);
1887 1888
}

1889 1890
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1891 1892 1893
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1894
    const int64_t max = INT64_MAX;
1895
    Error *local_err = NULL;
1896 1897
    int64_t value;

1898
    visit_type_int(v, name, &value, &local_err);
1899 1900
    if (local_err) {
        error_propagate(errp, local_err);
1901 1902 1903
        return;
    }
    if (value < min || value > max) {
1904 1905
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1906 1907 1908
        return;
    }

1909
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1910 1911
}

1912
/* Generic getter for "feature-words" and "filtered-features" properties */
1913 1914 1915
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1916
{
1917
    uint32_t *array = (uint32_t *)opaque;
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
    FeatureWord w;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1930
        qwi->features = array[w];
1931 1932 1933 1934 1935 1936 1937

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1938
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, errp);
1939 1940
}

1941 1942
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1943 1944 1945 1946
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1947
    visit_type_int(v, name, &value, errp);
1948 1949
}

1950 1951
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1952 1953 1954 1955 1956 1957 1958
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1959
    visit_type_int(v, name, &value, &err);
1960 1961 1962 1963 1964 1965 1966
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1967 1968 1969
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1991 1992 1993 1994 1995 1996 1997 1998
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
static FeatureWordArray plus_features = { 0 };
static FeatureWordArray minus_features = { 0 };

1999 2000
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
2001
static void x86_cpu_parse_featurestr(const char *typename, char *features,
2002
                                     Error **errp)
2003 2004
{
    char *featurestr; /* Single 'key=value" string being parsed */
2005
    Error *local_err = NULL;
2006 2007 2008 2009 2010 2011
    static bool cpu_globals_initialized;

    if (cpu_globals_initialized) {
        return;
    }
    cpu_globals_initialized = true;
2012

2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
    if (!features) {
        return;
    }

    for (featurestr = strtok(features, ",");
         featurestr  && !local_err;
         featurestr = strtok(NULL, ",")) {
        const char *name;
        const char *val = NULL;
        char *eq = NULL;
2023
        char num[32];
2024
        GlobalProperty *prop;
2025

2026
        /* Compatibility syntax: */
2027
        if (featurestr[0] == '+') {
2028
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
2029
            continue;
2030
        } else if (featurestr[0] == '-') {
2031
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
2032 2033 2034 2035 2036 2037 2038
            continue;
        }

        eq = strchr(featurestr, '=');
        if (eq) {
            *eq++ = 0;
            val = eq;
2039
        } else {
2040
            val = "on";
2041
        }
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059

        feat2prop(featurestr);
        name = featurestr;

        /* Special case: */
        if (!strcmp(name, "tsc-freq")) {
            int64_t tsc_freq;
            char *err;

            tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                           QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
            if (tsc_freq < 0 || *err) {
                error_setg(errp, "bad numerical value %s", val);
                return;
            }
            snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
            val = num;
            name = "tsc-frequency";
2060
        }
2061

2062 2063 2064 2065 2066 2067
        prop = g_new0(typeof(*prop), 1);
        prop->driver = typename;
        prop->property = g_strdup(name);
        prop->value = g_strdup(val);
        prop->errp = &error_fatal;
        qdev_prop_register_global(prop);
2068 2069 2070 2071
    }

    if (local_err) {
        error_propagate(errp, local_err);
2072 2073 2074
    }
}

2075
/* Print all cpuid feature names in featureset
2076
 */
2077
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2078
{
2079 2080 2081 2082 2083 2084 2085
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2086
        }
2087
    }
2088 2089
}

P
Peter Maydell 已提交
2090 2091
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2092
{
2093
    X86CPUDefinition *def;
2094
    char buf[256];
2095
    int i;
2096

2097 2098
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2099
        snprintf(buf, sizeof(buf), "%s", def->name);
2100
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2101
    }
2102 2103 2104 2105 2106 2107
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2108
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2109 2110 2111
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2112 2113 2114
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2115
    }
2116 2117
}

2118
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2119 2120
{
    CpuDefinitionInfoList *cpu_list = NULL;
2121
    X86CPUDefinition *def;
2122
    int i;
2123

2124
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2125 2126 2127
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2128
        def = &builtin_x86_defs[i];
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2141 2142
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2143 2144
{
    FeatureWordInfo *wi = &feature_word_info[w];
2145
    uint32_t r;
2146

2147
    if (kvm_enabled()) {
2148 2149 2150
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2151
    } else if (tcg_enabled()) {
2152
        r = wi->tcg_features;
2153 2154 2155
    } else {
        return ~0;
    }
2156 2157 2158 2159
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2160 2161
}

2162 2163 2164 2165 2166
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2167
static int x86_cpu_filter_features(X86CPU *cpu)
2168 2169
{
    CPUX86State *env = &cpu->env;
2170
    FeatureWord w;
2171 2172
    int rv = 0;

2173
    for (w = 0; w < FEATURE_WORDS; w++) {
2174 2175
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2176 2177 2178
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2179 2180
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2181
                report_unavailable_features(w, cpu->filtered_features[w]);
2182 2183 2184
            }
            rv = 1;
        }
2185
    }
2186 2187

    return rv;
2188 2189
}

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2202
/* Load data from X86CPUDefinition
2203
 */
2204
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2205
{
2206
    CPUX86State *env = &cpu->env;
2207 2208
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2209
    FeatureWord w;
2210

2211 2212 2213 2214 2215 2216
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2217 2218 2219
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2220

2221
    /* Special cases not set in the X86CPUDefinition structs: */
2222
    if (kvm_enabled()) {
2223 2224 2225 2226
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2227
        x86_cpu_apply_props(cpu, kvm_default_props);
2228
    }
2229

2230
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2231 2232 2233 2234 2235 2236 2237 2238

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2239
    vendor = def->vendor;
2240 2241 2242 2243 2244 2245 2246 2247 2248
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2249 2250
}

2251
X86CPU *cpu_x86_init(const char *cpu_model)
2252
{
2253
    return X86_CPU(cpu_generic_init(TYPE_X86_CPU, cpu_model));
2254 2255
}

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2278 2279
#if !defined(CONFIG_USER_ONLY)

2280 2281
void cpu_clear_apic_feature(CPUX86State *env)
{
2282
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2283 2284
}

2285 2286 2287 2288 2289 2290
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2291 2292
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);
2293
    uint32_t pkg_offset;
2294

2295 2296
    /* test if maximum index reached */
    if (index & 0x80000000) {
2297 2298 2299 2300 2301 2302 2303 2304 2305
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2306 2307 2308 2309 2310
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2311 2312
            }
        }
2313 2314 2315 2316 2317 2318 2319 2320
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2321 2322 2323
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2324 2325 2326
        break;
    case 1:
        *eax = env->cpuid_version;
2327 2328
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2329
        *ecx = env->features[FEAT_1_ECX];
2330 2331 2332
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2333
        *edx = env->features[FEAT_1_EDX];
2334 2335
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2336
            *edx |= CPUID_HT;
2337 2338 2339 2340
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2341 2342 2343 2344
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2345
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2346
        *ebx = 0;
2347 2348 2349 2350 2351
        if (!cpu->enable_l3_cache) {
            *ecx = 0;
        } else {
            *ecx = L3_N_DESCRIPTOR;
        }
2352 2353 2354
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2355 2356 2357
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2358 2359
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2360
            *eax &= ~0xFC000000;
2361
        } else {
A
Aurelien Jarno 已提交
2362
            *eax = 0;
2363
            switch (count) {
2364
            case 0: /* L1 dcache info */
2365 2366 2367 2368 2369 2370 2371 2372
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2373 2374
                break;
            case 1: /* L1 icache info */
2375 2376 2377 2378 2379 2380 2381 2382
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2383 2384
                break;
            case 2: /* L2 cache info */
2385 2386 2387
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2388 2389
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2390
                }
2391 2392 2393 2394 2395
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2396
                break;
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
            case 3: /* L3 cache info */
                if (!cpu->enable_l3_cache) {
                    *eax = 0;
                    *ebx = 0;
                    *ecx = 0;
                    *edx = 0;
                    break;
                }
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(3) | \
                        CPUID_4_SELF_INIT_LEVEL;
                pkg_offset = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
                *eax |= ((1 << pkg_offset) - 1) << 14;
                *ebx = (L3_N_LINE_SIZE - 1) | \
                       ((L3_N_PARTITIONS - 1) << 12) | \
                       ((L3_N_ASSOCIATIVITY - 1) << 22);
                *ecx = L3_N_SETS - 1;
                *edx = CPUID_4_INCLUSIVE | CPUID_4_COMPLEX_IDX;
                break;
2416 2417 2418 2419 2420 2421
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2422 2423 2424 2425 2426 2427
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2439
        *eax = env->features[FEAT_6_EAX];
2440 2441 2442 2443
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2444
    case 7:
2445 2446 2447
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2448
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2449
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2450 2451 2452
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2453
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2454 2455 2456 2457 2458 2459 2460
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2461 2462 2463 2464 2465 2466 2467 2468 2469
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2470
        if (kvm_enabled() && cpu->enable_pmu) {
2471
            KVMState *s = cs->kvm_state;
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2483
        break;
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
            *eax = apicid_core_offset(smp_cores, smp_threads);
            *ebx = smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
            *eax = apicid_pkg_offset(smp_cores, smp_threads);
            *ebx = smp_cores * smp_threads;
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2514 2515
    case 0xD: {
        KVMState *s = cs->kvm_state;
2516
        uint64_t ena_mask;
2517 2518
        int i;

S
Sheng Yang 已提交
2519
        /* Processor Extended State */
2520 2521 2522 2523
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2524
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2525 2526
            break;
        }
2527 2528 2529 2530 2531 2532 2533
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2534

2535 2536
        if (count == 0) {
            *ecx = 0x240;
2537 2538
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2539 2540
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2541
                    if (i < 32) {
2542
                        *eax |= 1u << i;
2543
                    } else {
2544
                        *edx |= 1u << (i - 32);
2545 2546 2547 2548
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2549
            *eax |= ena_mask & (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2550 2551
            *ebx = *ecx;
        } else if (count == 1) {
2552
            *eax = env->features[FEAT_XSAVE];
2553 2554
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2555 2556
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2557 2558
                *eax = esa->size;
                *ebx = esa->offset;
2559
            }
S
Sheng Yang 已提交
2560 2561
        }
        break;
2562
    }
2563 2564 2565 2566 2567 2568 2569 2570 2571
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2572 2573
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2574 2575 2576

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2577
         * So don't set it here for Intel to make Linux guests happy.
2578
         */
2579
        if (cs->nr_cores * cs->nr_threads > 1) {
2580 2581 2582
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2597 2598 2599 2600
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2601 2602 2603 2604 2605 2606 2607 2608
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2609 2610 2611
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2612 2613 2614 2615
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
2627 2628 2629 2630 2631 2632 2633 2634 2635
        if (!cpu->enable_l3_cache) {
            *edx = ((L3_SIZE_KB / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
                   (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
        } else {
            *edx = ((L3_N_SIZE_KB_AMD / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_N_ASSOCIATIVITY) << 12) | \
                   (L3_N_LINES_PER_TAG << 8) | (L3_N_LINE_SIZE);
        }
2636
        break;
2637 2638 2639 2640 2641 2642
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2643 2644
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
2645
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2646 2647 2648 2649
            /* 64 bit processor, 48 bits virtual, configurable
             * physical bits.
             */
            *eax = 0x00003000 + cpu->phys_bits;
2650
        } else {
2651
            *eax = cpu->phys_bits;
2652 2653 2654 2655
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2656 2657
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2658 2659 2660
        }
        break;
    case 0x8000000A:
2661
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2662 2663 2664
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2665
            *edx = env->features[FEAT_SVM]; /* optional features */
2666 2667 2668 2669 2670 2671
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2672
        break;
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2684
        *edx = env->features[FEAT_C000_0001_EDX];
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2695 2696 2697 2698 2699 2700 2701 2702 2703
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2704 2705 2706 2707 2708 2709 2710

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2711 2712
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2713 2714
    int i;

A
Andreas Färber 已提交
2715 2716
    xcc->parent_reset(s);

2717
    memset(env, 0, offsetof(CPUX86State, end_reset_fields));
A
Andreas Färber 已提交
2718

2719
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765

    env->old_exception = -1;

    /* init to reset state */

    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2766
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2767 2768

    env->mxcsr = 0x1f80;
2769 2770
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2771 2772 2773 2774 2775 2776 2777

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2778
    cpu_breakpoint_remove_all(s, BP_CPU);
2779
    cpu_watchpoint_remove_all(s, BP_CPU);
2780

2781
    cr4 = 0;
2782
    xcr0 = XSTATE_FP_MASK;
2783 2784 2785 2786

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2787
        xcr0 |= XSTATE_SSE_MASK;
2788
    }
2789 2790 2791 2792 2793
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((env->features[esa->feature] & esa->bits) == esa->bits) {
            xcr0 |= 1ull << i;
        }
2794
    }
2795

2796 2797 2798
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2799 2800 2801
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2802 2803 2804 2805
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2806

A
Alex Williamson 已提交
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2817 2818
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2819
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2820

2821
    s->halted = !cpu_is_bsp(cpu);
2822 2823 2824 2825

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2826
#endif
A
Andreas Färber 已提交
2827 2828
}

2829 2830 2831
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2832
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2833
}
2834 2835 2836 2837 2838 2839 2840

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2841 2842
#endif

A
Andreas Färber 已提交
2843 2844 2845 2846 2847 2848
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2849
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2850
            (CPUID_MCE | CPUID_MCA)) {
2851 2852
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF |
                        (cpu->enable_lmce ? MCG_LMCE_P : 0);
A
Andreas Färber 已提交
2853 2854 2855 2856 2857 2858 2859
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2860
#ifndef CONFIG_USER_ONLY
2861
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2862
{
2863
    APICCommonState *apic;
2864 2865
    const char *apic_type = "apic";

2866
    if (kvm_apic_in_kernel()) {
2867 2868 2869 2870 2871
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2872
    cpu->apic_state = DEVICE(object_new(apic_type));
2873

2874 2875
    object_property_add_child(OBJECT(cpu), "lapic",
                              OBJECT(cpu->apic_state), &error_abort);
2876
    object_unref(OBJECT(cpu->apic_state));
2877

2878
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2879
    /* TODO: convert to link<> */
2880
    apic = APIC_COMMON(cpu->apic_state);
2881
    apic->cpu = cpu;
2882
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2883 2884 2885 2886
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2887 2888 2889
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2890
    if (cpu->apic_state == NULL) {
2891 2892
        return;
    }
2893 2894
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2906
}
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2922 2923 2924 2925
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2926 2927
#endif

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
/* Note: Only safe for use on x86(-64) hosts */
static uint32_t x86_host_phys_bits(void)
{
    uint32_t eax;
    uint32_t host_phys_bits;

    host_cpuid(0x80000000, 0, &eax, NULL, NULL, NULL);
    if (eax >= 0x80000008) {
        host_cpuid(0x80000008, 0, &eax, NULL, NULL, NULL);
        /* Note: According to AMD doc 25481 rev 2.34 they have a field
         * at 23:16 that can specify a maximum physical address bits for
         * the guest that can override this value; but I've not seen
         * anything with that set.
         */
        host_phys_bits = eax & 0xff;
    } else {
        /* It's an odd 64 bit machine that doesn't have the leaf for
         * physical address bits; fall back to 36 that's most older
         * Intel.
         */
        host_phys_bits = 36;
    }

    return host_phys_bits;
}
2953 2954 2955 2956 2957 2958 2959

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2960
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2961
{
2962
    CPUState *cs = CPU(dev);
2963 2964
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2965
    CPUX86State *env = &cpu->env;
2966
    Error *local_err = NULL;
2967
    static bool ht_warned;
2968
    FeatureWord w;
2969

2970 2971 2972 2973 2974 2975 2976
    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

2977
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
2978 2979 2980 2981
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

    for (w = 0; w < FEATURE_WORDS; w++) {
        cpu->env.features[w] |= plus_features[w];
        cpu->env.features[w] &= ~minus_features[w];
    }

2999
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
3000 3001
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
3002

3003 3004 3005 3006 3007 3008 3009 3010
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

3011 3012 3013
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
3014
    if (IS_AMD_CPU(env)) {
3015 3016
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
3017 3018 3019
           & CPUID_EXT2_AMD_ALIASES);
    }

3020 3021 3022 3023 3024 3025
    /* For 64bit systems think about the number of physical bits to present.
     * ideally this should be the same as the host; anything other than matching
     * the host can cause incorrect guest behaviour.
     * QEMU used to pick the magic value of 40 bits that corresponds to
     * consumer AMD devices but nothing else.
     */
3026 3027
    if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
        if (kvm_enabled()) {
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
            uint32_t host_phys_bits = x86_host_phys_bits();
            static bool warned;

            if (cpu->host_phys_bits) {
                /* The user asked for us to use the host physical bits */
                cpu->phys_bits = host_phys_bits;
            }

            /* Print a warning if the user set it to a value that's not the
             * host value.
             */
            if (cpu->phys_bits != host_phys_bits && cpu->phys_bits != 0 &&
                !warned) {
                error_report("Warning: Host physical bits (%u)"
                                 " does not match phys-bits property (%u)",
                                 host_phys_bits, cpu->phys_bits);
                warned = true;
            }

            if (cpu->phys_bits &&
                (cpu->phys_bits > TARGET_PHYS_ADDR_SPACE_BITS ||
                cpu->phys_bits < 32)) {
3050 3051 3052 3053 3054 3055
                error_setg(errp, "phys-bits should be between 32 and %u "
                                 " (but is %u)",
                                 TARGET_PHYS_ADDR_SPACE_BITS, cpu->phys_bits);
                return;
            }
        } else {
3056
            if (cpu->phys_bits && cpu->phys_bits != TCG_PHYS_ADDR_BITS) {
3057 3058 3059 3060 3061
                error_setg(errp, "TCG only supports phys-bits=%u",
                                  TCG_PHYS_ADDR_BITS);
                return;
            }
        }
3062 3063 3064 3065 3066 3067 3068
        /* 0 means it was not explicitly set by the user (or by machine
         * compat_props or by the host code above). In this case, the default
         * is the value used by TCG (40).
         */
        if (cpu->phys_bits == 0) {
            cpu->phys_bits = TCG_PHYS_ADDR_BITS;
        }
3069 3070 3071 3072 3073 3074 3075 3076
    } else {
        /* For 32 bit systems don't use the user set value, but keep
         * phys_bits consistent with what we tell the guest.
         */
        if (cpu->phys_bits != 0) {
            error_setg(errp, "phys-bits is not user-configurable in 32 bit");
            return;
        }
3077

3078 3079 3080 3081 3082 3083
        if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
            cpu->phys_bits = 36;
        } else {
            cpu->phys_bits = 32;
        }
    }
3084 3085
    cpu_exec_init(cs, &error_abort);

3086 3087 3088 3089
    if (tcg_enabled()) {
        tcg_x86_init();
    }

3090 3091
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
3092

3093
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
3094
        x86_cpu_apic_create(cpu, &local_err);
3095
        if (local_err != NULL) {
3096
            goto out;
3097 3098
        }
    }
3099 3100
#endif

A
Andreas Färber 已提交
3101
    mce_init(cpu);
3102 3103 3104

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
3105 3106
        AddressSpace *newas = g_new(AddressSpace, 1);

3107
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
3108
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
3109 3110 3111

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
3112
        memory_region_set_enabled(cpu->cpu_as_root, true);
3113 3114 3115 3116 3117 3118 3119 3120

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3121
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3122
        cs->num_ases = 1;
3123
        cpu_address_space_init(cs, newas, 0);
3124 3125 3126 3127

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3128 3129 3130
    }
#endif

3131
    qemu_init_vcpu(cs);
3132

3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3147 3148 3149 3150
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3151
    cpu_reset(cs);
3152

3153
    xcc->parent_realize(dev, &local_err);
3154

3155 3156 3157 3158 3159
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3160 3161
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
static void x86_cpu_unrealizefn(DeviceState *dev, Error **errp)
{
    X86CPU *cpu = X86_CPU(dev);

#ifndef CONFIG_USER_ONLY
    cpu_remove_sync(CPU(dev));
    qemu_unregister_reset(x86_cpu_machine_reset_cb, dev);
#endif

    if (cpu->apic_state) {
        object_unparent(OBJECT(cpu->apic_state));
        cpu->apic_state = NULL;
    }
}

3177 3178 3179 3180 3181
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3182 3183
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3184 3185 3186
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3187
    visit_type_bool(v, name, &value, errp);
3188 3189
}

3190 3191
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3203
    visit_type_bool(v, name, &value, &local_err);
3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3277
        object_property_add_alias(obj, names[i], obj, names[0],
3278 3279 3280 3281 3282 3283
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3284 3285
static void x86_cpu_initfn(Object *obj)
{
3286
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3287
    X86CPU *cpu = X86_CPU(obj);
3288
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3289
    CPUX86State *env = &cpu->env;
3290
    FeatureWord w;
A
Andreas Färber 已提交
3291

3292
    cs->env_ptr = env;
3293 3294

    object_property_add(obj, "family", "int",
3295
                        x86_cpuid_version_get_family,
3296
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3297
    object_property_add(obj, "model", "int",
3298
                        x86_cpuid_version_get_model,
3299
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3300
    object_property_add(obj, "stepping", "int",
3301
                        x86_cpuid_version_get_stepping,
3302
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3303 3304 3305
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3306
    object_property_add_str(obj, "model-id",
3307
                            x86_cpuid_get_model_id,
3308
                            x86_cpuid_set_model_id, NULL);
3309 3310 3311
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3312 3313
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3314 3315 3316 3317
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3318

3319
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3320

3321 3322 3323 3324 3325 3326 3327 3328
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3329
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3330 3331
}

3332 3333 3334 3335
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3336
    return cpu->apic_id;
3337 3338
}

3339 3340 3341 3342 3343 3344 3345
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3346 3347 3348 3349 3350 3351 3352
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3353 3354 3355 3356 3357 3358 3359
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3360 3361 3362 3363 3364
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3365 3366
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3367 3368 3369 3370
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3371 3372 3373
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3374 3375
}

3376
static Property x86_cpu_properties[] = {
3377 3378 3379
#ifdef CONFIG_USER_ONLY
    /* apic_id = 0 by default for *-user, see commit 9886e834 */
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, 0),
3380 3381 3382
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, 0),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, 0),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, 0),
3383 3384
#else
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, UNASSIGNED_APIC_ID),
3385 3386 3387
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, -1),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, -1),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, -1),
3388
#endif
3389
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3390
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3391
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3392
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3393
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3394
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3395
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3396
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3397
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3398
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3399
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3400
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3401
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3402
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3403
    DEFINE_PROP_UINT32("phys-bits", X86CPU, phys_bits, 0),
3404
    DEFINE_PROP_BOOL("host-phys-bits", X86CPU, host_phys_bits, false),
3405
    DEFINE_PROP_BOOL("fill-mtrr-mask", X86CPU, fill_mtrr_mask, true),
3406 3407
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3408
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3409
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3410
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3411
    DEFINE_PROP_BOOL("lmce", X86CPU, enable_lmce, false),
3412
    DEFINE_PROP_BOOL("l3-cache", X86CPU, enable_l3_cache, true),
3413 3414 3415
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3416 3417 3418 3419
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3420 3421 3422 3423
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3424
    dc->unrealize = x86_cpu_unrealizefn;
3425
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3426 3427 3428

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3429
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3430

3431
    cc->class_by_name = x86_cpu_class_by_name;
3432
    cc->parse_features = x86_cpu_parse_featurestr;
3433
    cc->has_work = x86_cpu_has_work;
3434
    cc->do_interrupt = x86_cpu_do_interrupt;
3435
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3436
    cc->dump_state = x86_cpu_dump_state;
3437
    cc->set_pc = x86_cpu_set_pc;
3438
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3439 3440
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3441 3442
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3443 3444 3445
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3446
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3447
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3448 3449 3450 3451
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3452
    cc->vmsd = &vmstate_x86_cpu;
3453
#endif
3454
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3455 3456 3457
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3458 3459
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3460

3461
    dc->cannot_instantiate_with_device_add_yet = false;
3462 3463 3464 3465 3466
    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3467 3468 3469 3470 3471 3472
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3473
    .instance_init = x86_cpu_initfn,
3474
    .abstract = true,
A
Andreas Färber 已提交
3475 3476 3477 3478 3479 3480
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3481 3482
    int i;

A
Andreas Färber 已提交
3483
    type_register_static(&x86_cpu_type_info);
3484 3485 3486 3487 3488 3489
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3490 3491 3492
}

type_init(x86_cpu_register_types)