intel_ddi.c 178.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "i915_trace.h"
32
#include "intel_audio.h"
33
#include "intel_combo_phy.h"
34
#include "intel_connector.h"
35
#include "intel_ddi.h"
36
#include "intel_display_types.h"
37
#include "intel_dp.h"
38
#include "intel_dp_mst.h"
39
#include "intel_dp_link_training.h"
40
#include "intel_dpio_phy.h"
41
#include "intel_dsi.h"
42
#include "intel_fifo_underrun.h"
43
#include "intel_gmbus.h"
44
#include "intel_hdcp.h"
45
#include "intel_hdmi.h"
46
#include "intel_hotplug.h"
47
#include "intel_lspcon.h"
48
#include "intel_panel.h"
49
#include "intel_psr.h"
50
#include "intel_sprite.h"
51
#include "intel_tc.h"
52
#include "intel_vdsc.h"
53

54 55 56
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
57
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
58 59
};

60 61 62 63 64 65 66 67 68 69 70 71 72
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

73 74 75 76
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
77
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
78 79 80 81 82 83 84 85 86
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
87 88
};

89
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
90 91 92 93 94 95 96 97 98
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
99 100
};

101 102
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
103 104 105 106 107 108 109 110 111 112 113 114
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
115 116
};

117
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
118 119 120 121 122 123 124 125 126
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
127 128
};

129
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
130 131 132 133 134 135 136 137 138
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
139 140
};

141
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
142 143 144 145 146 147 148 149 150
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
151 152
};

153 154
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
155 156 157 158 159 160 161 162 163 164
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
165 166
};

167
/* Skylake H and S */
168
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
169 170 171
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
172
	{ 0x80009010, 0x000000C0, 0x1 },
173 174
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
175
	{ 0x80007011, 0x000000C0, 0x1 },
176
	{ 0x00002016, 0x000000DF, 0x0 },
177
	{ 0x80005012, 0x000000C0, 0x1 },
178 179
};

180 181
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
182
	{ 0x0000201B, 0x000000A2, 0x0 },
183
	{ 0x00005012, 0x00000088, 0x0 },
184
	{ 0x80007011, 0x000000CD, 0x1 },
185
	{ 0x80009010, 0x000000C0, 0x1 },
186
	{ 0x0000201B, 0x0000009D, 0x0 },
187 188
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
189
	{ 0x00002016, 0x00000088, 0x0 },
190
	{ 0x80005012, 0x000000C0, 0x1 },
191 192
};

193 194
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
195 196
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
197
	{ 0x80007011, 0x000000CD, 0x3 },
198
	{ 0x80009010, 0x000000C0, 0x3 },
199
	{ 0x00000018, 0x0000009D, 0x0 },
200 201
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
202
	{ 0x00000018, 0x00000088, 0x0 },
203
	{ 0x80005012, 0x000000C0, 0x3 },
204 205
};

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

245
/*
246
 * Skylake/Kabylake H and S
247 248
 * eDP 1.4 low vswing translation parameters
 */
249
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
250 251 252 253 254 255 256 257 258 259 260 261 262
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
263
 * Skylake/Kabylake U
264 265 266 267 268 269 270 271 272 273 274 275 276
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
277 278
};

279
/*
280
 * Skylake/Kabylake Y
281 282
 * eDP 1.4 low vswing translation parameters
 */
283
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
284 285 286 287 288 289 290 291 292 293 294
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
295

296
/* Skylake/Kabylake U, H and S */
297
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
298 299 300 301 302 303
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
304
	{ 0x80006012, 0x000000CD, 0x1 },
305
	{ 0x00000018, 0x000000DF, 0x0 },
306 307 308
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
309 310
};

311
/* Skylake/Kabylake Y */
312
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
313 314
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
315
	{ 0x80007011, 0x000000CB, 0x3 },
316 317 318
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
319
	{ 0x80006013, 0x000000C0, 0x3 },
320
	{ 0x00000018, 0x0000008A, 0x0 },
321 322 323
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
324 325
};

326
struct bxt_ddi_buf_trans {
327 328 329 330
	u8 margin;	/* swing value */
	u8 scale;	/* scale value */
	u8 enable;	/* scale enable */
	u8 deemphasis;
331 332 333 334
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
335 336 337 338 339 340 341 342 343 344
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
345 346
};

347 348
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
349 350 351 352 353 354 355 356 357 358
	{ 26, 0, 0, 128, },	/* 0:	200		0   */
	{ 38, 0, 0, 112, },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  },	/* 3:	200		6   */
	{ 32, 0, 0, 128, },	/* 4:	250		0   */
	{ 48, 0, 0, 104, },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  },	/* 6:	250		4   */
	{ 43, 0, 0, 128, },	/* 7:	300		0   */
	{ 54, 0, 0, 101, },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, },	/* 9:	300		0   */
359 360
};

361 362 363 364 365
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
366 367 368 369 370 371 372 373 374 375
	{ 52,  0x9A, 0, 128, },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  },	/* 8:	800		3.5 */
	{ 154, 0x9A, 1, 128, },	/* 9:	1200		0   */
376 377
};

378
struct cnl_ddi_buf_trans {
379 380 381 382 383
	u8 dw2_swing_sel;
	u8 dw7_n_scalar;
	u8 dw4_cursor_coeff;
	u8 dw4_post_cursor_2;
	u8 dw4_post_cursor_1;
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
};

/* Voltage Swing Programming for VccIO 0.85V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
};

/* Voltage Swing Programming for VccIO 0.85V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x66, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x66, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x70, 0x3C, 0x00, 0x03 },	/* 460   600      2.3   */
	{ 0xC, 0x75, 0x3C, 0x00, 0x03 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5D, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x6A, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xB, 0x7A, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0x6, 0x7C, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xA, 0x69, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xB, 0x7A, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7C, 0x30, 0x00, 0x0F },	/* 500   900      5.1   */
	{ 0xB, 0x7D, 0x3C, 0x00, 0x03 },	/* 650   725      0.9   */
	{ 0x6, 0x7C, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7B, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5C, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x69, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x76, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5E, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x69, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0xB, 0x79, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x76, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7D, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 0.95V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x61, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x61, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x68, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xC, 0x6E, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x4, 0x7F, 0x3A, 0x00, 0x05 },	/* 460   600      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for DP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0x6, 0x7F, 0x2C, 0x00, 0x13 },	/* 400   1050     8.4   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 550   1050     5.6   */
	{ 0x5, 0x76, 0x3E, 0x00, 0x01 },	/* 850   900      0.5   */
	{ 0x6, 0x7F, 0x36, 0x00, 0x09 },	/* 750   1050     2.9   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for HDMI */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x58, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
	{ 0xB, 0x64, 0x37, 0x00, 0x08 },	/* 400   600      3.5   */
	{ 0x5, 0x70, 0x31, 0x00, 0x0E },	/* 400   800      6.0   */
	{ 0xA, 0x5B, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x64, 0x3F, 0x00, 0x00 },	/* 600   600      0.0   */
	{ 0x5, 0x73, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
	{ 0x6, 0x7C, 0x32, 0x00, 0x0D },	/* 600   1000     4.4   */
	{ 0x5, 0x70, 0x3F, 0x00, 0x00 },	/* 800   800      0.0   */
	{ 0x6, 0x7C, 0x39, 0x00, 0x06 },	/* 800   1000     1.9   */
	{ 0x6, 0x7F, 0x39, 0x00, 0x06 },	/* 850   1050     1.8   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1050  1050     0.0   */
};

/* Voltage Swing Programming for VccIO 1.05V for eDP */
static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x5E, 0x3A, 0x00, 0x05 },	/* 384   500      2.3   */
	{ 0x0, 0x7F, 0x38, 0x00, 0x07 },	/* 153   200      2.3   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 192   250      2.3   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 230   300      2.3   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 269   350      2.3   */
	{ 0xA, 0x5E, 0x3C, 0x00, 0x03 },	/* 446   500      1.0   */
	{ 0xB, 0x64, 0x39, 0x00, 0x06 },	/* 460   600      2.3   */
	{ 0xE, 0x6A, 0x39, 0x00, 0x06 },	/* 537   700      2.3   */
	{ 0x2, 0x7F, 0x3F, 0x00, 0x00 },	/* 400   400      0.0   */
};

518 519 520 521 522 523 524 525 526 527 528 529 530
/* icl_combo_phy_ddi_translations */
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
531 532
};

533 534 535 536 537 538 539 540 541 542 543 544
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x0, 0x7F, 0x3F, 0x00, 0x00 },	/* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },	/* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },	/* 200   300      3.5   */
	{ 0x9, 0x7F, 0x31, 0x00, 0x0E },	/* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },	/* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },	/* 250   300      1.6   */
	{ 0x9, 0x7F, 0x35, 0x00, 0x0A },	/* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },	/* 300   300      0.0   */
	{ 0x9, 0x7F, 0x38, 0x00, 0x07 },	/* 300   350      1.3   */
	{ 0x9, 0x7F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
545 546
};

547 548 549 550 551 552 553 554 555 556 557 558
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_edp_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
559 560
};

561 562 563 564 565 566 567 568 569
static const struct cnl_ddi_buf_trans icl_combo_phy_ddi_translations_hdmi[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x60, 0x3F, 0x00, 0x00 },	/* 450   450      0.0   */
	{ 0xB, 0x73, 0x36, 0x00, 0x09 },	/* 450   650      3.2   */
	{ 0x6, 0x7F, 0x31, 0x00, 0x0E },	/* 450   850      5.5   */
	{ 0xB, 0x73, 0x3F, 0x00, 0x00 },	/* 650   650      0.0   ALS */
	{ 0x6, 0x7F, 0x37, 0x00, 0x08 },	/* 650   850      2.3   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 850   850      0.0   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   850      3.0   */
570 571
};

572
static const struct cnl_ddi_buf_trans ehl_combo_phy_ddi_translations_dp[] = {
573 574 575
						/* NT mV Trans mV db    */
	{ 0xA, 0x33, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x47, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
576 577
	{ 0xC, 0x64, 0x34, 0x00, 0x0B },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x30, 0x00, 0x0F },	/* 350   900      8.2   */
578
	{ 0xA, 0x46, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
579 580
	{ 0xC, 0x64, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
581
	{ 0xC, 0x61, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
582
	{ 0x6, 0x7F, 0x38, 0x00, 0x07 },	/* 600   900      3.5   */
583 584 585
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x38, 0x00, 0x07 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x33, 0x00, 0x0C },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x36, 0x00, 0x09 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x38, 0x00, 0x07 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x35, 0x00, 0x0A },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

static const struct cnl_ddi_buf_trans jsl_combo_phy_ddi_translations_edp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   200      0.0   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 200   250      1.9   */
	{ 0x1, 0x7F, 0x3D, 0x00, 0x02 },        /* 200   300      3.5   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 200   350      4.9   */
	{ 0x8, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   250      0.0   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 250   300      1.6   */
	{ 0xA, 0x35, 0x3A, 0x00, 0x05 },        /* 250   350      2.9   */
	{ 0x1, 0x7F, 0x3F, 0x00, 0x00 },        /* 300   300      0.0   */
	{ 0xA, 0x35, 0x38, 0x00, 0x07 },        /* 300   350      1.3   */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },        /* 350   350      0.0   */
};

614 615
struct icl_mg_phy_ddi_buf_trans {
	u32 cri_txdeemph_override_11_6;
616
	u32 cri_txdeemph_override_5_0;
617 618 619
	u32 cri_txdeemph_override_17_12;
};

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_rbr_hbr[] = {
				/* Voltage swing  pre-emphasis */
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x21, 0x00, 0x00 },	/* 1              0   */
	{ 0x2B, 0x00, 0x08 },	/* 1              1   */
	{ 0x30, 0x00, 0x0F },	/* 1              2   */
	{ 0x31, 0x00, 0x03 },	/* 2              0   */
	{ 0x34, 0x00, 0x0B },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hbr2_hbr3[] = {
635
				/* Voltage swing  pre-emphasis */
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	{ 0x18, 0x00, 0x00 },	/* 0              0   */
	{ 0x1D, 0x00, 0x05 },	/* 0              1   */
	{ 0x24, 0x00, 0x0C },	/* 0              2   */
	{ 0x2B, 0x00, 0x14 },	/* 0              3   */
	{ 0x26, 0x00, 0x00 },	/* 1              0   */
	{ 0x2C, 0x00, 0x07 },	/* 1              1   */
	{ 0x33, 0x00, 0x0C },	/* 1              2   */
	{ 0x2E, 0x00, 0x00 },	/* 2              0   */
	{ 0x36, 0x00, 0x09 },	/* 2              1   */
	{ 0x3F, 0x00, 0x00 },	/* 3              0   */
};

static const struct icl_mg_phy_ddi_buf_trans icl_mg_phy_ddi_translations_hdmi[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x1A, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x20, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x29, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x32, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x3F, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x3A, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x39, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x38, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x37, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x36, 0x0, 0x9 },	/* 10		Full	-3 dB */
660 661
};

662 663 664 665 666 667
struct tgl_dkl_phy_ddi_buf_trans {
	u32 dkl_vswing_control;
	u32 dkl_preshoot_control;
	u32 dkl_de_emphasis_control;
};

668
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans[] = {
669 670
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
671 672
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
673 674 675 676 677 678 679 680 681 682 683 684 685 686
	{ 0x0, 0x0, 0x18 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_dp_ddi_trans_hbr2[] = {
				/* VS	pre-emp	Non-trans mV	Pre-emph dB */
	{ 0x7, 0x0, 0x00 },	/* 0	0	400mV		0 dB */
	{ 0x5, 0x0, 0x05 },	/* 0	1	400mV		3.5 dB */
	{ 0x2, 0x0, 0x0B },	/* 0	2	400mV		6 dB */
687 688
	{ 0x0, 0x0, 0x19 },	/* 0	3	400mV		9.5 dB */
	{ 0x5, 0x0, 0x00 },	/* 1	0	600mV		0 dB */
689
	{ 0x2, 0x0, 0x08 },	/* 1	1	600mV		3.5 dB */
690 691 692 693 694 695
	{ 0x0, 0x0, 0x14 },	/* 1	2	600mV		6 dB */
	{ 0x2, 0x0, 0x00 },	/* 2	0	800mV		0 dB */
	{ 0x0, 0x0, 0x0B },	/* 2	1	800mV		3.5 dB */
	{ 0x0, 0x0, 0x00 },	/* 3	0	1200mV		0 dB HDMI default */
};

696 697 698 699 700 701 702 703 704 705 706 707 708 709
static const struct tgl_dkl_phy_ddi_buf_trans tgl_dkl_phy_hdmi_ddi_trans[] = {
				/* HDMI Preset	VS	Pre-emph */
	{ 0x7, 0x0, 0x0 },	/* 1		400mV	0dB */
	{ 0x6, 0x0, 0x0 },	/* 2		500mV	0dB */
	{ 0x4, 0x0, 0x0 },	/* 3		650mV	0dB */
	{ 0x2, 0x0, 0x0 },	/* 4		800mV	0dB */
	{ 0x0, 0x0, 0x0 },	/* 5		1000mV	0dB */
	{ 0x0, 0x0, 0x5 },	/* 6		Full	-1.5 dB */
	{ 0x0, 0x0, 0x6 },	/* 7		Full	-1.8 dB */
	{ 0x0, 0x0, 0x7 },	/* 8		Full	-2 dB */
	{ 0x0, 0x0, 0x8 },	/* 9		Full	-2.5 dB */
	{ 0x0, 0x0, 0xA },	/* 10		Full	-3 dB */
};

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x32, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x71, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6C, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2B, 0x00, 0x14 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x63, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x61, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7B, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

738 739 740 741 742 743 744 745 746 747 748 749 750 751
static const struct cnl_ddi_buf_trans tgl_uy_combo_phy_ddi_translations_dp_hbr2[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x36, 0x00, 0x09 },	/* 350   500      3.1   */
	{ 0xC, 0x60, 0x32, 0x00, 0x0D },	/* 350   700      6.0   */
	{ 0xC, 0x7F, 0x2D, 0x00, 0x12 },	/* 350   900      8.2   */
	{ 0xC, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x6F, 0x36, 0x00, 0x09 },	/* 500   700      2.9   */
	{ 0x6, 0x7D, 0x32, 0x00, 0x0D },	/* 500   900      5.1   */
	{ 0x6, 0x60, 0x3C, 0x00, 0x03 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x34, 0x00, 0x0B },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
/*
 * Cloned the HOBL entry to comply with the voltage and pre-emphasis entries
 * that DisplayPort specification requires
 */
static const struct cnl_ddi_buf_trans tgl_combo_phy_ddi_translations_edp_hbr2_hobl[] = {
						/* VS	pre-emp	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 0	3	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	1	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 1	2	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	0	*/
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 2	1	*/
};

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static const struct cnl_ddi_buf_trans rkl_combo_phy_ddi_translations_dp_hbr[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x2F, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x4F, 0x37, 0x00, 0x08 },	/* 350   500      3.1   */
	{ 0xC, 0x63, 0x2F, 0x00, 0x10 },	/* 350   700      6.0   */
	{ 0x6, 0x7D, 0x2A, 0x00, 0x15 },	/* 350   900      8.2   */
	{ 0xA, 0x4C, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x73, 0x34, 0x00, 0x0B },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x6E, 0x3E, 0x00, 0x01 },	/* 650   700      0.6   */
	{ 0x6, 0x7F, 0x35, 0x00, 0x0A },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

static const struct cnl_ddi_buf_trans rkl_combo_phy_ddi_translations_dp_hbr2_hbr3[] = {
						/* NT mV Trans mV db    */
	{ 0xA, 0x35, 0x3F, 0x00, 0x00 },	/* 350   350      0.0   */
	{ 0xA, 0x50, 0x38, 0x00, 0x07 },	/* 350   500      3.1   */
	{ 0xC, 0x61, 0x33, 0x00, 0x0C },	/* 350   700      6.0   */
	{ 0x6, 0x7F, 0x2E, 0x00, 0x11 },	/* 350   900      8.2   */
	{ 0xA, 0x47, 0x3F, 0x00, 0x00 },	/* 500   500      0.0   */
	{ 0xC, 0x5F, 0x38, 0x00, 0x07 },	/* 500   700      2.9   */
	{ 0x6, 0x7F, 0x2F, 0x00, 0x10 },	/* 500   900      5.1   */
	{ 0xC, 0x5F, 0x3F, 0x00, 0x00 },	/* 650   700      0.6   */
	{ 0x6, 0x7E, 0x36, 0x00, 0x09 },	/* 600   900      3.5   */
	{ 0x6, 0x7F, 0x3F, 0x00, 0x00 },	/* 900   900      0.0   */
};

797 798 799 800 801
static bool is_hobl_buf_trans(const struct cnl_ddi_buf_trans *table)
{
	return table == tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
}

802
static const struct ddi_buf_trans *
803
bdw_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
804
{
805 806
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

807 808 809 810 811 812 813 814 815
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

816
static const struct ddi_buf_trans *
817
skl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
818
{
819 820
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

821
	if (IS_SKL_ULX(dev_priv)) {
822
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
823
		return skl_y_ddi_translations_dp;
824
	} else if (IS_SKL_ULT(dev_priv)) {
825
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
826
		return skl_u_ddi_translations_dp;
827 828
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
829
		return skl_ddi_translations_dp;
830 831 832
	}
}

833
static const struct ddi_buf_trans *
834
kbl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
835
{
836 837
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

838 839 840
	if (IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
841 842
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
843 844 845
	} else if (IS_KBL_ULT(dev_priv) ||
		   IS_CFL_ULT(dev_priv) ||
		   IS_CML_ULT(dev_priv)) {
846 847 848 849 850 851 852 853
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

854
static const struct ddi_buf_trans *
855
skl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
856
{
857 858
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

859
	if (dev_priv->vbt.edp.low_vswing) {
860 861 862 863
		if (IS_SKL_ULX(dev_priv) ||
		    IS_KBL_ULX(dev_priv) ||
		    IS_CFL_ULX(dev_priv) ||
		    IS_CML_ULX(dev_priv)) {
864
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
865
			return skl_y_ddi_translations_edp;
866 867 868 869
		} else if (IS_SKL_ULT(dev_priv) ||
			   IS_KBL_ULT(dev_priv) ||
			   IS_CFL_ULT(dev_priv) ||
			   IS_CML_ULT(dev_priv)) {
870
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
871
			return skl_u_ddi_translations_edp;
872 873
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
874
			return skl_ddi_translations_edp;
875 876
		}
	}
877

878 879 880
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv))
881
		return kbl_get_buf_trans_dp(encoder, n_entries);
882
	else
883
		return skl_get_buf_trans_dp(encoder, n_entries);
884 885 886
}

static const struct ddi_buf_trans *
887
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
888
{
889 890 891 892
	if (IS_SKL_ULX(dev_priv) ||
	    IS_KBL_ULX(dev_priv) ||
	    IS_CFL_ULX(dev_priv) ||
	    IS_CML_ULX(dev_priv)) {
893
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
894
		return skl_y_ddi_translations_hdmi;
895 896
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
897
		return skl_ddi_translations_hdmi;
898 899 900
	}
}

901 902 903 904 905 906 907 908 909
static int skl_buf_trans_num_entries(enum port port, int n_entries)
{
	/* Only DDIA and DDIE can select the 10th register with DP */
	if (port == PORT_A || port == PORT_E)
		return min(n_entries, 10);
	else
		return min(n_entries, 9);
}

910
static const struct ddi_buf_trans *
911
intel_ddi_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
912
{
913 914
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

915 916 917
	if (IS_KABYLAKE(dev_priv) ||
	    IS_COFFEELAKE(dev_priv) ||
	    IS_COMETLAKE(dev_priv)) {
918
		const struct ddi_buf_trans *ddi_translations =
919
			kbl_get_buf_trans_dp(encoder, n_entries);
920
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
921
		return ddi_translations;
922
	} else if (IS_SKYLAKE(dev_priv)) {
923
		const struct ddi_buf_trans *ddi_translations =
924
			skl_get_buf_trans_dp(encoder, n_entries);
925
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
926
		return ddi_translations;
927 928 929 930 931 932 933 934 935 936 937 938 939
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return  bdw_ddi_translations_dp;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
940
intel_ddi_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
941
{
942 943
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

944
	if (IS_GEN9_BC(dev_priv)) {
945
		const struct ddi_buf_trans *ddi_translations =
946
			skl_get_buf_trans_edp(encoder, n_entries);
947
		*n_entries = skl_buf_trans_num_entries(encoder->port, *n_entries);
948
		return ddi_translations;
949
	} else if (IS_BROADWELL(dev_priv)) {
950
		return bdw_get_buf_trans_edp(encoder, n_entries);
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
		return hsw_ddi_translations_dp;
	}

	*n_entries = 0;
	return NULL;
}

static const struct ddi_buf_trans *
intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
			    int *n_entries)
{
	if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
		return bdw_ddi_translations_fdi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
		return hsw_ddi_translations_fdi;
	}

	*n_entries = 0;
	return NULL;
}

976
static const struct ddi_buf_trans *
977
intel_ddi_get_buf_trans_hdmi(struct intel_encoder *encoder,
978 979
			     int *n_entries)
{
980 981
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

982 983 984 985 986 987 988 989 990 991 992 993 994 995
	if (IS_GEN9_BC(dev_priv)) {
		return skl_get_buf_trans_hdmi(dev_priv, n_entries);
	} else if (IS_BROADWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		return bdw_ddi_translations_hdmi;
	} else if (IS_HASWELL(dev_priv)) {
		*n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		return hsw_ddi_translations_hdmi;
	}

	*n_entries = 0;
	return NULL;
}

996
static const struct bxt_ddi_buf_trans *
997
bxt_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
998 999 1000 1001 1002 1003
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
	return bxt_ddi_translations_dp;
}

static const struct bxt_ddi_buf_trans *
1004
bxt_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1005
{
1006 1007
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1008 1009 1010 1011 1012
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		return bxt_ddi_translations_edp;
	}

1013
	return bxt_get_buf_trans_dp(encoder, n_entries);
1014 1015 1016
}

static const struct bxt_ddi_buf_trans *
1017
bxt_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
1018 1019 1020 1021 1022
{
	*n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
	return bxt_ddi_translations_hdmi;
}

1023
static const struct cnl_ddi_buf_trans *
1024
cnl_get_buf_trans_hdmi(struct intel_encoder *encoder, int *n_entries)
1025
{
1026
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1027
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
		return cnl_ddi_translations_hdmi_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
		return cnl_ddi_translations_hdmi_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
		return cnl_ddi_translations_hdmi_1_05V;
1038 1039
	} else {
		*n_entries = 1; /* shut up gcc */
1040
		MISSING_CASE(voltage);
1041
	}
1042 1043 1044 1045
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1046
cnl_get_buf_trans_dp(struct intel_encoder *encoder, int *n_entries)
1047
{
1048
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1049
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

	if (voltage == VOLTAGE_INFO_0_85V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
		return cnl_ddi_translations_dp_0_85V;
	} else if (voltage == VOLTAGE_INFO_0_95V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
		return cnl_ddi_translations_dp_0_95V;
	} else if (voltage == VOLTAGE_INFO_1_05V) {
		*n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
		return cnl_ddi_translations_dp_1_05V;
1060 1061
	} else {
		*n_entries = 1; /* shut up gcc */
1062
		MISSING_CASE(voltage);
1063
	}
1064 1065 1066 1067
	return NULL;
}

static const struct cnl_ddi_buf_trans *
1068
cnl_get_buf_trans_edp(struct intel_encoder *encoder, int *n_entries)
1069
{
1070
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1071
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

	if (dev_priv->vbt.edp.low_vswing) {
		if (voltage == VOLTAGE_INFO_0_85V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
			return cnl_ddi_translations_edp_0_85V;
		} else if (voltage == VOLTAGE_INFO_0_95V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
			return cnl_ddi_translations_edp_0_95V;
		} else if (voltage == VOLTAGE_INFO_1_05V) {
			*n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
			return cnl_ddi_translations_edp_1_05V;
1083 1084
		} else {
			*n_entries = 1; /* shut up gcc */
1085
			MISSING_CASE(voltage);
1086
		}
1087 1088
		return NULL;
	} else {
1089
		return cnl_get_buf_trans_dp(encoder, n_entries);
1090 1091 1092
	}
}

1093
static const struct cnl_ddi_buf_trans *
1094 1095
icl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1096 1097 1098 1099 1100 1101 1102
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1103 1104
icl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1105 1106 1107 1108 1109 1110 1111
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
1112 1113
icl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1114
			    int *n_entries)
1115
{
1116 1117
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1118
	if (crtc_state->port_clock > 540000) {
1119 1120
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
1121
	} else if (dev_priv->vbt.edp.low_vswing) {
1122 1123
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1124
	}
1125

1126
	return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1127 1128 1129
}

static const struct cnl_ddi_buf_trans *
1130 1131
icl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1132 1133
			int *n_entries)
{
1134 1135 1136 1137
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return icl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1138
	else
1139
		return icl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1140 1141
}

1142
static const struct icl_mg_phy_ddi_buf_trans *
1143 1144
icl_get_mg_buf_trans_hdmi(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state,
1145 1146 1147 1148 1149 1150 1151
			  int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hdmi);
	return icl_mg_phy_ddi_translations_hdmi;
}

static const struct icl_mg_phy_ddi_buf_trans *
1152 1153
icl_get_mg_buf_trans_dp(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1154
			int *n_entries)
1155
{
1156
	if (crtc_state->port_clock > 270000) {
1157 1158
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_hbr2_hbr3);
		return icl_mg_phy_ddi_translations_hbr2_hbr3;
1159 1160 1161
	} else {
		*n_entries = ARRAY_SIZE(icl_mg_phy_ddi_translations_rbr_hbr);
		return icl_mg_phy_ddi_translations_rbr_hbr;
1162
	}
1163
}
1164

1165
static const struct icl_mg_phy_ddi_buf_trans *
1166 1167
icl_get_mg_buf_trans(struct intel_encoder *encoder,
		     const struct intel_crtc_state *crtc_state,
1168 1169
		     int *n_entries)
{
1170 1171
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return icl_get_mg_buf_trans_hdmi(encoder, crtc_state, n_entries);
1172
	else
1173
		return icl_get_mg_buf_trans_dp(encoder, crtc_state, n_entries);
1174 1175
}

1176
static const struct cnl_ddi_buf_trans *
1177 1178
ehl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1179 1180 1181 1182 1183 1184 1185
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
1186 1187
ehl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1188 1189 1190 1191 1192 1193 1194
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(ehl_combo_phy_ddi_translations_dp);
	return ehl_combo_phy_ddi_translations_dp;
}

static const struct cnl_ddi_buf_trans *
1195 1196
ehl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1197
			    int *n_entries)
1198
{
1199 1200
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

1201
	if (dev_priv->vbt.edp.low_vswing) {
1202 1203
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
1204
	}
1205

1206
	return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1207 1208 1209
}

static const struct cnl_ddi_buf_trans *
1210 1211
ehl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1212 1213
			int *n_entries)
{
1214 1215 1216 1217
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return ehl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return ehl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1218
	else
1219
		return ehl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1220 1221
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
			     int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_dp_hbr2);
	return icl_combo_phy_ddi_translations_dp_hbr2;
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (dev_priv->vbt.edp.low_vswing) {
		if (crtc_state->port_clock > 270000) {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr2);
			return jsl_combo_phy_ddi_translations_edp_hbr2;
		} else {
			*n_entries = ARRAY_SIZE(jsl_combo_phy_ddi_translations_edp_hbr);
			return jsl_combo_phy_ddi_translations_edp_hbr;
		}
	}

	return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

static const struct cnl_ddi_buf_trans *
jsl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
			int *n_entries)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return jsl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return jsl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
	else
		return jsl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
}

1273
static const struct cnl_ddi_buf_trans *
1274 1275
tgl_get_combo_buf_trans_hdmi(struct intel_encoder *encoder,
			     const struct intel_crtc_state *crtc_state,
1276
			     int *n_entries)
1277
{
1278 1279 1280
	*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_hdmi);
	return icl_combo_phy_ddi_translations_hdmi;
}
1281

1282
static const struct cnl_ddi_buf_trans *
1283 1284
tgl_get_combo_buf_trans_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1285 1286 1287
			   int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1288

1289
	if (crtc_state->port_clock > 270000) {
1290 1291 1292 1293
		if (IS_ROCKETLAKE(dev_priv)) {
			*n_entries = ARRAY_SIZE(rkl_combo_phy_ddi_translations_dp_hbr2_hbr3);
			return rkl_combo_phy_ddi_translations_dp_hbr2_hbr3;
		} else if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
1294 1295 1296
			*n_entries = ARRAY_SIZE(tgl_uy_combo_phy_ddi_translations_dp_hbr2);
			return tgl_uy_combo_phy_ddi_translations_dp_hbr2;
		} else {
1297 1298
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr2);
			return tgl_combo_phy_ddi_translations_dp_hbr2;
1299
		}
1300
	} else {
1301 1302 1303 1304 1305 1306 1307
		if (IS_ROCKETLAKE(dev_priv)) {
			*n_entries = ARRAY_SIZE(rkl_combo_phy_ddi_translations_dp_hbr);
			return rkl_combo_phy_ddi_translations_dp_hbr;
		} else {
			*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_dp_hbr);
			return tgl_combo_phy_ddi_translations_dp_hbr;
		}
1308 1309 1310
	}
}

1311
static const struct cnl_ddi_buf_trans *
1312 1313
tgl_get_combo_buf_trans_edp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
1314 1315 1316 1317 1318
			    int *n_entries)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1319
	if (crtc_state->port_clock > 540000) {
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr3);
		return icl_combo_phy_ddi_translations_edp_hbr3;
	} else if (dev_priv->vbt.edp.hobl && !intel_dp->hobl_failed) {
		*n_entries = ARRAY_SIZE(tgl_combo_phy_ddi_translations_edp_hbr2_hobl);
		return tgl_combo_phy_ddi_translations_edp_hbr2_hobl;
	} else if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(icl_combo_phy_ddi_translations_edp_hbr2);
		return icl_combo_phy_ddi_translations_edp_hbr2;
	}

1330
	return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1331 1332 1333
}

static const struct cnl_ddi_buf_trans *
1334 1335
tgl_get_combo_buf_trans(struct intel_encoder *encoder,
			const struct intel_crtc_state *crtc_state,
1336 1337
			int *n_entries)
{
1338 1339 1340 1341
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
		return tgl_get_combo_buf_trans_edp(encoder, crtc_state, n_entries);
1342
	else
1343
		return tgl_get_combo_buf_trans_dp(encoder, crtc_state, n_entries);
1344 1345
}

1346
static const struct tgl_dkl_phy_ddi_buf_trans *
1347 1348
tgl_get_dkl_buf_trans_hdmi(struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
1349 1350 1351 1352 1353 1354 1355
			   int *n_entries)
{
	*n_entries = ARRAY_SIZE(tgl_dkl_phy_hdmi_ddi_trans);
	return tgl_dkl_phy_hdmi_ddi_trans;
}

static const struct tgl_dkl_phy_ddi_buf_trans *
1356 1357
tgl_get_dkl_buf_trans_dp(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state,
1358
			 int *n_entries)
1359
{
1360
	if (crtc_state->port_clock > 270000) {
1361 1362
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans_hbr2);
		return tgl_dkl_phy_dp_ddi_trans_hbr2;
1363 1364 1365
	} else {
		*n_entries = ARRAY_SIZE(tgl_dkl_phy_dp_ddi_trans);
		return tgl_dkl_phy_dp_ddi_trans;
1366
	}
1367
}
1368

1369
static const struct tgl_dkl_phy_ddi_buf_trans *
1370 1371
tgl_get_dkl_buf_trans(struct intel_encoder *encoder,
		      const struct intel_crtc_state *crtc_state,
1372 1373
		      int *n_entries)
{
1374 1375
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, n_entries);
1376
	else
1377
		return tgl_get_dkl_buf_trans_dp(encoder, crtc_state, n_entries);
1378 1379
}

1380 1381
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
1382
{
1383
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1384
	int n_entries, level, default_entry;
1385
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1386

1387 1388
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
1389
			tgl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1390
		else
1391
			tgl_get_dkl_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1392 1393
		default_entry = n_entries - 1;
	} else if (INTEL_GEN(dev_priv) == 11) {
1394
		if (intel_phy_is_combo(dev_priv, phy))
1395
			icl_get_combo_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1396
		else
1397
			icl_get_mg_buf_trans_hdmi(encoder, crtc_state, &n_entries);
1398 1399
		default_entry = n_entries - 1;
	} else if (IS_CANNONLAKE(dev_priv)) {
1400
		cnl_get_buf_trans_hdmi(encoder, &n_entries);
1401
		default_entry = n_entries - 1;
1402
	} else if (IS_GEN9_LP(dev_priv)) {
1403
		bxt_get_buf_trans_hdmi(encoder, &n_entries);
1404
		default_entry = n_entries - 1;
1405
	} else if (IS_GEN9_BC(dev_priv)) {
1406
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1407
		default_entry = 8;
1408
	} else if (IS_BROADWELL(dev_priv)) {
1409
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1410
		default_entry = 7;
1411
	} else if (IS_HASWELL(dev_priv)) {
1412
		intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1413
		default_entry = 6;
1414
	} else {
1415
		drm_WARN(&dev_priv->drm, 1, "ddi translation table missing\n");
1416
		return 0;
1417 1418
	}

1419
	if (drm_WARN_ON_ONCE(&dev_priv->drm, n_entries == 0))
1420
		return 0;
1421

1422 1423
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
1424 1425
		level = default_entry;

1426
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1427
		level = n_entries - 1;
1428

1429
	return level;
1430 1431
}

1432 1433
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
1434 1435
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
1436
 */
1437 1438
static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1439
{
1440
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1441
	u32 iboost_bit = 0;
1442
	int i, n_entries;
1443
	enum port port = encoder->port;
1444
	const struct ddi_buf_trans *ddi_translations;
1445

1446 1447 1448 1449
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
		ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
							       &n_entries);
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
1450
		ddi_translations = intel_ddi_get_buf_trans_edp(encoder,
1451
							       &n_entries);
1452
	else
1453
		ddi_translations = intel_ddi_get_buf_trans_dp(encoder,
1454
							      &n_entries);
1455

1456
	/* If we're boosting the current, set bit 31 of trans1 */
1457
	if (IS_GEN9_BC(dev_priv) && intel_bios_dp_boost_level(encoder))
1458
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1459

1460
	for (i = 0; i < n_entries; i++) {
1461 1462 1463 1464
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
			       ddi_translations[i].trans1 | iboost_bit);
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
			       ddi_translations[i].trans2);
1465
	}
1466 1467 1468 1469 1470 1471 1472
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
1473
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1474
					   int level)
1475 1476 1477
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
1478
	int n_entries;
1479
	enum port port = encoder->port;
1480
	const struct ddi_buf_trans *ddi_translations;
1481

1482
	ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
1483

1484
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
1485
		return;
1486
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1487
		level = n_entries - 1;
1488

1489
	/* If we're boosting the current, set bit 31 of trans1 */
1490
	if (IS_GEN9_BC(dev_priv) && intel_bios_hdmi_boost_level(encoder))
1491
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
1492

1493
	/* Entry 9 is for HDMI: */
1494 1495 1496 1497
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
		       ddi_translations[level].trans1 | iboost_bit);
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
		       ddi_translations[level].trans2);
1498 1499
}

1500 1501 1502
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
1503 1504 1505
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
1506
	}
1507 1508 1509 1510 1511

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
1512
}
1513

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
	if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
		usleep_range(518, 1000);
		return;
	}

	if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), 500))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

1529
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
1530
{
1531
	switch (pll->info->id) {
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
1545
		MISSING_CASE(pll->info->id);
1546 1547 1548 1549
		return PORT_CLK_SEL_NONE;
	}
}

1550
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
1551
				  const struct intel_crtc_state *crtc_state)
1552
{
1553 1554
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
1555 1556 1557 1558
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
1559 1560 1561 1562
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
1563 1564
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
1577
			return DDI_CLK_SEL_NONE;
1578
		}
1579 1580 1581 1582
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
1583 1584
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
1585 1586 1587 1588
		return DDI_CLK_SEL_MG;
	}
}

1589 1590 1591 1592 1593 1594 1595 1596 1597
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

1598
void hsw_fdi_link_train(struct intel_encoder *encoder,
1599
			const struct intel_crtc_state *crtc_state)
1600
{
1601 1602
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1603
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
1604

1605
	intel_prepare_dp_ddi_buffers(encoder, crtc_state);
1606

1607 1608 1609 1610
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
1611 1612
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
1613
	 */
1614 1615
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A),
		       FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2) | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
1616 1617

	/* Enable the PCH Receiver FDI PLL */
1618
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
1619
		     FDI_RX_PLL_ENABLE |
1620
		     FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
1621 1622
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
	intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1623 1624 1625 1626
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
1627
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
1628 1629

	/* Configure Port Clock Select */
1630
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
1631
	intel_de_write(dev_priv, PORT_CLK_SEL(PORT_E), ddi_pll_sel);
1632
	drm_WARN_ON(&dev_priv->drm, ddi_pll_sel != PORT_CLK_SEL_SPLL);
1633 1634 1635

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
1636
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
1637
		/* Configure DP_TP_CTL with auto-training */
1638
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1639 1640 1641 1642
			       DP_TP_CTL_FDI_AUTOTRAIN |
			       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
			       DP_TP_CTL_LINK_TRAIN_PAT1 |
			       DP_TP_CTL_ENABLE);
1643

1644 1645 1646 1647
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
1648 1649 1650
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E),
			       DDI_BUF_CTL_ENABLE | ((crtc_state->fdi_lanes - 1) << 1) | DDI_BUF_TRANS_SELECT(i / 2));
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1651 1652 1653

		udelay(600);

1654
		/* Program PCH FDI Receiver TU */
1655
		intel_de_write(dev_priv, FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
1656 1657 1658

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
1659 1660
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1661 1662 1663 1664 1665

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
1666
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1667
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1668 1669
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1670 1671 1672

		/* Wait for FDI auto training time */
		udelay(5);
1673

1674
		temp = intel_de_read(dev_priv, DP_TP_STATUS(PORT_E));
1675
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
1676 1677
			drm_dbg_kms(&dev_priv->drm,
				    "FDI link training done on step %d\n", i);
1678 1679
			break;
		}
1680

1681 1682 1683 1684 1685
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1686
			drm_err(&dev_priv->drm, "FDI link training failed!\n");
1687
			break;
1688
		}
1689

1690
		rx_ctl_val &= ~FDI_RX_ENABLE;
1691 1692
		intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), rx_ctl_val);
		intel_de_posting_read(dev_priv, FDI_RX_CTL(PIPE_A));
1693

1694
		temp = intel_de_read(dev_priv, DDI_BUF_CTL(PORT_E));
1695
		temp &= ~DDI_BUF_CTL_ENABLE;
1696 1697
		intel_de_write(dev_priv, DDI_BUF_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DDI_BUF_CTL(PORT_E));
1698

1699
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
1700
		temp = intel_de_read(dev_priv, DP_TP_CTL(PORT_E));
1701 1702
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1703 1704
		intel_de_write(dev_priv, DP_TP_CTL(PORT_E), temp);
		intel_de_posting_read(dev_priv, DP_TP_CTL(PORT_E));
1705 1706

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
1707 1708

		/* Reset FDI_RX_MISC pwrdn lanes */
1709
		temp = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
1710 1711
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1712 1713
		intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), temp);
		intel_de_posting_read(dev_priv, FDI_RX_MISC(PIPE_A));
1714 1715
	}

1716
	/* Enable normal pixel sending for FDI */
1717
	intel_de_write(dev_priv, DP_TP_CTL(PORT_E),
1718 1719 1720 1721
		       DP_TP_CTL_FDI_AUTOTRAIN |
		       DP_TP_CTL_LINK_TRAIN_NORMAL |
		       DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		       DP_TP_CTL_ENABLE);
1722
}
1723

1724 1725
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1726
{
1727
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1728
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1729

1730
	intel_dp->DP = dig_port->saved_port_bits |
1731
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
1732
	intel_dp->DP |= DDI_PORT_WIDTH(crtc_state->lane_count);
1733 1734
}

1735 1736 1737
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
1738
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

1757 1758 1759 1760 1761 1762 1763
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
1764
	else if (intel_crtc_has_dp_encoder(pipe_config))
1765 1766
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
1767 1768
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
1769 1770 1771
	else
		dotclock = pipe_config->port_clock;

1772 1773
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
1774 1775
		dotclock *= 2;

1776 1777 1778
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

1779
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
1780
}
1781

1782 1783
static void intel_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
1784
{
1785
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1786
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1787

1788
	if (intel_phy_is_tc(dev_priv, phy) &&
1789 1790 1791 1792 1793
	    intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll) ==
	    DPLL_ID_ICL_TBTPLL)
		pipe_config->port_clock = icl_calc_tbt_pll_link(dev_priv,
								encoder->port);
	else
1794
		pipe_config->port_clock =
1795 1796
			intel_dpll_get_freq(dev_priv, pipe_config->shared_dpll,
					    &pipe_config->dpll_hw_state);
1797 1798

	ddi_dotclock_get(pipe_config);
1799 1800
}

1801 1802
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
1803
{
1804
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1805
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1806
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1807
	u32 temp;
1808

1809 1810
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
1811

1812
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
1813

1814
	temp = DP_MSA_MISC_SYNC_CLOCK;
1815

1816 1817
	switch (crtc_state->pipe_bpp) {
	case 18:
1818
		temp |= DP_MSA_MISC_6_BPC;
1819 1820
		break;
	case 24:
1821
		temp |= DP_MSA_MISC_8_BPC;
1822 1823
		break;
	case 30:
1824
		temp |= DP_MSA_MISC_10_BPC;
1825 1826
		break;
	case 36:
1827
		temp |= DP_MSA_MISC_12_BPC;
1828 1829 1830 1831
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
1832
	}
1833

1834
	/* nonsense combination */
1835 1836
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
1837 1838

	if (crtc_state->limited_color_range)
1839
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
1840

1841 1842 1843
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
1844
	 * colorspace information.
1845 1846
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1847
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
1848

1849 1850 1851
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
1852 1853
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
1854
	 */
1855
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
1856
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
1857

1858
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
1859 1860
}

1861 1862 1863 1864 1865 1866 1867 1868
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

1869 1870 1871 1872 1873 1874 1875
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
1876 1877
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1878
{
1879
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1880 1881
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
1882
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1883
	enum port port = encoder->port;
1884
	u32 temp;
1885

1886 1887
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1888 1889 1890 1891
	if (INTEL_GEN(dev_priv) >= 12)
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
1892

1893
	switch (crtc_state->pipe_bpp) {
1894
	case 18:
1895
		temp |= TRANS_DDI_BPC_6;
1896 1897
		break;
	case 24:
1898
		temp |= TRANS_DDI_BPC_8;
1899 1900
		break;
	case 30:
1901
		temp |= TRANS_DDI_BPC_10;
1902 1903
		break;
	case 36:
1904
		temp |= TRANS_DDI_BPC_12;
1905 1906
		break;
	default:
1907
		BUG();
1908
	}
1909

1910
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1911
		temp |= TRANS_DDI_PVSYNC;
1912
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1913
		temp |= TRANS_DDI_PHSYNC;
1914

1915 1916 1917
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1918 1919 1920 1921
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1922
			if (crtc_state->pch_pfit.force_thru)
1923 1924 1925
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1939
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
1940
		if (crtc_state->has_hdmi_sink)
1941
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1942
		else
1943
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
1944 1945

		if (crtc_state->hdmi_scrambling)
1946
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
1947 1948
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
1949
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
1950
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1951
		temp |= (crtc_state->fdi_lanes - 1) << 1;
1952
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
1953
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1954
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1955

1956 1957 1958 1959
		if (INTEL_GEN(dev_priv) >= 12) {
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
1960 1961
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
1962 1963
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
1964
	} else {
1965 1966
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
1967 1968
	}

1969 1970 1971 1972 1973 1974 1975 1976 1977
	if (IS_GEN_RANGE(dev_priv, 8, 10) &&
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

1978 1979 1980
	return temp;
}

1981 1982
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
1983
{
1984
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1985 1986
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1987 1988 1989 1990 1991 1992

	if (INTEL_GEN(dev_priv) >= 11) {
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
1993 1994
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
1995

1996
			ctl2 |= PORT_SYNC_MODE_ENABLE |
1997
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
1998 1999 2000 2001 2002 2003
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

2004 2005 2006
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
2007 2008 2009 2010 2011 2012 2013
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
2014 2015
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2016
{
2017
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2018 2019
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2020
	u32 ctl;
2021

2022
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
2023 2024
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
2025
}
2026

2027
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
2028
{
2029
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2030 2031
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2032
	u32 ctl;
2033

2034 2035 2036 2037 2038
	if (INTEL_GEN(dev_priv) >= 11)
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2039

2040 2041
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

2042
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
2043

2044 2045 2046 2047
	if (IS_GEN_RANGE(dev_priv, 8, 10))
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

2048
	if (INTEL_GEN(dev_priv) >= 12) {
2049
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
2050
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
2051 2052
				 TRANS_DDI_MODE_SELECT_MASK);
		}
2053
	} else {
2054
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
2055
	}
2056

2057
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
2058 2059 2060

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2061 2062
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
2063 2064 2065
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
2066 2067
}

S
Sean Paul 已提交
2068
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
2069
				     enum transcoder cpu_transcoder,
S
Sean Paul 已提交
2070 2071 2072 2073
				     bool enable)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
2074
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
2075
	int ret = 0;
2076
	u32 tmp;
S
Sean Paul 已提交
2077

2078 2079
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
2080
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
2081 2082
		return -ENXIO;

2083
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
2084 2085 2086 2087
	if (enable)
		tmp |= TRANS_DDI_HDCP_SIGNALLING;
	else
		tmp &= ~TRANS_DDI_HDCP_SIGNALLING;
2088
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
2089
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
2090 2091 2092
	return ret;
}

2093 2094 2095
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
2096
	struct drm_i915_private *dev_priv = to_i915(dev);
2097
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
2098
	int type = intel_connector->base.connector_type;
2099
	enum port port = encoder->port;
2100
	enum transcoder cpu_transcoder;
2101 2102
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
2103
	u32 tmp;
2104
	bool ret;
2105

2106 2107 2108
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2109 2110
		return false;

2111
	if (!encoder->get_hw_state(encoder, &pipe)) {
2112 2113 2114
		ret = false;
		goto out;
	}
2115

2116
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
2117 2118
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
2119
		cpu_transcoder = (enum transcoder) pipe;
2120

2121
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
2122 2123 2124 2125

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
2126 2127
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
2128 2129

	case TRANS_DDI_MODE_SELECT_DP_SST:
2130 2131 2132 2133
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

2134 2135 2136
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
2137 2138
		ret = false;
		break;
2139 2140

	case TRANS_DDI_MODE_SELECT_FDI:
2141 2142
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
2143 2144

	default:
2145 2146
		ret = false;
		break;
2147
	}
2148 2149

out:
2150
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2151 2152

	return ret;
2153 2154
}

2155 2156
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
2157 2158
{
	struct drm_device *dev = encoder->base.dev;
2159
	struct drm_i915_private *dev_priv = to_i915(dev);
2160
	enum port port = encoder->port;
2161
	intel_wakeref_t wakeref;
2162
	enum pipe p;
2163
	u32 tmp;
2164 2165 2166 2167
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
2168

2169 2170 2171
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2172
		return;
2173

2174
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2175
	if (!(tmp & DDI_BUF_CTL_ENABLE))
2176
		goto out;
2177

2178
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
2179 2180
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
2181

2182
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
2183 2184
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
2185
			fallthrough;
2186 2187
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
2188
			*pipe_mask = BIT(PIPE_A);
2189 2190
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
2191
			*pipe_mask = BIT(PIPE_B);
2192 2193
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
2194
			*pipe_mask = BIT(PIPE_C);
2195 2196 2197
			break;
		}

2198 2199
		goto out;
	}
2200

2201
	mst_pipe_mask = 0;
2202
	for_each_pipe(dev_priv, p) {
2203
		enum transcoder cpu_transcoder = (enum transcoder)p;
2204
		unsigned int port_mask, ddi_select;
2205 2206 2207 2208 2209 2210
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
2211 2212 2213 2214 2215 2216 2217 2218

		if (INTEL_GEN(dev_priv) >= 12) {
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
2219

2220 2221
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2222 2223
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
2224

2225
		if ((tmp & port_mask) != ddi_select)
2226
			continue;
2227

2228 2229 2230
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
		    TRANS_DDI_MODE_SELECT_DP_MST)
			mst_pipe_mask |= BIT(p);
2231

2232
		*pipe_mask |= BIT(p);
2233 2234
	}

2235
	if (!*pipe_mask)
2236 2237 2238
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
2239 2240

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
2241 2242 2243 2244
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
2245 2246 2247 2248
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
2249 2250 2251 2252
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
2253 2254
	else
		*is_dp_mst = mst_pipe_mask;
2255

2256
out:
2257
	if (*pipe_mask && IS_GEN9_LP(dev_priv)) {
2258
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
2259 2260
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
2261
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
2262 2263 2264
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
2265 2266
	}

2267
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2268
}
2269

2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
2284 2285
}

2286
static enum intel_display_power_domain
I
Imre Deak 已提交
2287
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
2288
{
2289
	/* CNL+ HW requires corresponding AUX IOs to be powered up for PSR with
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
2301
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
2302
					      intel_aux_power_domain(dig_port);
2303 2304
}

2305 2306
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
2307
{
2308
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2309
	struct intel_digital_port *dig_port;
2310
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2311

2312 2313
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
2314 2315
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
2316
	 */
2317 2318
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
2319
		return;
2320

2321
	dig_port = enc_to_dig_port(encoder);
2322 2323

	if (!intel_phy_is_tc(dev_priv, phy) ||
2324 2325 2326 2327 2328
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2329

2330 2331 2332 2333 2334
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
2335 2336 2337 2338 2339 2340
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
2341 2342
}

2343 2344
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
2345
{
2346
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2347
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2348
	enum port port = encoder->port;
2349
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2350

2351 2352
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2353 2354 2355
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_PORT(port));
2356
		else
2357 2358 2359
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_PORT(port));
2360
	}
2361 2362
}

2363
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
2364
{
2365
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
2366
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2367

2368 2369
	if (cpu_transcoder != TRANSCODER_EDP) {
		if (INTEL_GEN(dev_priv) >= 12)
2370 2371 2372
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
2373
		else
2374 2375 2376
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
2377
	}
2378 2379
}

2380
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
2381
				enum port port, u8 iboost)
2382
{
2383 2384
	u32 tmp;

2385
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
2386 2387 2388 2389 2390
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
2391
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
2392 2393
}

2394
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
2395 2396
			       const struct intel_crtc_state *crtc_state,
			       int level)
2397
{
2398
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2399
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2400
	u8 iboost;
2401

2402
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2403
		iboost = intel_bios_hdmi_boost_level(encoder);
2404
	else
2405
		iboost = intel_bios_dp_boost_level(encoder);
2406

2407 2408 2409 2410
	if (iboost == 0) {
		const struct ddi_buf_trans *ddi_translations;
		int n_entries;

2411
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2412
			ddi_translations = intel_ddi_get_buf_trans_hdmi(encoder, &n_entries);
2413 2414
		else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			ddi_translations = intel_ddi_get_buf_trans_edp(encoder, &n_entries);
2415
		else
2416
			ddi_translations = intel_ddi_get_buf_trans_dp(encoder, &n_entries);
2417

2418
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2419
			return;
2420
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2421 2422
			level = n_entries - 1;

2423
		iboost = ddi_translations[level].i_boost;
2424 2425 2426 2427
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
2428
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
2429 2430 2431
		return;
	}

2432
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
2433

2434
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
2435
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
2436 2437
}

2438
static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
2439 2440
				    const struct intel_crtc_state *crtc_state,
				    int level)
2441
{
2442
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2443
	const struct bxt_ddi_buf_trans *ddi_translations;
2444
	enum port port = encoder->port;
2445
	int n_entries;
2446

2447
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2448
		ddi_translations = bxt_get_buf_trans_hdmi(encoder, &n_entries);
2449
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2450
		ddi_translations = bxt_get_buf_trans_edp(encoder, &n_entries);
2451
	else
2452
		ddi_translations = bxt_get_buf_trans_dp(encoder, &n_entries);
2453

2454
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2455
		return;
2456
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2457 2458
		level = n_entries - 1;

2459 2460 2461 2462 2463
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
2464 2465
}

2466 2467
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
2468
{
2469
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2470
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2471
	enum port port = encoder->port;
2472
	enum phy phy = intel_port_to_phy(dev_priv, port);
2473 2474
	int n_entries;

2475 2476
	if (INTEL_GEN(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
2477
			tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2478
		else
2479
			tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2480
	} else if (INTEL_GEN(dev_priv) == 11) {
2481 2482 2483
		if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
			jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
		else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2484
			ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2485
		else if (intel_phy_is_combo(dev_priv, phy))
2486
			icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2487
		else
2488
			icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2489
	} else if (IS_CANNONLAKE(dev_priv)) {
2490
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2491
			cnl_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2492
		else
2493
			cnl_get_buf_trans_dp(encoder, &n_entries);
2494
	} else if (IS_GEN9_LP(dev_priv)) {
2495
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2496
			bxt_get_buf_trans_edp(encoder, &n_entries);
2497
		else
2498
			bxt_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2499
	} else {
2500
		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2501
			intel_ddi_get_buf_trans_edp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2502
		else
2503
			intel_ddi_get_buf_trans_dp(encoder, &n_entries);
R
Rodrigo Vivi 已提交
2504
	}
2505

2506
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
2507
		n_entries = 1;
2508 2509
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
2510 2511 2512 2513 2514 2515
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

2516 2517 2518 2519 2520
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
2521
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
2522
{
2523
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
2524 2525
}

2526
static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
2527 2528
				   const struct intel_crtc_state *crtc_state,
				   int level)
2529
{
2530 2531
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	const struct cnl_ddi_buf_trans *ddi_translations;
2532
	enum port port = encoder->port;
2533 2534
	int n_entries, ln;
	u32 val;
2535

2536
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2537
		ddi_translations = cnl_get_buf_trans_hdmi(encoder, &n_entries);
2538
	else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
2539
		ddi_translations = cnl_get_buf_trans_edp(encoder, &n_entries);
2540
	else
2541
		ddi_translations = cnl_get_buf_trans_dp(encoder, &n_entries);
2542

2543
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !ddi_translations))
2544
		return;
2545
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
2546 2547 2548
		level = n_entries - 1;

	/* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
2549
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2550
	val &= ~SCALING_MODE_SEL_MASK;
2551
	val |= SCALING_MODE_SEL(2);
2552
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2553 2554

	/* Program PORT_TX_DW2 */
2555
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW2_LN0(port));
2556 2557
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2558 2559 2560 2561
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
	/* Rcomp scalar is fixed as 0x98 for every table entry */
	val |= RCOMP_SCALAR(0x98);
2562
	intel_de_write(dev_priv, CNL_PORT_TX_DW2_GRP(port), val);
2563

2564
	/* Program PORT_TX_DW4 */
2565 2566
	/* We cannot write to GRP. It would overrite individual loadgen */
	for (ln = 0; ln < 4; ln++) {
2567
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2568 2569
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2570 2571 2572
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2573
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2574 2575
	}

2576
	/* Program PORT_TX_DW5 */
2577
	/* All DW5 values are fixed for every table entry */
2578
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2579
	val &= ~RTERM_SELECT_MASK;
2580 2581
	val |= RTERM_SELECT(6);
	val |= TAP3_DISABLE;
2582
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2583

2584
	/* Program PORT_TX_DW7 */
2585
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW7_LN0(port));
2586
	val &= ~N_SCALAR_MASK;
2587
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2588
	intel_de_write(dev_priv, CNL_PORT_TX_DW7_GRP(port), val);
2589 2590
}

2591
static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
2592 2593
				    const struct intel_crtc_state *crtc_state,
				    int level)
2594
{
2595
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2596
	enum port port = encoder->port;
2597
	int width, rate, ln;
2598
	u32 val;
2599

2600 2601
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2602 2603 2604 2605 2606 2607

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2608
	val = intel_de_read(dev_priv, CNL_PORT_PCS_DW1_LN0(port));
2609
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2610
		val &= ~COMMON_KEEPER_EN;
2611 2612
	else
		val |= COMMON_KEEPER_EN;
2613
	intel_de_write(dev_priv, CNL_PORT_PCS_DW1_GRP(port), val);
2614 2615 2616

	/* 2. Program loadgen select */
	/*
2617 2618 2619 2620
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
2621
	 */
2622
	for (ln = 0; ln <= 3; ln++) {
2623
		val = intel_de_read(dev_priv, CNL_PORT_TX_DW4_LN(ln, port));
2624 2625
		val &= ~LOADGEN_SELECT;

2626 2627
		if ((rate <= 600000 && width == 4 && ln >= 1)  ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
2628 2629
			val |= LOADGEN_SELECT;
		}
2630
		intel_de_write(dev_priv, CNL_PORT_TX_DW4_LN(ln, port), val);
2631
	}
2632 2633

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2634
	val = intel_de_read(dev_priv, CNL_PORT_CL1CM_DW5);
2635
	val |= SUS_CLOCK_CONFIG;
2636
	intel_de_write(dev_priv, CNL_PORT_CL1CM_DW5, val);
2637 2638

	/* 4. Clear training enable to change swing values */
2639
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2640
	val &= ~TX_TRAINING_EN;
2641
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2642 2643

	/* 5. Program swing and de-emphasis */
2644
	cnl_ddi_vswing_program(encoder, crtc_state, level);
2645 2646

	/* 6. Set training enable to trigger update */
2647
	val = intel_de_read(dev_priv, CNL_PORT_TX_DW5_LN0(port));
2648
	val |= TX_TRAINING_EN;
2649
	intel_de_write(dev_priv, CNL_PORT_TX_DW5_GRP(port), val);
2650 2651
}

2652
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
2653 2654
					 const struct intel_crtc_state *crtc_state,
					 int level)
2655
{
2656
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2657
	const struct cnl_ddi_buf_trans *ddi_translations;
2658
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2659 2660
	int n_entries, ln;
	u32 val;
2661

2662
	if (INTEL_GEN(dev_priv) >= 12)
2663
		ddi_translations = tgl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2664 2665 2666
	else if (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE))
		ddi_translations = jsl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
	else if (IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
2667
		ddi_translations = ehl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2668
	else
2669
		ddi_translations = icl_get_combo_buf_trans(encoder, crtc_state, &n_entries);
2670 2671 2672 2673
	if (!ddi_translations)
		return;

	if (level >= n_entries) {
2674 2675 2676
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 1);
2677 2678 2679
		level = n_entries - 1;
	}

2680
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
2681 2682 2683 2684 2685 2686 2687 2688
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
		intel_dp->hobl_active = is_hobl_buf_trans(ddi_translations);
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

2689
	/* Set PORT_TX_DW5 */
2690
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2691 2692 2693
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
2694
	val |= RTERM_SELECT(0x6);
2695
	val |= TAP3_DISABLE;
2696
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2697 2698

	/* Program PORT_TX_DW2 */
2699
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
2700 2701
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
2702 2703
	val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
	val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
2704
	/* Program Rcomp scalar for every table entry */
2705
	val |= RCOMP_SCALAR(0x98);
2706
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
2707 2708 2709 2710

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
2711
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2712 2713
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
2714 2715 2716
		val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
		val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
		val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
2717
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2718
	}
2719 2720

	/* Program PORT_TX_DW7 */
2721
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
2722 2723
	val &= ~N_SCALAR_MASK;
	val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
2724
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
2725 2726 2727
}

static void icl_combo_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2728 2729
					      const struct intel_crtc_state *crtc_state,
					      int level)
2730 2731
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2732
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2733
	int width, rate, ln;
2734 2735
	u32 val;

2736 2737
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
2738 2739 2740 2741 2742 2743

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
2744
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
2745
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2746 2747 2748
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
2749
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
2750 2751 2752 2753 2754 2755 2756 2757 2758

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
2759
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
2760 2761 2762 2763 2764 2765
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
2766
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
2767 2768 2769
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2770
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
2771
	val |= SUS_CLOCK_CONFIG;
2772
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
2773 2774

	/* 4. Clear training enable to change swing values */
2775
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2776
	val &= ~TX_TRAINING_EN;
2777
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2778 2779

	/* 5. Program swing and de-emphasis */
2780
	icl_ddi_combo_vswing_program(encoder, crtc_state, level);
2781 2782

	/* 6. Set training enable to trigger update */
2783
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
2784
	val |= TX_TRAINING_EN;
2785
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
2786 2787
}

2788
static void icl_mg_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
2789 2790
					   const struct intel_crtc_state *crtc_state,
					   int level)
2791 2792
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2793
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
2794
	const struct icl_mg_phy_ddi_buf_trans *ddi_translations;
2795 2796
	int n_entries, ln;
	u32 val;
2797

2798
	ddi_translations = icl_get_mg_buf_trans(encoder, crtc_state, &n_entries);
2799 2800
	/* The table does not have values for level 3 and level 9. */
	if (level >= n_entries || level == 3 || level == 9) {
2801 2802 2803
		drm_dbg_kms(&dev_priv->drm,
			    "DDI translation not found for level %d. Using %d instead.",
			    level, n_entries - 2);
2804 2805 2806 2807 2808
		level = n_entries - 2;
	}

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
2809
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
2810
		val &= ~CRI_USE_FS32;
2811
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
2812

2813
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
2814
		val &= ~CRI_USE_FS32;
2815
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
2816 2817 2818 2819
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2820
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
2821 2822 2823
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2824
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
2825

2826
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
2827 2828 2829
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
			ddi_translations[level].cri_txdeemph_override_17_12);
2830
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
2831 2832 2833 2834
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2835
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
2836 2837 2838 2839 2840 2841 2842
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2843
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
2844

2845
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
2846 2847 2848 2849 2850 2851 2852
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
			ddi_translations[level].cri_txdeemph_override_5_0) |
			CRI_TXDEEMPH_OVERRIDE_11_6(
				ddi_translations[level].cri_txdeemph_override_11_6) |
			CRI_TXDEEMPH_OVERRIDE_EN;
2853
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
2864
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
2865
		if (crtc_state->port_clock < 300000)
2866 2867 2868
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
2869
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
2870 2871 2872 2873
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
2874
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
2875
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2876
		if (crtc_state->port_clock <= 500000) {
2877 2878 2879 2880 2881
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2882
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
2883

2884
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
2885
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
2886
		if (crtc_state->port_clock <= 500000) {
2887 2888 2889 2890 2891
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
2892
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
2893 2894 2895 2896
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
2897 2898
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
2899
		val |= CRI_CALCINIT;
2900 2901
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
2902

2903 2904
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
2905
		val |= CRI_CALCINIT;
2906 2907
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
2908 2909 2910 2911
	}
}

static void icl_ddi_vswing_sequence(struct intel_encoder *encoder,
2912 2913
				    const struct intel_crtc_state *crtc_state,
				    int level)
2914
{
2915
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2916
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
2917

2918
	if (intel_phy_is_combo(dev_priv, phy))
2919
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2920
	else
2921
		icl_mg_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2922 2923
}

2924
static void
2925 2926 2927
tgl_dkl_phy_ddi_vswing_sequence(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
				int level)
2928 2929 2930 2931
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
	const struct tgl_dkl_phy_ddi_buf_trans *ddi_translations;
2932 2933
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
2934

2935
	ddi_translations = tgl_get_dkl_buf_trans(encoder, crtc_state, &n_entries);
2936

2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	if (level >= n_entries)
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
	dpcnt_val = DKL_TX_VSWING_CONTROL(ddi_translations[level].dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(ddi_translations[level].dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(ddi_translations[level].dkl_preshoot_control);

	for (ln = 0; ln < 2; ln++) {
2948 2949
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
2950

2951
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
2952

2953
		/* All the registers are RMW */
2954
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
2955 2956
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2957
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
2958

2959
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
2960 2961
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
2962
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
2963

2964
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
2965
		val &= ~DKL_TX_DP20BITMODE;
2966
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
2967 2968 2969 2970
	}
}

static void tgl_ddi_vswing_sequence(struct intel_encoder *encoder,
2971 2972
				    const struct intel_crtc_state *crtc_state,
				    int level)
2973 2974 2975 2976 2977
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	if (intel_phy_is_combo(dev_priv, phy))
2978
		icl_combo_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2979
	else
2980
		tgl_dkl_phy_ddi_vswing_sequence(encoder, crtc_state, level);
2981 2982
}

2983 2984
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
2985
{
2986
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2987
	int i;
2988

2989 2990 2991
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
2992 2993
	}

2994 2995 2996
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
2997 2998

	return 0;
2999 3000
}

3001
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
3002
{
3003
	u8 train_set = intel_dp->train_set[0];
3004 3005
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
3006

3007
	return translate_signal_level(intel_dp, signal_levels);
3008 3009
}

3010
static void
3011 3012
tgl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3013
{
3014
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3015
	int level = intel_ddi_dp_level(intel_dp);
3016

3017
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3018
}
3019

3020
static void
3021 3022
icl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3023 3024 3025 3026
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

3027
	icl_ddi_vswing_sequence(encoder, crtc_state, level);
3028 3029
}

3030
static void
3031 3032
cnl_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3033
{
3034
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3035
	int level = intel_ddi_dp_level(intel_dp);
3036

3037
	cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3038 3039 3040
}

static void
3041 3042
bxt_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3043 3044 3045 3046
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	int level = intel_ddi_dp_level(intel_dp);

3047
	bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3048 3049 3050
}

static void
3051 3052
hsw_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int level = intel_ddi_dp_level(intel_dp);
	enum port port = encoder->port;
	u32 signal_levels;

	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

3068
	if (IS_GEN9_BC(dev_priv))
3069
		skl_ddi_set_iboost(encoder, crtc_state, level);
3070

3071 3072
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3073 3074
}

3075 3076
static u32 icl_dpclka_cfgcr0_clk_off(struct drm_i915_private *dev_priv,
				     enum phy phy)
3077
{
3078 3079 3080
	if (IS_ROCKETLAKE(dev_priv)) {
		return RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_combo(dev_priv, phy)) {
3081 3082 3083 3084
		return ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	} else if (intel_phy_is_tc(dev_priv, phy)) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv,
							(enum port)phy);
3085 3086 3087 3088 3089 3090 3091

		return ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port);
	}

	return 0;
}

3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
static void dg1_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;

	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
	if (drm_WARN_ON(&dev_priv->drm,
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

	mutex_lock(&dev_priv->dpll.lock);

	val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
	drm_WARN_ON(&dev_priv->drm,
		    (val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)) == 0);

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val |= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	intel_de_posting_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));

	val &= ~DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
	intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);

	mutex_unlock(&dev_priv->dpll.lock);
}

3126 3127
static void icl_map_plls_to_ports(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3128
{
3129
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3130
	struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3131
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3132
	u32 val;
3133

3134
	mutex_lock(&dev_priv->dpll.lock);
3135

3136
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3137 3138
	drm_WARN_ON(&dev_priv->drm,
		    (val & icl_dpclka_cfgcr0_clk_off(dev_priv, phy)) == 0);
3139

3140
	if (intel_phy_is_combo(dev_priv, phy)) {
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
		u32 mask, sel;

		if (IS_ROCKETLAKE(dev_priv)) {
			mask = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		} else {
			mask = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
			sel = ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy);
		}

3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
		/*
		 * Even though this register references DDIs, note that we
		 * want to pass the PHY rather than the port (DDI).  For
		 * ICL, port=phy in all cases so it doesn't matter, but for
		 * EHL the bspec notes the following:
		 *
		 *   "DDID clock tied to DDIA clock, so DPCLKA_CFGCR0 DDIA
		 *   Clock Select chooses the PLL for both DDIA and DDID and
		 *   drives port A in all cases."
		 */
3161 3162
		val &= ~mask;
		val |= sel;
3163 3164
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
		intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0);
3165
	}
3166

3167
	val &= ~icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3168
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3169

3170
	mutex_unlock(&dev_priv->dpll.lock);
3171 3172
}

3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185
static void dg1_unmap_plls_to_ports(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);

	mutex_lock(&dev_priv->dpll.lock);

	intel_de_rmw(dev_priv, DG1_DPCLKA_CFGCR0(phy), 0,
		     DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));

	mutex_unlock(&dev_priv->dpll.lock);
}

3186
static void icl_unmap_plls_to_ports(struct intel_encoder *encoder)
3187
{
3188
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3189
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3190
	u32 val;
3191

3192
	mutex_lock(&dev_priv->dpll.lock);
3193

3194
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3195
	val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3196
	intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3197

3198
	mutex_unlock(&dev_priv->dpll.lock);
3199 3200
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
static void dg1_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
		bool ddi_clk_off;

		val = intel_de_read(dev_priv, DG1_DPCLKA_CFGCR0(phy));
		ddi_clk_off = val & DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);

		if (ddi_clk_needed == !ddi_clk_off)
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
			continue;

		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled with an ungated DDI clock, gate it\n",
			   phy_name(phy));
		val |= DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy);
		intel_de_write(dev_priv, DG1_DPCLKA_CFGCR0(phy), val);
	}
}

3232 3233 3234 3235 3236 3237
static void icl_sanitize_port_clk_off(struct drm_i915_private *dev_priv,
				      u32 port_mask, bool ddi_clk_needed)
{
	enum port port;
	u32 val;

3238
	val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0);
3239 3240
	for_each_port_masked(port, port_mask) {
		enum phy phy = intel_port_to_phy(dev_priv, port);
3241 3242
		bool ddi_clk_off = val & icl_dpclka_cfgcr0_clk_off(dev_priv,
								   phy);
3243

3244
		if (ddi_clk_needed == !ddi_clk_off)
3245 3246 3247 3248 3249 3250
			continue;

		/*
		 * Punt on the case now where clock is gated, but it would
		 * be needed by the port. Something else is really broken then.
		 */
3251
		if (drm_WARN_ON(&dev_priv->drm, ddi_clk_needed))
3252 3253
			continue;

3254 3255 3256
		drm_notice(&dev_priv->drm,
			   "PHY %c is disabled/in DSI mode with an ungated DDI clock, gate it\n",
			   phy_name(phy));
3257
		val |= icl_dpclka_cfgcr0_clk_off(dev_priv, phy);
3258
		intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val);
3259 3260 3261
	}
}

3262 3263 3264
void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3265 3266
	u32 port_mask;
	bool ddi_clk_needed;
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
3284
		if (drm_WARN_ON(&dev_priv->drm, is_mst))
3285 3286
			return;
	}
3287

3288 3289
	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;
3290

3291 3292
	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;
3293

3294 3295 3296 3297 3298 3299 3300 3301 3302
		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
		for_each_intel_encoder(&dev_priv->drm, other_encoder) {
			if (other_encoder == encoder)
				continue;

3303 3304
			if (drm_WARN_ON(&dev_priv->drm,
					port_mask & BIT(other_encoder->port)))
3305 3306 3307
				return;
		}
		/*
3308 3309
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
3310
		 */
3311
		ddi_clk_needed = false;
3312 3313
	}

3314 3315 3316 3317
	if (IS_DG1(dev_priv))
		dg1_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
	else
		icl_sanitize_port_clk_off(dev_priv, port_mask, ddi_clk_needed);
3318 3319
}

3320
static void intel_ddi_clk_select(struct intel_encoder *encoder,
3321
				 const struct intel_crtc_state *crtc_state)
3322
{
3323
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3324
	enum port port = encoder->port;
3325
	enum phy phy = intel_port_to_phy(dev_priv, port);
3326
	u32 val;
3327
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3328

3329
	if (drm_WARN_ON(&dev_priv->drm, !pll))
3330 3331
		return;

3332
	mutex_lock(&dev_priv->dpll.lock);
3333

3334
	if (INTEL_GEN(dev_priv) >= 11) {
3335
		if (!intel_phy_is_combo(dev_priv, phy))
3336 3337
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
3338
		else if (IS_JSL_EHL(dev_priv) && port >= PORT_C)
3339 3340 3341 3342
			/*
			 * MG does not exist but the programming is required
			 * to ungate DDIC and DDID
			 */
3343 3344
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_MG);
3345
	} else if (IS_CANNONLAKE(dev_priv)) {
R
Rodrigo Vivi 已提交
3346
		/* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
3347
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
3348
		val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
3349
		val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, port);
3350
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
3351

R
Rodrigo Vivi 已提交
3352 3353 3354 3355 3356
		/*
		 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
		 * This step and the step before must be done with separate
		 * register writes.
		 */
3357
		val = intel_de_read(dev_priv, DPCLKA_CFGCR0);
R
Rodrigo Vivi 已提交
3358
		val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
3359
		intel_de_write(dev_priv, DPCLKA_CFGCR0, val);
R
Rodrigo Vivi 已提交
3360
	} else if (IS_GEN9_BC(dev_priv)) {
3361
		/* DDI -> PLL mapping  */
3362
		val = intel_de_read(dev_priv, DPLL_CTRL2);
3363 3364

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
3365
			 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
3366
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
3367 3368
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

3369
		intel_de_write(dev_priv, DPLL_CTRL2, val);
3370

3371
	} else if (INTEL_GEN(dev_priv) < 9) {
3372 3373
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       hsw_pll_to_ddi_pll_sel(pll));
3374
	}
3375

3376
	mutex_unlock(&dev_priv->dpll.lock);
3377 3378
}

3379 3380 3381
static void intel_ddi_clk_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3382
	enum port port = encoder->port;
3383
	enum phy phy = intel_port_to_phy(dev_priv, port);
3384

3385
	if (INTEL_GEN(dev_priv) >= 11) {
3386
		if (!intel_phy_is_combo(dev_priv, phy) ||
3387
		    (IS_JSL_EHL(dev_priv) && port >= PORT_C))
3388 3389
			intel_de_write(dev_priv, DDI_CLK_SEL(port),
				       DDI_CLK_SEL_NONE);
3390
	} else if (IS_CANNONLAKE(dev_priv)) {
3391 3392
		intel_de_write(dev_priv, DPCLKA_CFGCR0,
			       intel_de_read(dev_priv, DPCLKA_CFGCR0) | DPCLKA_CFGCR0_DDI_CLK_OFF(port));
3393
	} else if (IS_GEN9_BC(dev_priv)) {
3394 3395
		intel_de_write(dev_priv, DPLL_CTRL2,
			       intel_de_read(dev_priv, DPLL_CTRL2) | DPLL_CTRL2_DDI_CLK_OFF(port));
3396
	} else if (INTEL_GEN(dev_priv) < 9) {
3397 3398
		intel_de_write(dev_priv, PORT_CLK_SEL(port),
			       PORT_CLK_SEL_NONE);
3399
	}
3400 3401
}

3402
static void
3403
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
3404
		       const struct intel_crtc_state *crtc_state)
3405
{
3406 3407
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
3408 3409
	u32 ln0, ln1, pin_assignment;
	u8 width;
3410

3411
	if (dig_port->tc_mode == TC_PORT_TBT_ALT)
3412 3413
		return;

3414
	if (INTEL_GEN(dev_priv) >= 12) {
3415 3416 3417 3418 3419 3420
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
3421
	} else {
3422 3423
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
3424
	}
3425

3426
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3427
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
3428

3429
	/* DPPATC */
3430
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
3431
	width = crtc_state->lane_count;
3432

3433 3434
	switch (pin_assignment) {
	case 0x0:
3435
		drm_WARN_ON(&dev_priv->drm,
3436
			    dig_port->tc_mode != TC_PORT_LEGACY);
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
3459 3460
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
3461 3462 3463
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
3464 3465
		}
		break;
3466 3467 3468 3469 3470 3471 3472 3473 3474
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
3475 3476
		break;
	default:
3477
		MISSING_CASE(pin_assignment);
3478 3479
	}

3480
	if (INTEL_GEN(dev_priv) >= 12) {
3481 3482 3483 3484 3485 3486
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
3487
	} else {
3488 3489
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
3490
	}
3491 3492
}

3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

3524 3525 3526
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
3527 3528
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3529 3530 3531 3532
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
3533 3534
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
3535 3536
}

3537 3538 3539 3540
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3541
	struct intel_dp *intel_dp;
3542 3543 3544 3545 3546
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3547
	intel_dp = enc_to_intel_dp(encoder);
3548
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3549
	val |= DP_TP_CTL_FEC_ENABLE;
3550
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3551 3552
}

A
Anusha Srivatsa 已提交
3553 3554 3555 3556
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3557
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
3558 3559 3560 3561 3562
	u32 val;

	if (!crtc_state->fec_enable)
		return;

3563
	intel_dp = enc_to_intel_dp(encoder);
3564
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3565
	val &= ~DP_TP_CTL_FEC_ENABLE;
3566 3567
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
3568 3569
}

3570 3571
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3572 3573 3574
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
3575
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3576 3577
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3578
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3579 3580 3581
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
	int level = intel_ddi_dp_level(intel_dp);

3582 3583 3584
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3585

3586 3587 3588 3589 3590 3591
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
3592

3593
	/* 2. Enable Panel Power if PPS is required */
3594 3595 3596
	intel_edp_panel_on(intel_dp);

	/*
3597 3598 3599 3600
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
3601
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
3602 3603
	 */

3604 3605 3606 3607
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
3608
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
3609 3610
	 * configure the PLL to port mapping here.
	 */
3611 3612
	intel_ddi_clk_select(encoder, crtc_state);

3613
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
3614
	if (!intel_phy_is_tc(dev_priv, phy) ||
3615 3616 3617 3618 3619
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
3620

3621
	/* 6. Program DP_MODE */
3622
	icl_program_mg_dp_mode(dig_port, crtc_state);
3623 3624

	/*
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
3637
	 */
3638
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3639

3640 3641 3642 3643
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
3644
	intel_ddi_config_transcoder_func(encoder, crtc_state);
3645

3646 3647 3648 3649 3650 3651 3652 3653 3654
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
3655
	tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3656

3657 3658 3659 3660
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
3661 3662 3663 3664 3665 3666 3667 3668 3669
	if (intel_phy_is_combo(dev_priv, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}

3670 3671 3672 3673 3674 3675 3676 3677
	/*
	 * 7.g Configure and enable DDI_BUF_CTL
	 * 7.h Wait for DDI_BUF_CTL DDI Idle Status = 0b (Not Idle), timeout
	 *     after 500 us.
	 *
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
3678
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3679 3680

	if (!is_mst)
3681
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3682

3683
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
3684 3685 3686 3687 3688 3689 3690
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3691

3692
	intel_dp_check_frl_training(intel_dp);
3693
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
3694

3695 3696 3697 3698 3699 3700 3701
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
3702
	intel_dp_start_link_train(intel_dp, crtc_state);
3703

3704
	/* 7.k Set DP_TP_CTL link training to Normal */
3705
	if (!is_trans_port_sync_mode(crtc_state))
3706
		intel_dp_stop_link_train(intel_dp, crtc_state);
3707

3708
	/* 7.l Configure and enable FEC if needed */
3709
	intel_ddi_enable_fec(encoder, crtc_state);
3710 3711
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3712 3713
}

3714 3715
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3716 3717
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
3718
{
3719
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3720
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3721
	enum port port = encoder->port;
3722
	enum phy phy = intel_port_to_phy(dev_priv, port);
3723
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3724
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
3725
	int level = intel_ddi_dp_level(intel_dp);
3726

3727
	if (INTEL_GEN(dev_priv) < 11)
3728 3729
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
3730
	else
3731
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
3732

3733 3734 3735
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
3736 3737

	intel_edp_panel_on(intel_dp);
3738

3739
	intel_ddi_clk_select(encoder, crtc_state);
3740

3741
	if (!intel_phy_is_tc(dev_priv, phy) ||
3742 3743 3744 3745 3746
	    dig_port->tc_mode != TC_PORT_TBT_ALT) {
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
3747

3748
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
3749

3750
	if (INTEL_GEN(dev_priv) >= 11)
3751
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3752
	else if (IS_CANNONLAKE(dev_priv))
3753
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3754
	else if (IS_GEN9_LP(dev_priv))
3755
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3756
	else
3757
		intel_prepare_dp_ddi_buffers(encoder, crtc_state);
3758

3759
	if (intel_phy_is_combo(dev_priv, phy)) {
3760 3761 3762
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

3763
		intel_combo_phy_power_up_lanes(dev_priv, phy, false,
3764 3765 3766 3767
					       crtc_state->lane_count,
					       lane_reversal);
	}

3768
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);
3769
	if (!is_mst)
3770
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3771
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
3772 3773
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
3774
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
3775
	intel_dp_start_link_train(intel_dp, crtc_state);
3776 3777
	if ((port != PORT_A || INTEL_GEN(dev_priv) >= 9) &&
	    !is_trans_port_sync_mode(crtc_state))
3778
		intel_dp_stop_link_train(intel_dp, crtc_state);
3779

3780 3781
	intel_ddi_enable_fec(encoder, crtc_state);

3782
	if (!is_mst)
3783
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
3784

3785 3786
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
3787
}
3788

3789 3790
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3791 3792 3793 3794 3795 3796
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (INTEL_GEN(dev_priv) >= 12)
3797
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3798
	else
3799
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
3800

3801 3802 3803
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
3804
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3805
		intel_ddi_set_dp_msa(crtc_state, conn_state);
3806

3807 3808
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
3809 3810
}

3811 3812
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3813
				      const struct intel_crtc_state *crtc_state,
3814
				      const struct drm_connector_state *conn_state)
3815
{
3816 3817
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3818
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3819
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
3820

3821
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
3822
	intel_ddi_clk_select(encoder, crtc_state);
3823

3824 3825 3826
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
3827

3828
	icl_program_mg_dp_mode(dig_port, crtc_state);
3829

3830
	if (INTEL_GEN(dev_priv) >= 12)
3831
		tgl_ddi_vswing_sequence(encoder, crtc_state, level);
3832
	else if (INTEL_GEN(dev_priv) == 11)
3833
		icl_ddi_vswing_sequence(encoder, crtc_state, level);
3834
	else if (IS_CANNONLAKE(dev_priv))
3835
		cnl_ddi_vswing_sequence(encoder, crtc_state, level);
3836
	else if (IS_GEN9_LP(dev_priv))
3837
		bxt_ddi_vswing_sequence(encoder, crtc_state, level);
3838
	else
3839
		intel_prepare_hdmi_ddi_buffers(encoder, level);
3840 3841

	if (IS_GEN9_BC(dev_priv))
3842
		skl_ddi_set_iboost(encoder, crtc_state, level);
3843

3844
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
3845

3846 3847 3848
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
3849
}
3850

3851 3852
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3853
				 const struct intel_crtc_state *crtc_state,
3854
				 const struct drm_connector_state *conn_state)
3855
{
3856
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3857 3858
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
3859

3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

3873
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
3874

3875 3876 3877
	if (IS_DG1(dev_priv))
		dg1_map_plls_to_ports(encoder, crtc_state);
	else if (INTEL_GEN(dev_priv) >= 11)
3878 3879
		icl_map_plls_to_ports(encoder, crtc_state);

3880 3881
	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

3882
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
3883 3884
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
3885
	} else {
3886
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3887

3888 3889
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
3890

3891 3892 3893
		/* FIXME precompute everything properly */
		/* FIXME how do we turn infoframes off again? */
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
3894 3895 3896 3897
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
3898 3899
}

A
Anusha Srivatsa 已提交
3900 3901
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
3902 3903
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3904
	enum port port = encoder->port;
3905 3906 3907
	bool wait = false;
	u32 val;

3908
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3909 3910
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
3911
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
3912 3913 3914
		wait = true;
	}

3915
	if (intel_crtc_has_dp_encoder(crtc_state)) {
3916
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3917 3918
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
3919
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3920
	}
3921

A
Anusha Srivatsa 已提交
3922 3923 3924
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

3925 3926 3927 3928
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

3929 3930
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
3931 3932
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
3933
{
3934
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3935
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3936
	struct intel_dp *intel_dp = &dig_port->dp;
3937 3938
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
3939
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3940

3941 3942 3943
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
3944

3945 3946 3947 3948
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
3949
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3950

3951 3952 3953 3954 3955
	if (INTEL_GEN(dev_priv) >= 12) {
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

3956 3957
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
3958 3959
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
3960 3961 3962
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
3963 3964 3965 3966 3967
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
3968

A
Anusha Srivatsa 已提交
3969
	intel_disable_ddi_buf(encoder, old_crtc_state);
3970

3971 3972 3973 3974 3975 3976 3977 3978
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
	if (INTEL_GEN(dev_priv) >= 12)
		intel_ddi_disable_pipe_clock(old_crtc_state);

3979 3980
	intel_edp_panel_vdd_on(intel_dp);
	intel_edp_panel_off(intel_dp);
3981

3982
	if (!intel_phy_is_tc(dev_priv, phy) ||
3983
	    dig_port->tc_mode != TC_PORT_TBT_ALT)
3984 3985 3986
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
3987

3988 3989
	intel_ddi_clk_disable(encoder);
}
3990

3991 3992
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
3993 3994 3995 3996
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3997
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3998
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3999

4000
	dig_port->set_infoframes(encoder, false,
4001 4002
				 old_crtc_state, old_conn_state);

4003 4004
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
4005
	intel_disable_ddi_buf(encoder, old_crtc_state);
4006

4007 4008 4009
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
4010

4011 4012 4013 4014 4015
	intel_ddi_clk_disable(encoder);

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

4016 4017
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4018 4019 4020
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4021
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4022
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4023 4024
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
4025

4026 4027
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
4028

4029
		intel_disable_pipe(old_crtc_state);
4030

4031
		intel_ddi_disable_transcoder_func(old_crtc_state);
4032

4033
		intel_dsc_disable(old_crtc_state);
4034

4035 4036 4037 4038 4039
		if (INTEL_GEN(dev_priv) >= 9)
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
4040

4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);
		trace_intel_pipe_disable(slave);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

4056
	/*
4057 4058 4059 4060 4061 4062 4063 4064 4065 4066
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
4067
	 */
4068 4069

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4070 4071
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
4072
	else
4073 4074
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
4075

4076 4077 4078
	if (IS_DG1(dev_priv))
		dg1_unmap_plls_to_ports(encoder);
	else if (INTEL_GEN(dev_priv) >= 11)
4079
		icl_unmap_plls_to_ports(encoder);
4080 4081

	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
4082 4083 4084
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
4085 4086 4087

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
4088 4089
}

4090 4091
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4092 4093
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
4094
{
4095
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4096
	u32 val;
4097 4098 4099 4100 4101 4102 4103

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
4104
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4105
	val &= ~FDI_RX_ENABLE;
4106
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4107

A
Anusha Srivatsa 已提交
4108
	intel_disable_ddi_buf(encoder, old_crtc_state);
4109
	intel_ddi_clk_disable(encoder);
4110

4111
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
4112 4113
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
4114
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
4115

4116
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4117
	val &= ~FDI_PCDCLK;
4118
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4119

4120
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
4121
	val &= ~FDI_RX_PLL_ENABLE;
4122
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
4123 4124
}

4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

4152 4153
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
4154 4155 4156 4157
	}

	usleep_range(200, 400);

4158 4159
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
4160 4161
}

4162 4163
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
4164 4165
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
4166
{
4167
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4168
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4169
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4170
	enum port port = encoder->port;
4171

4172
	if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
4173
		intel_dp_stop_link_train(intel_dp, crtc_state);
4174

4175
	intel_edp_backlight_on(crtc_state, conn_state);
4176
	intel_psr_enable(intel_dp, crtc_state, conn_state);
4177 4178 4179 4180

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

4181
	intel_edp_drrs_enable(intel_dp, crtc_state);
4182

4183 4184
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
4185 4186

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
4187 4188
}

4189 4190 4191 4192
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
4193 4194 4195 4196 4197 4198
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
4199 4200
	};

4201
	drm_WARN_ON(&dev_priv->drm, INTEL_GEN(dev_priv) < 9);
4202

4203
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
4204 4205
		port = PORT_A;

4206
	return CHICKEN_TRANS(trans[port]);
4207 4208
}

4209 4210
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4211 4212 4213 4214
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4215
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4216
	struct drm_connector *connector = conn_state->connector;
4217
	enum port port = encoder->port;
4218

4219 4220 4221
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
4222 4223 4224
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4225

4226 4227 4228 4229 4230 4231 4232 4233
	/* Display WA #1143: skl,kbl,cfl */
	if (IS_GEN9_BC(dev_priv)) {
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
4234
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
4235 4236
		u32 val;

4237
		val = intel_de_read(dev_priv, reg);
4238 4239 4240 4241 4242 4243 4244 4245

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

4246 4247
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

4258
		intel_de_write(dev_priv, reg, val);
4259 4260
	}

4261 4262 4263 4264
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
	 */
4265 4266
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
4267

4268 4269 4270 4271
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

4272 4273
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
4274 4275 4276
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
4277
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
4278

4279 4280
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
4281

4282 4283 4284 4285
	intel_enable_pipe(crtc_state);

	intel_crtc_vblank_on(crtc_state);

4286
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4287
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
4288
	else
4289
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
4290 4291 4292 4293

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
4294
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
4295
				  crtc_state->cpu_transcoder,
4296
				  (u8)conn_state->hdcp_content_type);
4297 4298
}

4299 4300
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
4301 4302
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
4303
{
4304
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4305

4306 4307
	intel_dp->link_trained = false;

4308
	if (old_crtc_state->has_audio)
4309 4310
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4311

4312 4313 4314
	intel_edp_drrs_disable(intel_dp, old_crtc_state);
	intel_psr_disable(intel_dp, old_crtc_state);
	intel_edp_backlight_off(old_conn_state);
4315 4316 4317
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
4318
}
S
Shashank Sharma 已提交
4319

4320 4321
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
4322 4323 4324
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
4325
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4326 4327
	struct drm_connector *connector = old_conn_state->connector;

4328
	if (old_crtc_state->has_audio)
4329 4330
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
4331

4332 4333
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
4334 4335 4336
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
4337 4338
}

4339 4340
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4341 4342 4343
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
4344 4345
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

4346
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
4347 4348
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
4349
	else
4350 4351
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
4352
}
P
Paulo Zanoni 已提交
4353

4354 4355
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
4356 4357 4358
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
4359
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4360

4361
	intel_ddi_set_dp_msa(crtc_state, conn_state);
4362

4363
	intel_psr_update(intel_dp, crtc_state, conn_state);
4364
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
4365
	intel_edp_drrs_update(intel_dp, crtc_state);
4366

4367
	intel_panel_update_backlight(state, encoder, crtc_state, conn_state);
4368 4369
}

4370 4371 4372 4373
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
4374
{
4375

4376 4377
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
4378 4379
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
4380

4381
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
4382 4383
}

4384 4385 4386 4387 4388 4389 4390 4391 4392
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

4393
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
4394

4395 4396
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
4397
	if (crtc_state && crtc_state->hw.active)
4398 4399 4400 4401 4402 4403 4404 4405
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
4406
	intel_tc_port_put_link(enc_to_dig_port(encoder));
4407 4408
}

I
Imre Deak 已提交
4409
static void
4410 4411
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
4412 4413
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
4414
{
I
Imre Deak 已提交
4415
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4416
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4417 4418
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
4419

4420 4421 4422
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

4423 4424 4425 4426 4427 4428
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
4429

4430 4431 4432 4433 4434 4435 4436
	if (is_tc_port && dig_port->tc_mode != TC_PORT_TBT_ALT)
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
	else if (IS_GEN9_LP(dev_priv))
I
Imre Deak 已提交
4437 4438 4439 4440
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

4441 4442
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
4443
{
4444 4445 4446
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
4447
	u32 dp_tp_ctl, ddi_buf_ctl;
4448
	bool wait = false;
4449

4450
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4451 4452

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
4453
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
4454
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
4455 4456
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
4457 4458 4459
			wait = true;
		}

4460 4461
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
4462 4463
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4464 4465 4466 4467 4468

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

4469
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
4470
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
4471
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
4472
	} else {
4473
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
4474
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
4475
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
4476
	}
4477 4478
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4479 4480

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
4481 4482
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
4483

4484
	intel_wait_ddi_buf_active(dev_priv, port);
4485
}
P
Paulo Zanoni 已提交
4486

4487
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
4488
				     const struct intel_crtc_state *crtc_state,
4489 4490
				     u8 dp_train_pat)
{
4491 4492
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4493 4494
	u32 temp;

4495
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4496 4497

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
4498
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

4516
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
4517 4518
}

4519 4520
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
4521 4522 4523 4524 4525 4526
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

4527
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
4528 4529
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
4530
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A && INTEL_GEN(dev_priv) < 12)
		return;

4542 4543
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
4544 4545 4546 4547 4548
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

4549 4550
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
4551
{
4552 4553
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
4554

4555 4556 4557
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
		return false;

4558
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
4559
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
4560 4561
}

4562 4563 4564
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
4565 4566
	if (INTEL_GEN(dev_priv) >= 12 && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4567
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
4568 4569
		crtc_state->min_voltage_level = 3;
	else if (INTEL_GEN(dev_priv) >= 11 && crtc_state->port_clock > 594000)
4570
		crtc_state->min_voltage_level = 1;
4571 4572
	else if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
		crtc_state->min_voltage_level = 2;
4573 4574
}

4575 4576
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
4577
{
4578 4579 4580 4581
	u32 master_select;

	if (INTEL_GEN(dev_priv) >= 11) {
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
4582

4583 4584
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
4585

4586 4587 4588
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4589

4590 4591 4592 4593 4594
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
4595 4596 4597 4598 4599 4600 4601

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

4602
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
4603 4604 4605 4606 4607 4608 4609
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
4610
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

4623
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

4635 4636
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
4637
{
4638
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4639
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc);
4640
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4641
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4642 4643
	u32 temp, flags = 0;

4644
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
4645 4646 4647 4648 4649 4650 4651 4652 4653
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

4654
	pipe_config->hw.adjusted_mode.flags |= flags;
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
4672 4673 4674

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
4675
		pipe_config->has_hdmi_sink = true;
4676

4677 4678 4679 4680
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
4681
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
4682

4683
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
4684 4685 4686
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
4687
		fallthrough;
4688
	case TRANS_DDI_MODE_SELECT_DVI:
4689
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
4690 4691
		pipe_config->lane_count = 4;
		break;
4692
	case TRANS_DDI_MODE_SELECT_FDI:
4693
		pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
4694 4695
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
4696 4697 4698 4699 4700 4701 4702
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
		intel_dp_get_m_n(intel_crtc, pipe_config);
4703 4704

		if (INTEL_GEN(dev_priv) >= 11) {
4705
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
4706 4707

			pipe_config->fec_enable =
4708
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
4709

4710 4711 4712 4713
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
4714 4715
		}

4716 4717 4718 4719 4720 4721
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
4722
		break;
4723
	case TRANS_DDI_MODE_SELECT_DP_MST:
4724
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
4725 4726
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
4727 4728 4729 4730 4731

		if (INTEL_GEN(dev_priv) >= 12)
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

4732
		intel_dp_get_m_n(intel_crtc, pipe_config);
4733 4734 4735

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
4736 4737 4738 4739
		break;
	default:
		break;
	}
4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763
}

void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
4764

4765
	pipe_config->has_audio =
4766
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
4767

4768 4769
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
4783 4784 4785
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
4786
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
4787
	}
4788

4789 4790
	if (!pipe_config->bigjoiner_slave)
		intel_ddi_clock_get(encoder, pipe_config);
4791

4792
	if (IS_GEN9_LP(dev_priv))
4793 4794
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
4795 4796

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
4809 4810 4811
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
4812

4813 4814
	if (INTEL_GEN(dev_priv) >= 8)
		bdw_get_trans_port_sync_config(pipe_config);
4815 4816

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
4817
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
4818 4819
}

4820 4821 4822 4823 4824 4825 4826
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		intel_dp_sync_state(encoder, crtc_state);
}

4827 4828 4829 4830 4831 4832 4833 4834 4835
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

4854 4855 4856
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
4857
{
4858
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4859
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4860
	enum port port = encoder->port;
4861
	int ret;
P
Paulo Zanoni 已提交
4862

4863
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4864 4865
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

4866
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4867
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4868
	} else {
4869
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4870 4871
	}

4872 4873
	if (ret)
		return ret;
4874

4875 4876 4877 4878 4879 4880
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

4881
	if (IS_GEN9_LP(dev_priv))
4882
		pipe_config->lane_lat_optim_mask =
4883
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4884

4885 4886
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

4887
	return 0;
P
Paulo Zanoni 已提交
4888 4889
}

4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

4935 4936 4937 4938 4939
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
4971
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4972 4973 4974
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

4975 4976 4977
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

5001 5002
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
5003
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
5004 5005 5006 5007 5008 5009 5010

	intel_dp_encoder_flush_work(encoder);

	drm_encoder_cleanup(encoder);
	kfree(dig_port);
}

P
Paulo Zanoni 已提交
5011
static const struct drm_encoder_funcs intel_ddi_funcs = {
5012
	.reset = intel_dp_encoder_reset,
5013
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
5014 5015
};

5016
static struct intel_connector *
5017
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
5018
{
5019
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5020
	struct intel_connector *connector;
5021
	enum port port = dig_port->base.port;
5022

5023
	connector = intel_connector_alloc();
5024 5025 5026
	if (!connector)
		return NULL;

5027 5028 5029 5030
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
5031

5032
	if (INTEL_GEN(dev_priv) >= 12)
5033
		dig_port->dp.set_signal_levels = tgl_set_signal_levels;
5034
	else if (INTEL_GEN(dev_priv) >= 11)
5035
		dig_port->dp.set_signal_levels = icl_set_signal_levels;
5036
	else if (IS_CANNONLAKE(dev_priv))
5037
		dig_port->dp.set_signal_levels = cnl_set_signal_levels;
5038
	else if (IS_GEN9_LP(dev_priv))
5039
		dig_port->dp.set_signal_levels = bxt_set_signal_levels;
5040
	else
5041
		dig_port->dp.set_signal_levels = hsw_set_signal_levels;
5042

5043 5044
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
5045

5046
	if (!intel_dp_init_connector(dig_port, connector)) {
5047 5048 5049 5050 5051 5052 5053
		kfree(connector);
		return NULL;
	}

	return connector;
}

5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

5073
	crtc_state->connectors_changed = true;
5074 5075

	ret = drm_atomic_commit(state);
5076
out:
5077 5078 5079 5080 5081 5082 5083 5084 5085
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5086
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

5116 5117
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
5118

5119
	if (!crtc_state->hw.active)
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
5132 5133
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

5155 5156
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
5157
		  struct intel_connector *connector)
5158
{
5159
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5160
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5161 5162
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
5163
	struct drm_modeset_acquire_ctx ctx;
5164
	enum intel_hotplug_state state;
5165 5166
	int ret;

5167
	state = intel_encoder_hotplug(encoder, connector);
5168 5169 5170 5171

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
5172 5173 5174 5175
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5187 5188
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5189

5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
5205 5206 5207 5208 5209 5210
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
5211
	 */
5212 5213
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
5214 5215 5216
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

5217
	return state;
5218 5219
}

5220 5221 5222
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5223
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5224 5225 5226 5227 5228 5229 5230

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5231
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5232

5233
	return intel_de_read(dev_priv, DEISR) & bit;
5234 5235 5236 5237 5238
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5239
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5240 5241 5242 5243

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

5244
static struct intel_connector *
5245
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
5246 5247
{
	struct intel_connector *connector;
5248
	enum port port = dig_port->base.port;
5249

5250
	connector = intel_connector_alloc();
5251 5252 5253
	if (!connector)
		return NULL;

5254 5255
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
5256 5257 5258 5259

	return connector;
}

5260
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
5261
{
5262
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
5263

5264
	if (dig_port->base.port != PORT_A)
5265 5266
		return false;

5267
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
	if (IS_GEN9_LP(dev_priv))
		return true;

	/* Cannonlake: Most of SKUs don't support DDI_E, and the only
	 *             one who does also have a full A/E split called
	 *             DDI_F what makes DDI_E useless. However for this
	 *             case let's trust VBT info.
	 */
	if (IS_CANNONLAKE(dev_priv) &&
	    !intel_bios_is_port_present(dev_priv, PORT_E))
		return true;

	return false;
}

5288
static int
5289
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
5290
{
5291 5292
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
5293 5294 5295 5296 5297 5298
	int max_lanes = 4;

	if (INTEL_GEN(dev_priv) >= 11)
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
5299
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
5311
	if (intel_ddi_a_force_4_lanes(dig_port)) {
5312 5313
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
5314
		dig_port->saved_port_bits |= DDI_A_4_LANES;
5315 5316 5317 5318 5319 5320
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
5321 5322 5323
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
5324
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
5325 5326
}

5327 5328 5329
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5330 5331
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5332 5333 5334 5335
	else
		return HPD_PORT_A + port - PORT_A;
}

5336 5337 5338
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
5339 5340
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
5341 5342 5343 5344 5345 5346 5347 5348 5349 5350
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

5351 5352
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin cnl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_F)
		return HPD_PORT_E;

	return HPD_PORT_A + port - PORT_A;
}

5387 5388 5389
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

5390
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
5391
{
5392
	struct intel_digital_port *dig_port;
5393
	struct intel_encoder *encoder;
5394
	bool init_hdmi, init_dp;
5395
	enum phy phy = intel_port_to_phy(dev_priv, port);
5396

M
Matt Roper 已提交
5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

5409 5410 5411
	init_hdmi = intel_bios_port_supports_dvi(dev_priv, port) ||
		intel_bios_port_supports_hdmi(dev_priv, port);
	init_dp = intel_bios_port_supports_dp(dev_priv, port);
5412 5413 5414 5415 5416 5417 5418 5419 5420

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
5421 5422
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
5423 5424
	}

5425
	if (!init_dp && !init_hdmi) {
5426 5427 5428
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
5429
		return;
5430
	}
P
Paulo Zanoni 已提交
5431

5432 5433
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
5434 5435
		return;

5436
	encoder = &dig_port->base;
P
Paulo Zanoni 已提交
5437

5438 5439 5440 5441 5442 5443 5444
	if (INTEL_GEN(dev_priv) >= 12) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
5445
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
5446
				 tc_port != TC_PORT_NONE ? "TC" : "",
5447
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5448 5449 5450 5451 5452 5453 5454 5455 5456
	} else if (INTEL_GEN(dev_priv) >= 11) {
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
5457
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
5458 5459 5460 5461 5462
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
5463

5464 5465 5466
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

5467 5468 5469
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
5470
	encoder->compute_config_late = intel_ddi_compute_config_late;
5471 5472 5473 5474 5475 5476 5477 5478
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
	encoder->get_config = intel_ddi_get_config;
5479
	encoder->sync_state = intel_ddi_sync_state;
5480
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
5481
	encoder->suspend = intel_dp_encoder_suspend;
5482
	encoder->shutdown = intel_dp_encoder_shutdown;
5483 5484 5485 5486 5487 5488 5489
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
5490

5491 5492 5493
	if (IS_DG1(dev_priv))
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
5494 5495 5496
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
	else if (INTEL_GEN(dev_priv) >= 12)
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
5497
	else if (IS_JSL_EHL(dev_priv))
5498 5499 5500 5501 5502 5503 5504
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 11))
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
	else if (IS_GEN(dev_priv, 10))
		encoder->hpd_pin = cnl_hpd_pin(dev_priv, port);
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
5505

5506
	if (INTEL_GEN(dev_priv) >= 11)
5507 5508 5509
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
5510
	else
5511 5512 5513
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
5514

5515 5516 5517
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
5518

5519
	if (intel_phy_is_tc(dev_priv, phy)) {
5520 5521 5522
		bool is_legacy =
			!intel_bios_port_supports_typec_usb(dev_priv, port) &&
			!intel_bios_port_supports_tbt(dev_priv, port);
5523

5524
		intel_tc_port_init(dig_port, is_legacy);
5525

5526 5527
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
5528
	}
5529

5530
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
5531
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
5532
					      port - PORT_A;
5533

5534
	if (init_dp) {
5535
		if (!intel_ddi_init_dp_connector(dig_port))
5536
			goto err;
5537

5538
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
5539
	}
5540

5541 5542
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
5543
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5544
		if (!intel_ddi_init_hdmi_connector(dig_port))
5545
			goto err;
5546
	}
5547

5548 5549
	if (INTEL_GEN(dev_priv) >= 11) {
		if (intel_phy_is_tc(dev_priv, phy))
5550
			dig_port->connected = intel_tc_port_connected;
5551
		else
5552
			dig_port->connected = lpt_digital_port_connected;
5553 5554
	} else if (INTEL_GEN(dev_priv) >= 8) {
		if (port == PORT_A || IS_GEN9_LP(dev_priv))
5555
			dig_port->connected = bdw_digital_port_connected;
5556
		else
5557
			dig_port->connected = lpt_digital_port_connected;
5558
	} else {
5559
		if (port == PORT_A)
5560
			dig_port->connected = hsw_digital_port_connected;
5561
		else
5562
			dig_port->connected = lpt_digital_port_connected;
5563 5564
	}

5565
	intel_infoframe_init(dig_port);
5566

5567 5568 5569
	return;

err:
5570
	drm_encoder_cleanup(&encoder->base);
5571
	kfree(dig_port);
P
Paulo Zanoni 已提交
5572
}