intel_ringbuffer.c 57.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

42 43 44
static unsigned int __intel_ring_space(unsigned int head,
				       unsigned int tail,
				       unsigned int size)
45
{
46 47 48 49 50 51 52
	/*
	 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
	 * same cacheline, the Head Pointer must not be greater than the Tail
	 * Pointer."
	 */
	GEM_BUG_ON(!is_power_of_2(size));
	return (head - tail - CACHELINE_BYTES) & (size - 1);
53 54
}

55
unsigned int intel_ring_update_space(struct intel_ring *ring)
56
{
57 58 59 60 61 62
	unsigned int space;

	space = __intel_ring_space(ring->head, ring->emit, ring->size);

	ring->space = space;
	return space;
63 64
}

65
static int
66
gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
67
{
68
	u32 cmd, *cs;
69 70 71

	cmd = MI_FLUSH;

72
	if (mode & EMIT_INVALIDATE)
73 74
		cmd |= MI_READ_FLUSH;

75 76 77
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
78

79 80 81
	*cs++ = cmd;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
82 83 84 85 86

	return 0;
}

static int
87
gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
88
{
89
	u32 cmd, *cs;
90

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

119
	cmd = MI_FLUSH;
120
	if (mode & EMIT_INVALIDATE) {
121
		cmd |= MI_EXE_FLUSH;
122 123 124
		if (IS_G4X(req->i915) || IS_GEN5(req->i915))
			cmd |= MI_INVALIDATE_ISP;
	}
125

126 127 128
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
129

130 131 132
	*cs++ = cmd;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
133 134

	return 0;
135 136
}

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
175
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
176
{
177
	u32 scratch_addr =
178
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	u32 *cs;

	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0; /* low dword */
	*cs++ = 0; /* high dword */
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	*cs++ = 0;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
204 205 206 207 208

	return 0;
}

static int
209
gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
210
{
211
	u32 scratch_addr =
212
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
213
	u32 *cs, flags = 0;
214 215
	int ret;

216
	/* Force SNB workarounds for PIPE_CONTROL flushes */
217
	ret = intel_emit_post_sync_nonzero_flush(req);
218 219 220
	if (ret)
		return ret;

221 222 223 224
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
225
	if (mode & EMIT_FLUSH) {
226 227 228 229 230 231
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
232
		flags |= PIPE_CONTROL_CS_STALL;
233
	}
234
	if (mode & EMIT_INVALIDATE) {
235 236 237 238 239 240 241 242 243
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
244
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
245
	}
246

247 248 249
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
250

251 252 253 254 255
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	intel_ring_advance(req, cs);
256 257 258 259

	return 0;
}

260
static int
261
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
262
{
263
	u32 *cs;
264

265 266 267
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
268

269 270 271 272 273
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;
	intel_ring_advance(req, cs);
274 275 276 277

	return 0;
}

278
static int
279
gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
280
{
281
	u32 scratch_addr =
282
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
283
	u32 *cs, flags = 0;
284

285 286 287 288 289 290 291 292 293 294
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

295 296 297 298
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
299
	if (mode & EMIT_FLUSH) {
300 301
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
302
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
303
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
304
	}
305
	if (mode & EMIT_INVALIDATE) {
306 307 308 309 310 311
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
312
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
313 314 315 316
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
317
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
318

319 320
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

321 322 323
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
324
		gen7_render_ring_cs_stall_wa(req);
325 326
	}

327 328 329
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
330

331 332 333 334 335
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr;
	*cs++ = 0;
	intel_ring_advance(req, cs);
336 337 338 339

	return 0;
}

340
static int
341
gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
342
{
343
	u32 flags;
344
	u32 *cs;
345

346
	cs = intel_ring_begin(req, mode & EMIT_INVALIDATE ? 12 : 6);
347 348
	if (IS_ERR(cs))
		return PTR_ERR(cs);
349

350
	flags = PIPE_CONTROL_CS_STALL;
B
Ben Widawsky 已提交
351

352
	if (mode & EMIT_FLUSH) {
B
Ben Widawsky 已提交
353 354
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
355
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
356
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
357
	}
358
	if (mode & EMIT_INVALIDATE) {
B
Ben Widawsky 已提交
359 360 361 362 363 364 365 366
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
367 368

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
369 370 371 372
		cs = gen8_emit_pipe_control(cs,
					    PIPE_CONTROL_CS_STALL |
					    PIPE_CONTROL_STALL_AT_SCOREBOARD,
					    0);
B
Ben Widawsky 已提交
373 374
	}

375 376 377 378 379 380 381
	cs = gen8_emit_pipe_control(cs, flags,
				    i915_ggtt_offset(req->engine->scratch) +
				    2 * CACHELINE_BYTES);

	intel_ring_advance(req, cs);

	return 0;
B
Ben Widawsky 已提交
382 383
}

384
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
385
{
386
	struct drm_i915_private *dev_priv = engine->i915;
387 388 389
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
390
	if (INTEL_GEN(dev_priv) >= 4)
391 392 393 394
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

395
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
396
{
397
	struct drm_i915_private *dev_priv = engine->i915;
398
	i915_reg_t mmio;
399 400 401 402

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
403
	if (IS_GEN7(dev_priv)) {
404
		switch (engine->id) {
405 406 407 408 409 410
		/*
		 * No more rings exist on Gen7. Default case is only to shut up
		 * gcc switch check warning.
		 */
		default:
			GEM_BUG_ON(engine->id);
411 412 413 414 415 416 417 418 419 420 421 422 423
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
424
	} else if (IS_GEN6(dev_priv)) {
425
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
426 427
	} else {
		/* XXX: gen8 returns to sanity */
428
		mmio = RING_HWS_PGA(engine->mmio_base);
429 430
	}

431 432 433
	if (INTEL_GEN(dev_priv) >= 6)
		I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);

434
	I915_WRITE(mmio, engine->status_page.ggtt_offset);
435 436 437 438 439 440 441 442 443
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
444
	if (IS_GEN(dev_priv, 6, 7)) {
445
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
446 447

		/* ring should be idle before issuing a sync flush*/
448
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
449 450 451 452

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
453 454 455
		if (intel_wait_for_register(dev_priv,
					    reg, INSTPM_SYNC_FLUSH, 0,
					    1000))
456
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
457
				  engine->name);
458 459 460
	}
}

461
static bool stop_ring(struct intel_engine_cs *engine)
462
{
463
	struct drm_i915_private *dev_priv = engine->i915;
464

465
	if (INTEL_GEN(dev_priv) > 2) {
466
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
467 468 469 470 471
		if (intel_wait_for_register(dev_priv,
					    RING_MI_MODE(engine->mmio_base),
					    MODE_IDLE,
					    MODE_IDLE,
					    1000)) {
472 473
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
474 475 476 477
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
478
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
479
				return false;
480 481
		}
	}
482

483 484
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
485
	I915_WRITE_TAIL(engine, 0);
486

487
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
488
}
489

490
static int init_ring_common(struct intel_engine_cs *engine)
491
{
492
	struct drm_i915_private *dev_priv = engine->i915;
493
	struct intel_ring *ring = engine->buffer;
494 495
	int ret = 0;

496
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
497

498
	if (!stop_ring(engine)) {
499
		/* G45 ring initialization often fails to reset head to zero */
500 501
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
502 503 504 505 506
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
507

508
		if (!stop_ring(engine)) {
509 510
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
511 512 513 514 515
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
516 517
			ret = -EIO;
			goto out;
518
		}
519 520
	}

521
	if (HWS_NEEDS_PHYSICAL(dev_priv))
522
		ring_setup_phys_status_page(engine);
523 524
	else
		intel_ring_setup_status_page(engine);
525

526
	intel_engine_reset_breadcrumbs(engine);
527

528
	/* Enforce ordering by reading HEAD register back */
529
	I915_READ_HEAD(engine);
530

531 532 533 534
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
535
	I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
536 537

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
538
	if (I915_READ_HEAD(engine))
539
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
540
			  engine->name, I915_READ_HEAD(engine));
541 542 543 544 545

	intel_ring_update_space(ring);
	I915_WRITE_HEAD(engine, ring->head);
	I915_WRITE_TAIL(engine, ring->tail);
	(void)I915_READ_TAIL(engine);
546

547
	I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
548 549

	/* If the head is still not zero, the ring is dead */
550 551 552
	if (intel_wait_for_register(dev_priv, RING_CTL(engine->mmio_base),
				    RING_VALID, RING_VALID,
				    50)) {
553
		DRM_ERROR("%s initialization failed "
554
			  "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
555 556 557
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
558 559
			  I915_READ_HEAD(engine), ring->head,
			  I915_READ_TAIL(engine), ring->tail,
560
			  I915_READ_START(engine),
561
			  i915_ggtt_offset(ring->vma));
562 563
		ret = -EIO;
		goto out;
564 565
	}

566
	intel_engine_init_hangcheck(engine);
567

568 569 570
	if (INTEL_GEN(dev_priv) > 2)
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));

571
out:
572
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
573 574

	return ret;
575 576
}

577 578 579
static void reset_ring_common(struct intel_engine_cs *engine,
			      struct drm_i915_gem_request *request)
{
580 581 582 583 584 585 586 587 588 589
	/*
	 * RC6 must be prevented until the reset is complete and the engine
	 * reinitialised. If it occurs in the middle of this sequence, the
	 * state written to/loaded from the power context is ill-defined (e.g.
	 * the PP_BASE_DIR may be lost).
	 */
	assert_forcewakes_active(engine->i915, FORCEWAKE_ALL);

	/*
	 * Try to restore the logical GPU state to match the continuation
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	 * of the request queue. If we skip the context/PD restore, then
	 * the next request may try to execute assuming that its context
	 * is valid and loaded on the GPU and so may try to access invalid
	 * memory, prompting repeated GPU hangs.
	 *
	 * If the request was guilty, we still restore the logical state
	 * in case the next request requires it (e.g. the aliasing ppgtt),
	 * but skip over the hung batch.
	 *
	 * If the request was innocent, we try to replay the request with
	 * the restored context.
	 */
	if (request) {
		struct drm_i915_private *dev_priv = request->i915;
		struct intel_context *ce = &request->ctx->engine[engine->id];
		struct i915_hw_ppgtt *ppgtt;

		/* FIXME consider gen8 reset */

		if (ce->state) {
			I915_WRITE(CCID,
				   i915_ggtt_offset(ce->state) |
				   BIT(8) /* must be set! */ |
				   CCID_EXTENDED_STATE_SAVE |
				   CCID_EXTENDED_STATE_RESTORE |
				   CCID_EN);
		}

		ppgtt = request->ctx->ppgtt ?: engine->i915->mm.aliasing_ppgtt;
		if (ppgtt) {
			u32 pd_offset = ppgtt->pd.base.ggtt_offset << 10;

			I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
			I915_WRITE(RING_PP_DIR_BASE(engine), pd_offset);

			/* Wait for the PD reload to complete */
			if (intel_wait_for_register(dev_priv,
						    RING_PP_DIR_BASE(engine),
						    BIT(0), 0,
						    10))
				DRM_ERROR("Wait for reload of ppgtt page-directory timed out\n");
631

632 633 634 635
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
		}

		/* If the rq hung, jump to its breadcrumb and skip the batch */
636 637
		if (request->fence.error == -EIO)
			request->ring->head = request->postfix;
638 639 640
	} else {
		engine->legacy_active_context = NULL;
	}
641 642
}

643
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
644 645 646
{
	int ret;

647
	ret = intel_ring_workarounds_emit(req);
648 649 650
	if (ret != 0)
		return ret;

651
	ret = i915_gem_render_state_emit(req);
652
	if (ret)
653
		return ret;
654

655
	return 0;
656 657
}

658
static int init_render_ring(struct intel_engine_cs *engine)
659
{
660
	struct drm_i915_private *dev_priv = engine->i915;
661
	int ret = init_ring_common(engine);
662 663
	if (ret)
		return ret;
664

665
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
666
	if (IS_GEN(dev_priv, 4, 6))
667
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
668 669 670 671

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
672
	 *
673
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
674
	 */
675
	if (IS_GEN(dev_priv, 6, 7))
676 677
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

678
	/* Required for the hardware to program scanline values for waiting */
679
	/* WaEnableFlushTlbInvalidationMode:snb */
680
	if (IS_GEN6(dev_priv))
681
		I915_WRITE(GFX_MODE,
682
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
683

684
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
685
	if (IS_GEN7(dev_priv))
686
		I915_WRITE(GFX_MODE_GEN7,
687
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
688
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
689

690
	if (IS_GEN6(dev_priv)) {
691 692 693 694 695 696
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
697
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
698 699
	}

700
	if (IS_GEN(dev_priv, 6, 7))
701
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
702

703 704
	if (INTEL_INFO(dev_priv)->gen >= 6)
		I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
705

706
	return init_workarounds_ring(engine);
707 708
}

709
static void render_ring_cleanup(struct intel_engine_cs *engine)
710
{
711
	struct drm_i915_private *dev_priv = engine->i915;
712

713
	i915_vma_unpin_and_release(&dev_priv->semaphore);
714 715
}

716
static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *cs)
717
{
718
	struct drm_i915_private *dev_priv = req->i915;
719
	struct intel_engine_cs *waiter;
720
	enum intel_engine_id id;
721

722
	for_each_engine(waiter, dev_priv, id) {
723
		u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
724 725 726
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

727 728 729 730 731 732 733 734 735 736
		*cs++ = GFX_OP_PIPE_CONTROL(6);
		*cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_CS_STALL;
		*cs++ = lower_32_bits(gtt_offset);
		*cs++ = upper_32_bits(gtt_offset);
		*cs++ = req->global_seqno;
		*cs++ = 0;
		*cs++ = MI_SEMAPHORE_SIGNAL |
			MI_SEMAPHORE_TARGET(waiter->hw_id);
		*cs++ = 0;
737 738
	}

739
	return cs;
740 741
}

742
static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *cs)
743
{
744
	struct drm_i915_private *dev_priv = req->i915;
745
	struct intel_engine_cs *waiter;
746
	enum intel_engine_id id;
747

748
	for_each_engine(waiter, dev_priv, id) {
749
		u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
750 751 752
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

753 754 755 756 757 758 759
		*cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
		*cs++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
		*cs++ = upper_32_bits(gtt_offset);
		*cs++ = req->global_seqno;
		*cs++ = MI_SEMAPHORE_SIGNAL |
			MI_SEMAPHORE_TARGET(waiter->hw_id);
		*cs++ = 0;
760 761
	}

762
	return cs;
763 764
}

765
static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *cs)
766
{
767
	struct drm_i915_private *dev_priv = req->i915;
768
	struct intel_engine_cs *engine;
769
	enum intel_engine_id id;
C
Chris Wilson 已提交
770
	int num_rings = 0;
771

772
	for_each_engine(engine, dev_priv, id) {
773 774 775 776
		i915_reg_t mbox_reg;

		if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
			continue;
777

778
		mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
779
		if (i915_mmio_reg_valid(mbox_reg)) {
780 781 782
			*cs++ = MI_LOAD_REGISTER_IMM(1);
			*cs++ = i915_mmio_reg_offset(mbox_reg);
			*cs++ = req->global_seqno;
C
Chris Wilson 已提交
783
			num_rings++;
784 785
		}
	}
C
Chris Wilson 已提交
786
	if (num_rings & 1)
787
		*cs++ = MI_NOOP;
788

789
	return cs;
790 791
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static void cancel_requests(struct intel_engine_cs *engine)
{
	struct drm_i915_gem_request *request;
	unsigned long flags;

	spin_lock_irqsave(&engine->timeline->lock, flags);

	/* Mark all submitted requests as skipped. */
	list_for_each_entry(request, &engine->timeline->requests, link) {
		GEM_BUG_ON(!request->global_seqno);
		if (!i915_gem_request_completed(request))
			dma_fence_set_error(&request->fence, -EIO);
	}
	/* Remaining _unready_ requests will be nop'ed when submitted */

	spin_unlock_irqrestore(&engine->timeline->lock, flags);
}

810 811 812 813
static void i9xx_submit_request(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->i915;

814 815
	i915_gem_request_submit(request);

816 817
	I915_WRITE_TAIL(request->engine,
			intel_ring_set_tail(request->ring, request->tail));
818 819
}

820
static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
821
{
822 823 824 825
	*cs++ = MI_STORE_DWORD_INDEX;
	*cs++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
	*cs++ = req->global_seqno;
	*cs++ = MI_USER_INTERRUPT;
826

827
	req->tail = intel_ring_offset(req, cs);
828
	assert_ring_tail_valid(req->ring, req->tail);
829 830
}

831 832
static const int i9xx_emit_breadcrumb_sz = 4;

833
/**
834
 * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
835 836 837 838 839 840
 *
 * @request - request to write to the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
841
static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
842
{
C
Chris Wilson 已提交
843
	return i9xx_emit_breadcrumb(req,
844
				    req->engine->semaphore.signal(req, cs));
845 846
}

C
Chris Wilson 已提交
847
static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
848
					u32 *cs)
849 850
{
	struct intel_engine_cs *engine = req->engine;
851

C
Chris Wilson 已提交
852
	if (engine->semaphore.signal)
853 854 855 856 857 858 859 860
		cs = engine->semaphore.signal(req, cs);

	*cs++ = GFX_OP_PIPE_CONTROL(6);
	*cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
		PIPE_CONTROL_QW_WRITE;
	*cs++ = intel_hws_seqno_address(engine);
	*cs++ = 0;
	*cs++ = req->global_seqno;
861
	/* We're thrashing one dword of HWS. */
862 863 864
	*cs++ = 0;
	*cs++ = MI_USER_INTERRUPT;
	*cs++ = MI_NOOP;
865

866
	req->tail = intel_ring_offset(req, cs);
867
	assert_ring_tail_valid(req->ring, req->tail);
868 869
}

870 871
static const int gen8_render_emit_breadcrumb_sz = 8;

872 873 874 875 876 877 878
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
879 880

static int
881 882
gen8_ring_sync_to(struct drm_i915_gem_request *req,
		  struct drm_i915_gem_request *signal)
883
{
884 885
	struct drm_i915_private *dev_priv = req->i915;
	u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
886
	struct i915_hw_ppgtt *ppgtt;
887
	u32 *cs;
888

889 890 891
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
892

893 894 895 896 897 898
	*cs++ = MI_SEMAPHORE_WAIT | MI_SEMAPHORE_GLOBAL_GTT |
		MI_SEMAPHORE_SAD_GTE_SDD;
	*cs++ = signal->global_seqno;
	*cs++ = lower_32_bits(offset);
	*cs++ = upper_32_bits(offset);
	intel_ring_advance(req, cs);
899 900 901 902 903 904

	/* When the !RCS engines idle waiting upon a semaphore, they lose their
	 * pagetables and we must reload them before executing the batch.
	 * We do this on the i915_switch_context() following the wait and
	 * before the dispatch.
	 */
905 906 907
	ppgtt = req->ctx->ppgtt;
	if (ppgtt && req->engine->id != RCS)
		ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
908 909 910
	return 0;
}

911
static int
912 913
gen6_ring_sync_to(struct drm_i915_gem_request *req,
		  struct drm_i915_gem_request *signal)
914
{
915 916 917
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
918
	u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
919
	u32 *cs;
920

921
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
922

923 924 925
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
926

927
	*cs++ = dw1 | wait_mbox;
928 929 930 931
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
932 933 934 935
	*cs++ = signal->global_seqno - 1;
	*cs++ = 0;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
936 937 938 939

	return 0;
}

940
static void
941
gen5_seqno_barrier(struct intel_engine_cs *engine)
942
{
943 944 945
	/* MI_STORE are internally buffered by the GPU and not flushed
	 * either by MI_FLUSH or SyncFlush or any other combination of
	 * MI commands.
946
	 *
947 948 949 950 951 952 953
	 * "Only the submission of the store operation is guaranteed.
	 * The write result will be complete (coherent) some time later
	 * (this is practically a finite period but there is no guaranteed
	 * latency)."
	 *
	 * Empirically, we observe that we need a delay of at least 75us to
	 * be sure that the seqno write is visible by the CPU.
954
	 */
955
	usleep_range(125, 250);
956 957
}

958 959
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
960
{
961
	struct drm_i915_private *dev_priv = engine->i915;
962

963 964
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
965 966 967 968 969 970 971 972 973
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
974 975 976
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
977
	 */
978
	spin_lock_irq(&dev_priv->uncore.lock);
979
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
980
	spin_unlock_irq(&dev_priv->uncore.lock);
981 982
}

983 984
static void
gen5_irq_enable(struct intel_engine_cs *engine)
985
{
986
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
987 988 989
}

static void
990
gen5_irq_disable(struct intel_engine_cs *engine)
991
{
992
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
993 994
}

995 996
static void
i9xx_irq_enable(struct intel_engine_cs *engine)
997
{
998
	struct drm_i915_private *dev_priv = engine->i915;
999

1000 1001 1002
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ_FW(RING_IMR(engine->mmio_base));
1003 1004
}

1005
static void
1006
i9xx_irq_disable(struct intel_engine_cs *engine)
1007
{
1008
	struct drm_i915_private *dev_priv = engine->i915;
1009

1010 1011
	dev_priv->irq_mask |= engine->irq_enable_mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
1012 1013
}

1014 1015
static void
i8xx_irq_enable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1016
{
1017
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
1018

1019 1020 1021
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
	I915_WRITE16(IMR, dev_priv->irq_mask);
	POSTING_READ16(RING_IMR(engine->mmio_base));
C
Chris Wilson 已提交
1022 1023 1024
}

static void
1025
i8xx_irq_disable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1026
{
1027
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
1028

1029 1030
	dev_priv->irq_mask |= engine->irq_enable_mask;
	I915_WRITE16(IMR, dev_priv->irq_mask);
C
Chris Wilson 已提交
1031 1032
}

1033
static int
1034
bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
1035
{
1036
	u32 *cs;
1037

1038 1039 1040
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1041

1042 1043 1044
	*cs++ = MI_FLUSH;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1045
	return 0;
1046 1047
}

1048 1049
static void
gen6_irq_enable(struct intel_engine_cs *engine)
1050
{
1051
	struct drm_i915_private *dev_priv = engine->i915;
1052

1053 1054 1055
	I915_WRITE_IMR(engine,
		       ~(engine->irq_enable_mask |
			 engine->irq_keep_mask));
1056
	gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1057 1058 1059
}

static void
1060
gen6_irq_disable(struct intel_engine_cs *engine)
1061
{
1062
	struct drm_i915_private *dev_priv = engine->i915;
1063

1064
	I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1065
	gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1066 1067
}

1068 1069
static void
hsw_vebox_irq_enable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1070
{
1071
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1072

1073
	I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1074
	gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1075 1076 1077
}

static void
1078
hsw_vebox_irq_disable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1079
{
1080
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
1081

1082
	I915_WRITE_IMR(engine, ~0);
1083
	gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1084 1085
}

1086 1087
static void
gen8_irq_enable(struct intel_engine_cs *engine)
1088
{
1089
	struct drm_i915_private *dev_priv = engine->i915;
1090

1091 1092 1093
	I915_WRITE_IMR(engine,
		       ~(engine->irq_enable_mask |
			 engine->irq_keep_mask));
1094
	POSTING_READ_FW(RING_IMR(engine->mmio_base));
1095 1096 1097
}

static void
1098
gen8_irq_disable(struct intel_engine_cs *engine)
1099
{
1100
	struct drm_i915_private *dev_priv = engine->i915;
1101

1102
	I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1103 1104
}

1105
static int
1106 1107 1108
i965_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 length,
		   unsigned int dispatch_flags)
1109
{
1110
	u32 *cs;
1111

1112 1113 1114
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1115

1116 1117 1118 1119
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
		I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
	*cs++ = offset;
	intel_ring_advance(req, cs);
1120

1121 1122 1123
	return 0;
}

1124 1125
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1126 1127
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1128
static int
1129 1130 1131
i830_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1132
{
1133
	u32 *cs, cs_offset = i915_ggtt_offset(req->engine->scratch);
1134

1135 1136 1137
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1138

1139
	/* Evict the invalid PTE TLBs */
1140 1141 1142 1143 1144 1145 1146
	*cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
	*cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
	*cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
	*cs++ = cs_offset;
	*cs++ = 0xdeadbeef;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1147

1148
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1149 1150 1151
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1152 1153 1154
		cs = intel_ring_begin(req, 6 + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);
1155 1156 1157 1158 1159

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
		*cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
		*cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
		*cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
		*cs++ = cs_offset;
		*cs++ = 4096;
		*cs++ = offset;

		*cs++ = MI_FLUSH;
		*cs++ = MI_NOOP;
		intel_ring_advance(req, cs);
1170 1171

		/* ... and execute it. */
1172
		offset = cs_offset;
1173
	}
1174

1175 1176 1177
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1178

1179 1180 1181 1182
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
	intel_ring_advance(req, cs);
1183

1184 1185 1186 1187
	return 0;
}

static int
1188 1189 1190
i915_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1191
{
1192
	u32 *cs;
1193

1194 1195 1196
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1197

1198 1199 1200 1201
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
	intel_ring_advance(req, cs);
1202 1203 1204 1205 1206

	return 0;
}


1207

1208 1209 1210
int intel_ring_pin(struct intel_ring *ring,
		   struct drm_i915_private *i915,
		   unsigned int offset_bias)
1211
{
1212
	enum i915_map_type map = HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
1213
	struct i915_vma *vma = ring->vma;
1214
	unsigned int flags;
1215
	void *addr;
1216 1217
	int ret;

1218
	GEM_BUG_ON(ring->vaddr);
1219

1220

1221 1222 1223
	flags = PIN_GLOBAL;
	if (offset_bias)
		flags |= PIN_OFFSET_BIAS | offset_bias;
1224
	if (vma->obj->stolen)
1225
		flags |= PIN_MAPPABLE;
1226

1227
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1228
		if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
1229 1230 1231 1232
			ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
		else
			ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
		if (unlikely(ret))
1233
			return ret;
1234
	}
1235

1236 1237 1238
	ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
	if (unlikely(ret))
		return ret;
1239

1240
	if (i915_vma_is_map_and_fenceable(vma))
1241 1242
		addr = (void __force *)i915_vma_pin_iomap(vma);
	else
1243
		addr = i915_gem_object_pin_map(vma->obj, map);
1244 1245
	if (IS_ERR(addr))
		goto err;
1246

1247 1248
	vma->obj->pin_global++;

1249
	ring->vaddr = addr;
1250
	return 0;
1251

1252 1253 1254
err:
	i915_vma_unpin(vma);
	return PTR_ERR(addr);
1255 1256
}

1257 1258 1259 1260 1261 1262 1263 1264 1265
void intel_ring_reset(struct intel_ring *ring, u32 tail)
{
	GEM_BUG_ON(!list_empty(&ring->request_list));
	ring->tail = tail;
	ring->head = tail;
	ring->emit = tail;
	intel_ring_update_space(ring);
}

1266 1267 1268 1269 1270
void intel_ring_unpin(struct intel_ring *ring)
{
	GEM_BUG_ON(!ring->vma);
	GEM_BUG_ON(!ring->vaddr);

1271 1272 1273
	/* Discard any unused bytes beyond that submitted to hw. */
	intel_ring_reset(ring, ring->tail);

1274
	if (i915_vma_is_map_and_fenceable(ring->vma))
1275
		i915_vma_unpin_iomap(ring->vma);
1276 1277
	else
		i915_gem_object_unpin_map(ring->vma->obj);
1278 1279
	ring->vaddr = NULL;

1280
	ring->vma->obj->pin_global--;
1281
	i915_vma_unpin(ring->vma);
1282 1283
}

1284 1285
static struct i915_vma *
intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
1286
{
1287
	struct drm_i915_gem_object *obj;
1288
	struct i915_vma *vma;
1289

1290
	obj = i915_gem_object_create_stolen(dev_priv, size);
1291
	if (!obj)
1292
		obj = i915_gem_object_create_internal(dev_priv, size);
1293 1294
	if (IS_ERR(obj))
		return ERR_CAST(obj);
1295

1296 1297 1298
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1299
	vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
1300 1301 1302 1303
	if (IS_ERR(vma))
		goto err;

	return vma;
1304

1305 1306 1307
err:
	i915_gem_object_put(obj);
	return vma;
1308 1309
}

1310 1311
struct intel_ring *
intel_engine_create_ring(struct intel_engine_cs *engine, int size)
1312
{
1313
	struct intel_ring *ring;
1314
	struct i915_vma *vma;
1315

1316
	GEM_BUG_ON(!is_power_of_2(size));
1317
	GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
1318

1319
	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
1320
	if (!ring)
1321 1322
		return ERR_PTR(-ENOMEM);

1323 1324
	INIT_LIST_HEAD(&ring->request_list);

1325 1326 1327 1328 1329 1330
	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
1331
	if (IS_I830(engine->i915) || IS_I845G(engine->i915))
1332 1333 1334 1335
		ring->effective_size -= 2 * CACHELINE_BYTES;

	intel_ring_update_space(ring);

1336 1337
	vma = intel_ring_create_vma(engine->i915, size);
	if (IS_ERR(vma)) {
1338
		kfree(ring);
1339
		return ERR_CAST(vma);
1340
	}
1341
	ring->vma = vma;
1342 1343 1344 1345 1346

	return ring;
}

void
1347
intel_ring_free(struct intel_ring *ring)
1348
{
1349 1350 1351 1352 1353
	struct drm_i915_gem_object *obj = ring->vma->obj;

	i915_vma_close(ring->vma);
	__i915_gem_object_release_unless_active(obj);

1354 1355 1356
	kfree(ring);
}

1357
static int context_pin(struct i915_gem_context *ctx)
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
{
	struct i915_vma *vma = ctx->engine[RCS].state;
	int ret;

	/* Clear this page out of any CPU caches for coherent swap-in/out.
	 * We only want to do this on the first bind so that we do not stall
	 * on an active context (which by nature is already on the GPU).
	 */
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
		ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
		if (ret)
			return ret;
	}

1372 1373
	return i915_vma_pin(vma, 0, I915_GTT_MIN_ALIGNMENT,
			    PIN_GLOBAL | PIN_HIGH);
1374 1375
}

1376 1377 1378 1379 1380 1381 1382
static struct i915_vma *
alloc_context_vma(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;

1383
	obj = i915_gem_object_create(i915, engine->context_size);
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	if (IS_ERR(obj))
		return ERR_CAST(obj);

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
	 */
	if (IS_IVYBRIDGE(i915)) {
		/* Ignore any error, regard it as a simple optimisation */
		i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
	}

	vma = i915_vma_instance(obj, &i915->ggtt.base, NULL);
	if (IS_ERR(vma))
		i915_gem_object_put(obj);

	return vma;
}

1414 1415 1416
static struct intel_ring *
intel_ring_context_pin(struct intel_engine_cs *engine,
		       struct i915_gem_context *ctx)
1417 1418 1419 1420
{
	struct intel_context *ce = &ctx->engine[engine->id];
	int ret;

1421
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1422

1423 1424
	if (likely(ce->pin_count++))
		goto out;
1425
	GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
1426

1427
	if (!ce->state && engine->context_size) {
1428 1429 1430 1431 1432
		struct i915_vma *vma;

		vma = alloc_context_vma(engine);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1433
			goto err;
1434 1435 1436 1437 1438
		}

		ce->state = vma;
	}

1439
	if (ce->state) {
1440
		ret = context_pin(ctx);
1441
		if (ret)
1442
			goto err;
1443 1444

		ce->state->obj->mm.dirty = true;
1445
		ce->state->obj->pin_global++;
1446 1447
	}

1448 1449 1450 1451 1452 1453 1454
	/* The kernel context is only used as a placeholder for flushing the
	 * active context. It is never used for submitting user rendering and
	 * as such never requires the golden render context, and so we can skip
	 * emitting it when we switch to the kernel context. This is required
	 * as during eviction we cannot allocate and pin the renderstate in
	 * order to initialise the context.
	 */
1455
	if (i915_gem_context_is_kernel(ctx))
1456 1457
		ce->initialised = true;

1458
	i915_gem_context_get(ctx);
1459

1460 1461 1462 1463 1464
out:
	/* One ringbuffer to rule them all */
	return engine->buffer;

err:
1465
	ce->pin_count = 0;
1466
	return ERR_PTR(ret);
1467 1468
}

1469 1470
static void intel_ring_context_unpin(struct intel_engine_cs *engine,
				     struct i915_gem_context *ctx)
1471 1472 1473
{
	struct intel_context *ce = &ctx->engine[engine->id];

1474
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1475
	GEM_BUG_ON(ce->pin_count == 0);
1476 1477 1478 1479

	if (--ce->pin_count)
		return;

1480 1481
	if (ce->state) {
		ce->state->obj->pin_global--;
1482
		i915_vma_unpin(ce->state);
1483
	}
1484

1485
	i915_gem_context_put(ctx);
1486 1487
}

1488
static int intel_init_ring_buffer(struct intel_engine_cs *engine)
1489
{
1490
	struct intel_ring *ring;
1491
	int err;
1492

1493 1494
	intel_engine_setup_common(engine);

1495 1496 1497
	err = intel_engine_init_common(engine);
	if (err)
		goto err;
1498

1499 1500
	ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
	if (IS_ERR(ring)) {
1501
		err = PTR_ERR(ring);
1502
		goto err;
1503 1504
	}

1505
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
1506 1507 1508 1509 1510
	err = intel_ring_pin(ring, engine->i915, I915_GTT_PAGE_SIZE);
	if (err)
		goto err_ring;

	GEM_BUG_ON(engine->buffer);
1511
	engine->buffer = ring;
1512

1513
	return 0;
1514

1515 1516 1517 1518 1519
err_ring:
	intel_ring_free(ring);
err:
	intel_engine_cleanup_common(engine);
	return err;
1520 1521
}

1522
void intel_engine_cleanup(struct intel_engine_cs *engine)
1523
{
1524
	struct drm_i915_private *dev_priv = engine->i915;
1525

1526 1527
	WARN_ON(INTEL_GEN(dev_priv) > 2 &&
		(I915_READ_MODE(engine) & MODE_IDLE) == 0);
1528

1529 1530
	intel_ring_unpin(engine->buffer);
	intel_ring_free(engine->buffer);
1531

1532 1533
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
1534

1535
	intel_engine_cleanup_common(engine);
1536

1537 1538
	dev_priv->engine[engine->id] = NULL;
	kfree(engine);
1539 1540
}

1541 1542 1543
void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
1544
	enum intel_engine_id id;
1545

1546
	/* Restart from the beginning of the rings for convenience */
1547
	for_each_engine(engine, dev_priv, id)
1548
		intel_ring_reset(engine->buffer, 0);
1549 1550
}

1551
static int ring_request_alloc(struct drm_i915_gem_request *request)
1552
{
1553
	u32 *cs;
1554

1555 1556
	GEM_BUG_ON(!request->ctx->engine[request->engine->id].pin_count);

1557 1558 1559 1560
	/* Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
1561
	request->reserved_space += LEGACY_REQUEST_SIZE;
1562

1563 1564 1565
	cs = intel_ring_begin(request, 0);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1566

1567
	request->reserved_space -= LEGACY_REQUEST_SIZE;
1568
	return 0;
1569 1570
}

1571 1572
static noinline int wait_for_space(struct drm_i915_gem_request *req,
				   unsigned int bytes)
1573
{
1574
	struct intel_ring *ring = req->ring;
1575
	struct drm_i915_gem_request *target;
1576 1577 1578
	long timeout;

	lockdep_assert_held(&req->i915->drm.struct_mutex);
1579

1580
	if (intel_ring_update_space(ring) >= bytes)
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		return 0;

	/*
	 * Space is reserved in the ringbuffer for finalising the request,
	 * as that cannot be allowed to fail. During request finalisation,
	 * reserved_space is set to 0 to stop the overallocation and the
	 * assumption is that then we never need to wait (which has the
	 * risk of failing with EINTR).
	 *
	 * See also i915_gem_request_alloc() and i915_add_request().
	 */
1592
	GEM_BUG_ON(!req->reserved_space);
1593

1594
	list_for_each_entry(target, &ring->request_list, ring_link) {
1595
		/* Would completion of this request free enough space? */
1596 1597
		if (bytes <= __intel_ring_space(target->postfix,
						ring->emit, ring->size))
1598
			break;
1599
	}
1600

1601
	if (WARN_ON(&target->ring_link == &ring->request_list))
1602 1603
		return -ENOSPC;

1604 1605 1606 1607 1608
	timeout = i915_wait_request(target,
				    I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
				    MAX_SCHEDULE_TIMEOUT);
	if (timeout < 0)
		return timeout;
1609 1610 1611 1612 1613 1614

	i915_gem_request_retire_upto(target);

	intel_ring_update_space(ring);
	GEM_BUG_ON(ring->space < bytes);
	return 0;
1615 1616
}

1617 1618
u32 *intel_ring_begin(struct drm_i915_gem_request *req,
		      unsigned int num_dwords)
M
Mika Kuoppala 已提交
1619
{
1620
	struct intel_ring *ring = req->ring;
1621 1622 1623 1624
	const unsigned int remain_usable = ring->effective_size - ring->emit;
	const unsigned int bytes = num_dwords * sizeof(u32);
	unsigned int need_wrap = 0;
	unsigned int total_bytes;
1625
	u32 *cs;
1626

1627 1628 1629
	/* Packets must be qword aligned. */
	GEM_BUG_ON(num_dwords & 1);

1630
	total_bytes = bytes + req->reserved_space;
1631
	GEM_BUG_ON(total_bytes > ring->effective_size);
1632

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	if (unlikely(total_bytes > remain_usable)) {
		const int remain_actual = ring->size - ring->emit;

		if (bytes > remain_usable) {
			/*
			 * Not enough space for the basic request. So need to
			 * flush out the remainder and then wait for
			 * base + reserved.
			 */
			total_bytes += remain_actual;
			need_wrap = remain_actual | 1;
		} else  {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So we don't need an immediate
			 * wrap and only need to effectively wait for the
			 * reserved size from the start of ringbuffer.
			 */
			total_bytes = req->reserved_space + remain_actual;
		}
M
Mika Kuoppala 已提交
1653 1654
	}

1655 1656
	if (unlikely(total_bytes > ring->space)) {
		int ret = wait_for_space(req, total_bytes);
M
Mika Kuoppala 已提交
1657
		if (unlikely(ret))
1658
			return ERR_PTR(ret);
M
Mika Kuoppala 已提交
1659 1660
	}

1661
	if (unlikely(need_wrap)) {
1662 1663 1664
		need_wrap &= ~1;
		GEM_BUG_ON(need_wrap > ring->space);
		GEM_BUG_ON(ring->emit + need_wrap > ring->size);
1665

1666
		/* Fill the tail with MI_NOOP */
1667
		memset(ring->vaddr + ring->emit, 0, need_wrap);
1668
		ring->emit = 0;
1669
		ring->space -= need_wrap;
1670
	}
1671

1672
	GEM_BUG_ON(ring->emit > ring->size - bytes);
1673
	GEM_BUG_ON(ring->space < bytes);
1674
	cs = ring->vaddr + ring->emit;
1675
	GEM_DEBUG_EXEC(memset(cs, POISON_INUSE, bytes));
1676
	ring->emit += bytes;
1677
	ring->space -= bytes;
1678 1679

	return cs;
1680
}
1681

1682
/* Align the ring tail to a cacheline boundary */
1683
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
1684
{
1685
	int num_dwords =
1686
		(req->ring->emit & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1687
	u32 *cs;
1688 1689 1690 1691

	if (num_dwords == 0)
		return 0;

1692
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1693 1694 1695
	cs = intel_ring_begin(req, num_dwords);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1696 1697

	while (num_dwords--)
1698
		*cs++ = MI_NOOP;
1699

1700
	intel_ring_advance(req, cs);
1701 1702 1703 1704

	return 0;
}

1705
static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
1706
{
1707
	struct drm_i915_private *dev_priv = request->i915;
1708

1709 1710
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);

1711
       /* Every tail move must follow the sequence below */
1712 1713 1714 1715

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1716 1717
	I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
		      _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1718 1719

	/* Clear the context id. Here be magic! */
1720
	I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
1721

1722
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1723 1724 1725 1726 1727
	if (__intel_wait_for_register_fw(dev_priv,
					 GEN6_BSD_SLEEP_PSMI_CONTROL,
					 GEN6_BSD_SLEEP_INDICATOR,
					 0,
					 1000, 0, NULL))
1728
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1729

1730
	/* Now that the ring is fully powered up, update the tail */
1731
	i9xx_submit_request(request);
1732 1733 1734 1735

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1736 1737 1738 1739
	I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
		      _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1740 1741
}

1742
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
1743
{
1744
	u32 cmd, *cs;
1745

1746 1747 1748
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1749

1750
	cmd = MI_FLUSH_DW;
1751
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
1752
		cmd += 1;
1753 1754 1755 1756 1757 1758 1759 1760

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

1761 1762 1763 1764 1765 1766
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1767
	if (mode & EMIT_INVALIDATE)
1768 1769
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

1770 1771
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1772
	if (INTEL_GEN(req->i915) >= 8) {
1773 1774
		*cs++ = 0; /* upper addr */
		*cs++ = 0; /* value */
B
Ben Widawsky 已提交
1775
	} else  {
1776 1777
		*cs++ = 0;
		*cs++ = MI_NOOP;
B
Ben Widawsky 已提交
1778
	}
1779
	intel_ring_advance(req, cs);
1780
	return 0;
1781 1782
}

1783
static int
1784 1785 1786
gen8_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1787
{
1788
	bool ppgtt = USES_PPGTT(req->i915) &&
1789
			!(dispatch_flags & I915_DISPATCH_SECURE);
1790
	u32 *cs;
1791

1792 1793 1794
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1795 1796

	/* FIXME(BDW): Address space and security selectors. */
1797 1798 1799 1800 1801 1802
	*cs++ = MI_BATCH_BUFFER_START_GEN8 | (ppgtt << 8) | (dispatch_flags &
		I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
	*cs++ = lower_32_bits(offset);
	*cs++ = upper_32_bits(offset);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1803 1804 1805 1806

	return 0;
}

1807
static int
1808 1809 1810
hsw_emit_bb_start(struct drm_i915_gem_request *req,
		  u64 offset, u32 len,
		  unsigned int dispatch_flags)
1811
{
1812
	u32 *cs;
1813

1814 1815 1816
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1817

1818 1819 1820 1821
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
		(dispatch_flags & I915_DISPATCH_RS ?
		MI_BATCH_RESOURCE_STREAMER : 0);
1822
	/* bit0-7 is the length on GEN6+ */
1823 1824
	*cs++ = offset;
	intel_ring_advance(req, cs);
1825 1826 1827 1828

	return 0;
}

1829
static int
1830 1831 1832
gen6_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1833
{
1834
	u32 *cs;
1835

1836 1837 1838
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1839

1840 1841
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_NON_SECURE_I965);
1842
	/* bit0-7 is the length on GEN6+ */
1843 1844
	*cs++ = offset;
	intel_ring_advance(req, cs);
1845

1846
	return 0;
1847 1848
}

1849 1850
/* Blitter support (SandyBridge+) */

1851
static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Z
Zou Nan hai 已提交
1852
{
1853
	u32 cmd, *cs;
1854

1855 1856 1857
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1858

1859
	cmd = MI_FLUSH_DW;
1860
	if (INTEL_GEN(req->i915) >= 8)
B
Ben Widawsky 已提交
1861
		cmd += 1;
1862 1863 1864 1865 1866 1867 1868 1869

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

1870 1871 1872 1873 1874 1875
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1876
	if (mode & EMIT_INVALIDATE)
1877
		cmd |= MI_INVALIDATE_TLB;
1878 1879
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1880
	if (INTEL_GEN(req->i915) >= 8) {
1881 1882
		*cs++ = 0; /* upper addr */
		*cs++ = 0; /* value */
B
Ben Widawsky 已提交
1883
	} else  {
1884 1885
		*cs++ = 0;
		*cs++ = MI_NOOP;
B
Ben Widawsky 已提交
1886
	}
1887
	intel_ring_advance(req, cs);
R
Rodrigo Vivi 已提交
1888

1889
	return 0;
Z
Zou Nan hai 已提交
1890 1891
}

1892 1893 1894
static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
				       struct intel_engine_cs *engine)
{
1895
	struct drm_i915_gem_object *obj;
1896
	int ret, i;
1897

1898
	if (!i915_modparams.semaphores)
1899 1900
		return;

1901 1902 1903
	if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
		struct i915_vma *vma;

1904
		obj = i915_gem_object_create(dev_priv, PAGE_SIZE);
1905 1906
		if (IS_ERR(obj))
			goto err;
1907

1908
		vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
		if (IS_ERR(vma))
			goto err_obj;

		ret = i915_gem_object_set_to_gtt_domain(obj, false);
		if (ret)
			goto err_obj;

		ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
		if (ret)
			goto err_obj;

		dev_priv->semaphore = vma;
	}
1922 1923

	if (INTEL_GEN(dev_priv) >= 8) {
1924
		u32 offset = i915_ggtt_offset(dev_priv->semaphore);
1925

1926
		engine->semaphore.sync_to = gen8_ring_sync_to;
1927
		engine->semaphore.signal = gen8_xcs_signal;
1928 1929

		for (i = 0; i < I915_NUM_ENGINES; i++) {
1930
			u32 ring_offset;
1931 1932 1933 1934 1935 1936 1937 1938

			if (i != engine->id)
				ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
			else
				ring_offset = MI_SEMAPHORE_SYNC_INVALID;

			engine->semaphore.signal_ggtt[i] = ring_offset;
		}
1939
	} else if (INTEL_GEN(dev_priv) >= 6) {
1940
		engine->semaphore.sync_to = gen6_ring_sync_to;
1941
		engine->semaphore.signal = gen6_signal;
1942 1943 1944 1945 1946 1947 1948 1949

		/*
		 * The current semaphore is only applied on pre-gen8
		 * platform.  And there is no VCS2 ring on the pre-gen8
		 * platform. So the semaphore between RCS and VCS2 is
		 * initialized as INVALID.  Gen8 will initialize the
		 * sema between VCS2 and RCS later.
		 */
1950
		for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
1951 1952 1953
			static const struct {
				u32 wait_mbox;
				i915_reg_t mbox_reg;
1954 1955 1956 1957 1958
			} sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
				[RCS_HW] = {
					[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_RV,  .mbox_reg = GEN6_VRSYNC },
					[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_RB,  .mbox_reg = GEN6_BRSYNC },
					[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
1959
				},
1960 1961 1962 1963
				[VCS_HW] = {
					[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VR,  .mbox_reg = GEN6_RVSYNC },
					[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VB,  .mbox_reg = GEN6_BVSYNC },
					[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
1964
				},
1965 1966 1967 1968
				[BCS_HW] = {
					[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_BR,  .mbox_reg = GEN6_RBSYNC },
					[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_BV,  .mbox_reg = GEN6_VBSYNC },
					[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
1969
				},
1970 1971 1972 1973
				[VECS_HW] = {
					[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
					[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
					[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
1974 1975 1976 1977 1978
				},
			};
			u32 wait_mbox;
			i915_reg_t mbox_reg;

1979
			if (i == engine->hw_id) {
1980 1981 1982
				wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
				mbox_reg = GEN6_NOSYNC;
			} else {
1983 1984
				wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
				mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
1985 1986 1987 1988 1989
			}

			engine->semaphore.mbox.wait[i] = wait_mbox;
			engine->semaphore.mbox.signal[i] = mbox_reg;
		}
1990
	}
1991 1992 1993 1994 1995 1996 1997

	return;

err_obj:
	i915_gem_object_put(obj);
err:
	DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
1998
	i915_modparams.semaphores = 0;
1999 2000
}

2001 2002 2003
static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
				struct intel_engine_cs *engine)
{
2004 2005
	engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;

2006
	if (INTEL_GEN(dev_priv) >= 8) {
2007 2008
		engine->irq_enable = gen8_irq_enable;
		engine->irq_disable = gen8_irq_disable;
2009 2010
		engine->irq_seqno_barrier = gen6_seqno_barrier;
	} else if (INTEL_GEN(dev_priv) >= 6) {
2011 2012
		engine->irq_enable = gen6_irq_enable;
		engine->irq_disable = gen6_irq_disable;
2013 2014
		engine->irq_seqno_barrier = gen6_seqno_barrier;
	} else if (INTEL_GEN(dev_priv) >= 5) {
2015 2016
		engine->irq_enable = gen5_irq_enable;
		engine->irq_disable = gen5_irq_disable;
2017
		engine->irq_seqno_barrier = gen5_seqno_barrier;
2018
	} else if (INTEL_GEN(dev_priv) >= 3) {
2019 2020
		engine->irq_enable = i9xx_irq_enable;
		engine->irq_disable = i9xx_irq_disable;
2021
	} else {
2022 2023
		engine->irq_enable = i8xx_irq_enable;
		engine->irq_disable = i8xx_irq_disable;
2024 2025 2026
	}
}

2027 2028 2029
static void i9xx_set_default_submission(struct intel_engine_cs *engine)
{
	engine->submit_request = i9xx_submit_request;
2030
	engine->cancel_requests = cancel_requests;
2031 2032 2033

	engine->park = NULL;
	engine->unpark = NULL;
2034 2035 2036 2037
}

static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
{
2038
	i9xx_set_default_submission(engine);
2039 2040 2041
	engine->submit_request = gen6_bsd_submit_request;
}

2042 2043 2044
static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
				      struct intel_engine_cs *engine)
{
2045 2046 2047
	intel_ring_init_irq(dev_priv, engine);
	intel_ring_init_semaphores(dev_priv, engine);

2048
	engine->init_hw = init_ring_common;
2049
	engine->reset_hw = reset_ring_common;
2050

2051 2052 2053
	engine->context_pin = intel_ring_context_pin;
	engine->context_unpin = intel_ring_context_unpin;

2054 2055
	engine->request_alloc = ring_request_alloc;

2056
	engine->emit_breadcrumb = i9xx_emit_breadcrumb;
2057
	engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
2058
	if (i915_modparams.semaphores) {
2059 2060
		int num_rings;

2061
		engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
2062

2063
		num_rings = INTEL_INFO(dev_priv)->num_rings - 1;
2064 2065 2066 2067 2068 2069 2070 2071
		if (INTEL_GEN(dev_priv) >= 8) {
			engine->emit_breadcrumb_sz += num_rings * 6;
		} else {
			engine->emit_breadcrumb_sz += num_rings * 3;
			if (num_rings & 1)
				engine->emit_breadcrumb_sz++;
		}
	}
2072 2073

	engine->set_default_submission = i9xx_set_default_submission;
2074 2075

	if (INTEL_GEN(dev_priv) >= 8)
2076
		engine->emit_bb_start = gen8_emit_bb_start;
2077
	else if (INTEL_GEN(dev_priv) >= 6)
2078
		engine->emit_bb_start = gen6_emit_bb_start;
2079
	else if (INTEL_GEN(dev_priv) >= 4)
2080
		engine->emit_bb_start = i965_emit_bb_start;
2081
	else if (IS_I830(dev_priv) || IS_I845G(dev_priv))
2082
		engine->emit_bb_start = i830_emit_bb_start;
2083
	else
2084
		engine->emit_bb_start = i915_emit_bb_start;
2085 2086
}

2087
int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
2088
{
2089
	struct drm_i915_private *dev_priv = engine->i915;
2090
	int ret;
2091

2092 2093
	intel_ring_default_vfuncs(dev_priv, engine);

2094 2095
	if (HAS_L3_DPF(dev_priv))
		engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2096

2097
	if (INTEL_GEN(dev_priv) >= 8) {
2098
		engine->init_context = intel_rcs_ctx_init;
2099
		engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
2100
		engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
2101
		engine->emit_flush = gen8_render_ring_flush;
2102
		if (i915_modparams.semaphores) {
2103 2104
			int num_rings;

2105
			engine->semaphore.signal = gen8_rcs_signal;
2106

2107
			num_rings = INTEL_INFO(dev_priv)->num_rings - 1;
2108
			engine->emit_breadcrumb_sz += num_rings * 8;
2109
		}
2110
	} else if (INTEL_GEN(dev_priv) >= 6) {
2111
		engine->init_context = intel_rcs_ctx_init;
2112
		engine->emit_flush = gen7_render_ring_flush;
2113
		if (IS_GEN6(dev_priv))
2114
			engine->emit_flush = gen6_render_ring_flush;
2115
	} else if (IS_GEN5(dev_priv)) {
2116
		engine->emit_flush = gen4_render_ring_flush;
2117
	} else {
2118
		if (INTEL_GEN(dev_priv) < 4)
2119
			engine->emit_flush = gen2_render_ring_flush;
2120
		else
2121
			engine->emit_flush = gen4_render_ring_flush;
2122
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2123
	}
B
Ben Widawsky 已提交
2124

2125
	if (IS_HASWELL(dev_priv))
2126
		engine->emit_bb_start = hsw_emit_bb_start;
2127

2128 2129
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2130

2131
	ret = intel_init_ring_buffer(engine);
2132 2133 2134
	if (ret)
		return ret;

2135
	if (INTEL_GEN(dev_priv) >= 6) {
2136
		ret = intel_engine_create_scratch(engine, PAGE_SIZE);
2137 2138 2139
		if (ret)
			return ret;
	} else if (HAS_BROKEN_CS_TLB(dev_priv)) {
2140
		ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
2141 2142 2143 2144 2145
		if (ret)
			return ret;
	}

	return 0;
2146 2147
}

2148
int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
2149
{
2150
	struct drm_i915_private *dev_priv = engine->i915;
2151

2152 2153
	intel_ring_default_vfuncs(dev_priv, engine);

2154
	if (INTEL_GEN(dev_priv) >= 6) {
2155
		/* gen6 bsd needs a special wa for tail updates */
2156
		if (IS_GEN6(dev_priv))
2157
			engine->set_default_submission = gen6_bsd_set_default_submission;
2158
		engine->emit_flush = gen6_bsd_ring_flush;
2159
		if (INTEL_GEN(dev_priv) < 8)
2160
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2161
	} else {
2162
		engine->mmio_base = BSD_RING_BASE;
2163
		engine->emit_flush = bsd_ring_flush;
2164
		if (IS_GEN5(dev_priv))
2165
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2166
		else
2167
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2168 2169
	}

2170
	return intel_init_ring_buffer(engine);
2171
}
2172

2173
int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
2174
{
2175
	struct drm_i915_private *dev_priv = engine->i915;
2176 2177 2178

	intel_ring_default_vfuncs(dev_priv, engine);

2179
	engine->emit_flush = gen6_ring_flush;
2180
	if (INTEL_GEN(dev_priv) < 8)
2181
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2182

2183
	return intel_init_ring_buffer(engine);
2184
}
2185

2186
int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
2187
{
2188
	struct drm_i915_private *dev_priv = engine->i915;
2189 2190 2191

	intel_ring_default_vfuncs(dev_priv, engine);

2192
	engine->emit_flush = gen6_ring_flush;
2193

2194
	if (INTEL_GEN(dev_priv) < 8) {
2195
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2196 2197
		engine->irq_enable = hsw_vebox_irq_enable;
		engine->irq_disable = hsw_vebox_irq_disable;
2198
	}
B
Ben Widawsky 已提交
2199

2200
	return intel_init_ring_buffer(engine);
B
Ben Widawsky 已提交
2201
}