intel_ringbuffer.c 50.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31

32 33
#include <drm/drmP.h>
#include <drm/i915_drm.h>
34 35 36

#include "i915_drv.h"
#include "i915_gem_render_state.h"
37
#include "i915_trace.h"
38
#include "intel_drv.h"
39

40 41 42 43 44
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

45 46 47
static unsigned int __intel_ring_space(unsigned int head,
				       unsigned int tail,
				       unsigned int size)
48
{
49 50 51 52 53 54 55
	/*
	 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
	 * same cacheline, the Head Pointer must not be greater than the Tail
	 * Pointer."
	 */
	GEM_BUG_ON(!is_power_of_2(size));
	return (head - tail - CACHELINE_BYTES) & (size - 1);
56 57
}

58
unsigned int intel_ring_update_space(struct intel_ring *ring)
59
{
60 61 62 63 64 65
	unsigned int space;

	space = __intel_ring_space(ring->head, ring->emit, ring->size);

	ring->space = space;
	return space;
66 67
}

68
static int
69
gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
70
{
71
	u32 cmd, *cs;
72 73 74

	cmd = MI_FLUSH;

75
	if (mode & EMIT_INVALIDATE)
76 77
		cmd |= MI_READ_FLUSH;

78 79 80
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
81

82 83 84
	*cs++ = cmd;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
85 86 87 88 89

	return 0;
}

static int
90
gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
91
{
92
	u32 cmd, *cs;
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

122
	cmd = MI_FLUSH;
123
	if (mode & EMIT_INVALIDATE) {
124
		cmd |= MI_EXE_FLUSH;
125 126 127
		if (IS_G4X(req->i915) || IS_GEN5(req->i915))
			cmd |= MI_INVALIDATE_ISP;
	}
128

129 130 131
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
132

133 134 135
	*cs++ = cmd;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
136 137

	return 0;
138 139
}

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
178
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
179
{
180
	u32 scratch_addr =
181
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	u32 *cs;

	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0; /* low dword */
	*cs++ = 0; /* high dword */
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);

	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	*cs++ = 0;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
207 208 209 210 211

	return 0;
}

static int
212
gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
213
{
214
	u32 scratch_addr =
215
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
216
	u32 *cs, flags = 0;
217 218
	int ret;

219
	/* Force SNB workarounds for PIPE_CONTROL flushes */
220
	ret = intel_emit_post_sync_nonzero_flush(req);
221 222 223
	if (ret)
		return ret;

224 225 226 227
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
228
	if (mode & EMIT_FLUSH) {
229 230 231 232 233 234
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
235
		flags |= PIPE_CONTROL_CS_STALL;
236
	}
237
	if (mode & EMIT_INVALIDATE) {
238 239 240 241 242 243 244 245 246
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
247
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
248
	}
249

250 251 252
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
253

254 255 256 257 258
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	intel_ring_advance(req, cs);
259 260 261 262

	return 0;
}

263
static int
264
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
265
{
266
	u32 *cs;
267

268 269 270
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
271

272 273 274 275 276
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;
	intel_ring_advance(req, cs);
277 278 279 280

	return 0;
}

281
static int
282
gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
283
{
284
	u32 scratch_addr =
285
		i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
286
	u32 *cs, flags = 0;
287

288 289 290 291 292 293 294 295 296 297
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

298 299 300 301
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
302
	if (mode & EMIT_FLUSH) {
303 304
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
305
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
306
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
307
	}
308
	if (mode & EMIT_INVALIDATE) {
309 310 311 312 313 314
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
315
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
316 317 318 319
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
320
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
321

322 323
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

324 325 326
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
327
		gen7_render_ring_cs_stall_wa(req);
328 329
	}

330 331 332
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
333

334 335 336 337 338
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr;
	*cs++ = 0;
	intel_ring_advance(req, cs);
339 340 341 342

	return 0;
}

343
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
344
{
345
	struct drm_i915_private *dev_priv = engine->i915;
346 347 348
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
349
	if (INTEL_GEN(dev_priv) >= 4)
350 351 352 353
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

354
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
355
{
356
	struct drm_i915_private *dev_priv = engine->i915;
357
	i915_reg_t mmio;
358 359 360 361

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
362
	if (IS_GEN7(dev_priv)) {
363
		switch (engine->id) {
364 365 366 367 368 369
		/*
		 * No more rings exist on Gen7. Default case is only to shut up
		 * gcc switch check warning.
		 */
		default:
			GEM_BUG_ON(engine->id);
370 371 372 373 374 375 376 377 378 379 380 381 382
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
383
	} else if (IS_GEN6(dev_priv)) {
384
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
385
	} else {
386
		mmio = RING_HWS_PGA(engine->mmio_base);
387 388
	}

389 390 391
	if (INTEL_GEN(dev_priv) >= 6)
		I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);

392
	I915_WRITE(mmio, engine->status_page.ggtt_offset);
393 394
	POSTING_READ(mmio);

395
	/* Flush the TLB for this page */
396
	if (IS_GEN(dev_priv, 6, 7)) {
397
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
398 399

		/* ring should be idle before issuing a sync flush*/
400
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
401 402 403 404

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
405 406 407
		if (intel_wait_for_register(dev_priv,
					    reg, INSTPM_SYNC_FLUSH, 0,
					    1000))
408
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
409
				  engine->name);
410 411 412
	}
}

413
static bool stop_ring(struct intel_engine_cs *engine)
414
{
415
	struct drm_i915_private *dev_priv = engine->i915;
416

417
	if (INTEL_GEN(dev_priv) > 2) {
418
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
419 420 421 422 423
		if (intel_wait_for_register(dev_priv,
					    RING_MI_MODE(engine->mmio_base),
					    MODE_IDLE,
					    MODE_IDLE,
					    1000)) {
424 425
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
426 427 428 429
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
430
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
431
				return false;
432 433
		}
	}
434

435 436
	I915_WRITE_HEAD(engine, I915_READ_TAIL(engine));

437
	I915_WRITE_HEAD(engine, 0);
438
	I915_WRITE_TAIL(engine, 0);
439

440 441 442
	/* The ring must be empty before it is disabled */
	I915_WRITE_CTL(engine, 0);

443
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
444
}
445

446
static int init_ring_common(struct intel_engine_cs *engine)
447
{
448
	struct drm_i915_private *dev_priv = engine->i915;
449
	struct intel_ring *ring = engine->buffer;
450 451
	int ret = 0;

452
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
453

454
	if (!stop_ring(engine)) {
455
		/* G45 ring initialization often fails to reset head to zero */
456 457
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
458 459 460 461 462
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
463

464
		if (!stop_ring(engine)) {
465 466
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
467 468 469 470 471
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
472 473
			ret = -EIO;
			goto out;
474
		}
475 476
	}

477
	if (HWS_NEEDS_PHYSICAL(dev_priv))
478
		ring_setup_phys_status_page(engine);
479 480
	else
		intel_ring_setup_status_page(engine);
481

482
	intel_engine_reset_breadcrumbs(engine);
483

484
	/* Enforce ordering by reading HEAD register back */
485
	I915_READ_HEAD(engine);
486

487 488 489 490
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
491
	I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
492 493

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
494
	if (I915_READ_HEAD(engine))
495
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
496
			  engine->name, I915_READ_HEAD(engine));
497 498 499 500 501

	intel_ring_update_space(ring);
	I915_WRITE_HEAD(engine, ring->head);
	I915_WRITE_TAIL(engine, ring->tail);
	(void)I915_READ_TAIL(engine);
502

503
	I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
504 505

	/* If the head is still not zero, the ring is dead */
506 507 508
	if (intel_wait_for_register(dev_priv, RING_CTL(engine->mmio_base),
				    RING_VALID, RING_VALID,
				    50)) {
509
		DRM_ERROR("%s initialization failed "
510
			  "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
511 512 513
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
514 515
			  I915_READ_HEAD(engine), ring->head,
			  I915_READ_TAIL(engine), ring->tail,
516
			  I915_READ_START(engine),
517
			  i915_ggtt_offset(ring->vma));
518 519
		ret = -EIO;
		goto out;
520 521
	}

522
	intel_engine_init_hangcheck(engine);
523

524 525 526
	if (INTEL_GEN(dev_priv) > 2)
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));

527
out:
528
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
529 530

	return ret;
531 532
}

533 534 535
static void reset_ring_common(struct intel_engine_cs *engine,
			      struct drm_i915_gem_request *request)
{
536 537 538 539 540 541 542 543 544 545
	/*
	 * RC6 must be prevented until the reset is complete and the engine
	 * reinitialised. If it occurs in the middle of this sequence, the
	 * state written to/loaded from the power context is ill-defined (e.g.
	 * the PP_BASE_DIR may be lost).
	 */
	assert_forcewakes_active(engine->i915, FORCEWAKE_ALL);

	/*
	 * Try to restore the logical GPU state to match the continuation
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	 * of the request queue. If we skip the context/PD restore, then
	 * the next request may try to execute assuming that its context
	 * is valid and loaded on the GPU and so may try to access invalid
	 * memory, prompting repeated GPU hangs.
	 *
	 * If the request was guilty, we still restore the logical state
	 * in case the next request requires it (e.g. the aliasing ppgtt),
	 * but skip over the hung batch.
	 *
	 * If the request was innocent, we try to replay the request with
	 * the restored context.
	 */
	if (request) {
		struct drm_i915_private *dev_priv = request->i915;
		struct intel_context *ce = &request->ctx->engine[engine->id];
		struct i915_hw_ppgtt *ppgtt;

		if (ce->state) {
			I915_WRITE(CCID,
				   i915_ggtt_offset(ce->state) |
				   BIT(8) /* must be set! */ |
				   CCID_EXTENDED_STATE_SAVE |
				   CCID_EXTENDED_STATE_RESTORE |
				   CCID_EN);
		}

		ppgtt = request->ctx->ppgtt ?: engine->i915->mm.aliasing_ppgtt;
		if (ppgtt) {
			u32 pd_offset = ppgtt->pd.base.ggtt_offset << 10;

			I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
			I915_WRITE(RING_PP_DIR_BASE(engine), pd_offset);

			/* Wait for the PD reload to complete */
			if (intel_wait_for_register(dev_priv,
						    RING_PP_DIR_BASE(engine),
						    BIT(0), 0,
						    10))
				DRM_ERROR("Wait for reload of ppgtt page-directory timed out\n");
585

586 587 588 589
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
		}

		/* If the rq hung, jump to its breadcrumb and skip the batch */
590 591
		if (request->fence.error == -EIO)
			request->ring->head = request->postfix;
592 593 594
	} else {
		engine->legacy_active_context = NULL;
	}
595 596
}

597
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
598 599 600
{
	int ret;

601
	ret = intel_ring_workarounds_emit(req);
602 603 604
	if (ret != 0)
		return ret;

605
	ret = i915_gem_render_state_emit(req);
606
	if (ret)
607
		return ret;
608

609
	return 0;
610 611
}

612
static int init_render_ring(struct intel_engine_cs *engine)
613
{
614
	struct drm_i915_private *dev_priv = engine->i915;
615
	int ret = init_ring_common(engine);
616 617
	if (ret)
		return ret;
618

619
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
620
	if (IS_GEN(dev_priv, 4, 6))
621
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
622 623 624 625

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
626
	 *
627
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
628
	 */
629
	if (IS_GEN(dev_priv, 6, 7))
630 631
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

632
	/* Required for the hardware to program scanline values for waiting */
633
	/* WaEnableFlushTlbInvalidationMode:snb */
634
	if (IS_GEN6(dev_priv))
635
		I915_WRITE(GFX_MODE,
636
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
637

638
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
639
	if (IS_GEN7(dev_priv))
640
		I915_WRITE(GFX_MODE_GEN7,
641
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
642
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
643

644
	if (IS_GEN6(dev_priv)) {
645 646 647 648 649 650
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
651
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
652 653
	}

654
	if (IS_GEN(dev_priv, 6, 7))
655
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
656

657 658
	if (INTEL_INFO(dev_priv)->gen >= 6)
		I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
659

660
	return init_workarounds_ring(engine);
661 662
}

663
static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *cs)
664
{
665
	struct drm_i915_private *dev_priv = req->i915;
666
	struct intel_engine_cs *engine;
667
	enum intel_engine_id id;
C
Chris Wilson 已提交
668
	int num_rings = 0;
669

670
	for_each_engine(engine, dev_priv, id) {
671 672 673 674
		i915_reg_t mbox_reg;

		if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
			continue;
675

676
		mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
677
		if (i915_mmio_reg_valid(mbox_reg)) {
678 679 680
			*cs++ = MI_LOAD_REGISTER_IMM(1);
			*cs++ = i915_mmio_reg_offset(mbox_reg);
			*cs++ = req->global_seqno;
C
Chris Wilson 已提交
681
			num_rings++;
682 683
		}
	}
C
Chris Wilson 已提交
684
	if (num_rings & 1)
685
		*cs++ = MI_NOOP;
686

687
	return cs;
688 689
}

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
static void cancel_requests(struct intel_engine_cs *engine)
{
	struct drm_i915_gem_request *request;
	unsigned long flags;

	spin_lock_irqsave(&engine->timeline->lock, flags);

	/* Mark all submitted requests as skipped. */
	list_for_each_entry(request, &engine->timeline->requests, link) {
		GEM_BUG_ON(!request->global_seqno);
		if (!i915_gem_request_completed(request))
			dma_fence_set_error(&request->fence, -EIO);
	}
	/* Remaining _unready_ requests will be nop'ed when submitted */

	spin_unlock_irqrestore(&engine->timeline->lock, flags);
}

708 709 710 711
static void i9xx_submit_request(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->i915;

712 713
	i915_gem_request_submit(request);

714 715
	I915_WRITE_TAIL(request->engine,
			intel_ring_set_tail(request->ring, request->tail));
716 717
}

718
static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
719
{
720 721 722 723
	*cs++ = MI_STORE_DWORD_INDEX;
	*cs++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
	*cs++ = req->global_seqno;
	*cs++ = MI_USER_INTERRUPT;
724

725
	req->tail = intel_ring_offset(req, cs);
726
	assert_ring_tail_valid(req->ring, req->tail);
727 728
}

729 730
static const int i9xx_emit_breadcrumb_sz = 4;

731
/**
732
 * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
733 734 735 736 737 738
 *
 * @request - request to write to the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
739
static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
740
{
C
Chris Wilson 已提交
741
	return i9xx_emit_breadcrumb(req,
742
				    req->engine->semaphore.signal(req, cs));
743 744
}

745
static int
746 747
gen6_ring_sync_to(struct drm_i915_gem_request *req,
		  struct drm_i915_gem_request *signal)
748
{
749 750 751
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
752
	u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
753
	u32 *cs;
754

755
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
756

757 758 759
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
760

761
	*cs++ = dw1 | wait_mbox;
762 763 764 765
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
766 767 768 769
	*cs++ = signal->global_seqno - 1;
	*cs++ = 0;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
770 771 772 773

	return 0;
}

774
static void
775
gen5_seqno_barrier(struct intel_engine_cs *engine)
776
{
777 778 779
	/* MI_STORE are internally buffered by the GPU and not flushed
	 * either by MI_FLUSH or SyncFlush or any other combination of
	 * MI commands.
780
	 *
781 782 783 784 785 786 787
	 * "Only the submission of the store operation is guaranteed.
	 * The write result will be complete (coherent) some time later
	 * (this is practically a finite period but there is no guaranteed
	 * latency)."
	 *
	 * Empirically, we observe that we need a delay of at least 75us to
	 * be sure that the seqno write is visible by the CPU.
788
	 */
789
	usleep_range(125, 250);
790 791
}

792 793
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
794
{
795
	struct drm_i915_private *dev_priv = engine->i915;
796

797 798
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
799 800 801 802 803 804 805 806 807
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
808 809 810
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
811
	 */
812
	spin_lock_irq(&dev_priv->uncore.lock);
813
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
814
	spin_unlock_irq(&dev_priv->uncore.lock);
815 816
}

817 818
static void
gen5_irq_enable(struct intel_engine_cs *engine)
819
{
820
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
821 822 823
}

static void
824
gen5_irq_disable(struct intel_engine_cs *engine)
825
{
826
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
827 828
}

829 830
static void
i9xx_irq_enable(struct intel_engine_cs *engine)
831
{
832
	struct drm_i915_private *dev_priv = engine->i915;
833

834 835 836
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
	POSTING_READ_FW(RING_IMR(engine->mmio_base));
837 838
}

839
static void
840
i9xx_irq_disable(struct intel_engine_cs *engine)
841
{
842
	struct drm_i915_private *dev_priv = engine->i915;
843

844 845
	dev_priv->irq_mask |= engine->irq_enable_mask;
	I915_WRITE(IMR, dev_priv->irq_mask);
846 847
}

848 849
static void
i8xx_irq_enable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
850
{
851
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
852

853 854 855
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
	I915_WRITE16(IMR, dev_priv->irq_mask);
	POSTING_READ16(RING_IMR(engine->mmio_base));
C
Chris Wilson 已提交
856 857 858
}

static void
859
i8xx_irq_disable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
860
{
861
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
862

863 864
	dev_priv->irq_mask |= engine->irq_enable_mask;
	I915_WRITE16(IMR, dev_priv->irq_mask);
C
Chris Wilson 已提交
865 866
}

867
static int
868
bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
869
{
870
	u32 *cs;
871

872 873 874
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
875

876 877 878
	*cs++ = MI_FLUSH;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
879
	return 0;
880 881
}

882 883
static void
gen6_irq_enable(struct intel_engine_cs *engine)
884
{
885
	struct drm_i915_private *dev_priv = engine->i915;
886

887 888 889
	I915_WRITE_IMR(engine,
		       ~(engine->irq_enable_mask |
			 engine->irq_keep_mask));
890
	gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
891 892 893
}

static void
894
gen6_irq_disable(struct intel_engine_cs *engine)
895
{
896
	struct drm_i915_private *dev_priv = engine->i915;
897

898
	I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
899
	gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
900 901
}

902 903
static void
hsw_vebox_irq_enable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
904
{
905
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
906

907
	I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
908
	gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
909 910 911
}

static void
912
hsw_vebox_irq_disable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
913
{
914
	struct drm_i915_private *dev_priv = engine->i915;
B
Ben Widawsky 已提交
915

916
	I915_WRITE_IMR(engine, ~0);
917
	gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
918 919
}

920
static int
921 922 923
i965_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 length,
		   unsigned int dispatch_flags)
924
{
925
	u32 *cs;
926

927 928 929
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
930

931 932 933 934
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
		I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
	*cs++ = offset;
	intel_ring_advance(req, cs);
935

936 937 938
	return 0;
}

939 940
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
941 942
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
943
static int
944 945 946
i830_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
947
{
948
	u32 *cs, cs_offset = i915_ggtt_offset(req->engine->scratch);
949

950 951 952
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
953

954
	/* Evict the invalid PTE TLBs */
955 956 957 958 959 960 961
	*cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
	*cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
	*cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
	*cs++ = cs_offset;
	*cs++ = 0xdeadbeef;
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
962

963
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
964 965 966
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

967 968 969
		cs = intel_ring_begin(req, 6 + 2);
		if (IS_ERR(cs))
			return PTR_ERR(cs);
970 971 972 973 974

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
975 976 977 978 979 980 981 982 983 984
		*cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
		*cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
		*cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
		*cs++ = cs_offset;
		*cs++ = 4096;
		*cs++ = offset;

		*cs++ = MI_FLUSH;
		*cs++ = MI_NOOP;
		intel_ring_advance(req, cs);
985 986

		/* ... and execute it. */
987
		offset = cs_offset;
988
	}
989

990 991 992
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
993

994 995 996 997
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
	intel_ring_advance(req, cs);
998

999 1000 1001 1002
	return 0;
}

static int
1003 1004 1005
i915_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1006
{
1007
	u32 *cs;
1008

1009 1010 1011
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1012

1013 1014 1015 1016
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
	intel_ring_advance(req, cs);
1017 1018 1019 1020 1021

	return 0;
}


1022

1023 1024 1025
int intel_ring_pin(struct intel_ring *ring,
		   struct drm_i915_private *i915,
		   unsigned int offset_bias)
1026
{
1027
	enum i915_map_type map = HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
1028
	struct i915_vma *vma = ring->vma;
1029
	unsigned int flags;
1030
	void *addr;
1031 1032
	int ret;

1033
	GEM_BUG_ON(ring->vaddr);
1034

1035

1036 1037 1038
	flags = PIN_GLOBAL;
	if (offset_bias)
		flags |= PIN_OFFSET_BIAS | offset_bias;
1039
	if (vma->obj->stolen)
1040
		flags |= PIN_MAPPABLE;
1041

1042
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1043
		if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
1044 1045 1046 1047
			ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
		else
			ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
		if (unlikely(ret))
1048
			return ret;
1049
	}
1050

1051 1052 1053
	ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
	if (unlikely(ret))
		return ret;
1054

1055
	if (i915_vma_is_map_and_fenceable(vma))
1056 1057
		addr = (void __force *)i915_vma_pin_iomap(vma);
	else
1058
		addr = i915_gem_object_pin_map(vma->obj, map);
1059 1060
	if (IS_ERR(addr))
		goto err;
1061

1062 1063
	vma->obj->pin_global++;

1064
	ring->vaddr = addr;
1065
	return 0;
1066

1067 1068 1069
err:
	i915_vma_unpin(vma);
	return PTR_ERR(addr);
1070 1071
}

1072 1073 1074 1075 1076 1077 1078 1079 1080
void intel_ring_reset(struct intel_ring *ring, u32 tail)
{
	GEM_BUG_ON(!list_empty(&ring->request_list));
	ring->tail = tail;
	ring->head = tail;
	ring->emit = tail;
	intel_ring_update_space(ring);
}

1081 1082 1083 1084 1085
void intel_ring_unpin(struct intel_ring *ring)
{
	GEM_BUG_ON(!ring->vma);
	GEM_BUG_ON(!ring->vaddr);

1086 1087 1088
	/* Discard any unused bytes beyond that submitted to hw. */
	intel_ring_reset(ring, ring->tail);

1089
	if (i915_vma_is_map_and_fenceable(ring->vma))
1090
		i915_vma_unpin_iomap(ring->vma);
1091 1092
	else
		i915_gem_object_unpin_map(ring->vma->obj);
1093 1094
	ring->vaddr = NULL;

1095
	ring->vma->obj->pin_global--;
1096
	i915_vma_unpin(ring->vma);
1097 1098
}

1099 1100
static struct i915_vma *
intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
1101
{
1102
	struct drm_i915_gem_object *obj;
1103
	struct i915_vma *vma;
1104

1105
	obj = i915_gem_object_create_stolen(dev_priv, size);
1106
	if (!obj)
1107
		obj = i915_gem_object_create_internal(dev_priv, size);
1108 1109
	if (IS_ERR(obj))
		return ERR_CAST(obj);
1110

1111 1112 1113
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1114
	vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
1115 1116 1117 1118
	if (IS_ERR(vma))
		goto err;

	return vma;
1119

1120 1121 1122
err:
	i915_gem_object_put(obj);
	return vma;
1123 1124
}

1125 1126
struct intel_ring *
intel_engine_create_ring(struct intel_engine_cs *engine, int size)
1127
{
1128
	struct intel_ring *ring;
1129
	struct i915_vma *vma;
1130

1131
	GEM_BUG_ON(!is_power_of_2(size));
1132
	GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
1133

1134
	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
1135
	if (!ring)
1136 1137
		return ERR_PTR(-ENOMEM);

1138 1139
	INIT_LIST_HEAD(&ring->request_list);

1140 1141 1142 1143 1144 1145
	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
1146
	if (IS_I830(engine->i915) || IS_I845G(engine->i915))
1147 1148 1149 1150
		ring->effective_size -= 2 * CACHELINE_BYTES;

	intel_ring_update_space(ring);

1151 1152
	vma = intel_ring_create_vma(engine->i915, size);
	if (IS_ERR(vma)) {
1153
		kfree(ring);
1154
		return ERR_CAST(vma);
1155
	}
1156
	ring->vma = vma;
1157 1158 1159 1160 1161

	return ring;
}

void
1162
intel_ring_free(struct intel_ring *ring)
1163
{
1164 1165 1166 1167 1168
	struct drm_i915_gem_object *obj = ring->vma->obj;

	i915_vma_close(ring->vma);
	__i915_gem_object_release_unless_active(obj);

1169 1170 1171
	kfree(ring);
}

1172
static int context_pin(struct i915_gem_context *ctx)
1173 1174 1175 1176
{
	struct i915_vma *vma = ctx->engine[RCS].state;
	int ret;

1177 1178
	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out.
1179 1180 1181 1182
	 * We only want to do this on the first bind so that we do not stall
	 * on an active context (which by nature is already on the GPU).
	 */
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1183
		ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1184 1185 1186 1187
		if (ret)
			return ret;
	}

1188 1189
	return i915_vma_pin(vma, 0, I915_GTT_MIN_ALIGNMENT,
			    PIN_GLOBAL | PIN_HIGH);
1190 1191
}

1192 1193 1194 1195 1196 1197
static struct i915_vma *
alloc_context_vma(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
1198
	int err;
1199

1200
	obj = i915_gem_object_create(i915, engine->context_size);
1201 1202 1203
	if (IS_ERR(obj))
		return ERR_CAST(obj);

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	if (engine->default_state) {
		void *defaults, *vaddr;

		vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
		if (IS_ERR(vaddr)) {
			err = PTR_ERR(vaddr);
			goto err_obj;
		}

		defaults = i915_gem_object_pin_map(engine->default_state,
						   I915_MAP_WB);
		if (IS_ERR(defaults)) {
			err = PTR_ERR(defaults);
			goto err_map;
		}

		memcpy(vaddr, defaults, engine->context_size);

		i915_gem_object_unpin_map(engine->default_state);
		i915_gem_object_unpin_map(obj);
	}

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
	 */
	if (IS_IVYBRIDGE(i915)) {
		/* Ignore any error, regard it as a simple optimisation */
		i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
	}

	vma = i915_vma_instance(obj, &i915->ggtt.base, NULL);
1247 1248 1249 1250
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}
1251 1252

	return vma;
1253 1254 1255 1256 1257 1258

err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
	return ERR_PTR(err);
1259 1260
}

1261 1262 1263
static struct intel_ring *
intel_ring_context_pin(struct intel_engine_cs *engine,
		       struct i915_gem_context *ctx)
1264 1265 1266 1267
{
	struct intel_context *ce = &ctx->engine[engine->id];
	int ret;

1268
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1269

1270 1271
	if (likely(ce->pin_count++))
		goto out;
1272
	GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
1273

1274
	if (!ce->state && engine->context_size) {
1275 1276 1277 1278 1279
		struct i915_vma *vma;

		vma = alloc_context_vma(engine);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1280
			goto err;
1281 1282 1283 1284 1285
		}

		ce->state = vma;
	}

1286
	if (ce->state) {
1287
		ret = context_pin(ctx);
1288
		if (ret)
1289
			goto err;
1290

1291
		ce->state->obj->pin_global++;
1292 1293
	}

1294
	i915_gem_context_get(ctx);
1295

1296 1297 1298 1299 1300
out:
	/* One ringbuffer to rule them all */
	return engine->buffer;

err:
1301
	ce->pin_count = 0;
1302
	return ERR_PTR(ret);
1303 1304
}

1305 1306
static void intel_ring_context_unpin(struct intel_engine_cs *engine,
				     struct i915_gem_context *ctx)
1307 1308 1309
{
	struct intel_context *ce = &ctx->engine[engine->id];

1310
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1311
	GEM_BUG_ON(ce->pin_count == 0);
1312 1313 1314 1315

	if (--ce->pin_count)
		return;

1316 1317
	if (ce->state) {
		ce->state->obj->pin_global--;
1318
		i915_vma_unpin(ce->state);
1319
	}
1320

1321
	i915_gem_context_put(ctx);
1322 1323
}

1324
static int intel_init_ring_buffer(struct intel_engine_cs *engine)
1325
{
1326
	struct intel_ring *ring;
1327
	int err;
1328

1329 1330
	intel_engine_setup_common(engine);

1331 1332 1333
	err = intel_engine_init_common(engine);
	if (err)
		goto err;
1334

1335 1336
	ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
	if (IS_ERR(ring)) {
1337
		err = PTR_ERR(ring);
1338
		goto err;
1339 1340
	}

1341
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
1342 1343 1344 1345 1346
	err = intel_ring_pin(ring, engine->i915, I915_GTT_PAGE_SIZE);
	if (err)
		goto err_ring;

	GEM_BUG_ON(engine->buffer);
1347
	engine->buffer = ring;
1348

1349
	return 0;
1350

1351 1352 1353 1354 1355
err_ring:
	intel_ring_free(ring);
err:
	intel_engine_cleanup_common(engine);
	return err;
1356 1357
}

1358
void intel_engine_cleanup(struct intel_engine_cs *engine)
1359
{
1360
	struct drm_i915_private *dev_priv = engine->i915;
1361

1362 1363
	WARN_ON(INTEL_GEN(dev_priv) > 2 &&
		(I915_READ_MODE(engine) & MODE_IDLE) == 0);
1364

1365 1366
	intel_ring_unpin(engine->buffer);
	intel_ring_free(engine->buffer);
1367

1368 1369
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
1370

1371
	intel_engine_cleanup_common(engine);
1372

1373 1374
	dev_priv->engine[engine->id] = NULL;
	kfree(engine);
1375 1376
}

1377 1378 1379
void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
1380
	enum intel_engine_id id;
1381

1382
	/* Restart from the beginning of the rings for convenience */
1383
	for_each_engine(engine, dev_priv, id)
1384
		intel_ring_reset(engine->buffer, 0);
1385 1386
}

1387
static int ring_request_alloc(struct drm_i915_gem_request *request)
1388
{
1389
	int ret;
1390

1391 1392
	GEM_BUG_ON(!request->ctx->engine[request->engine->id].pin_count);

1393 1394 1395 1396
	/* Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
1397
	request->reserved_space += LEGACY_REQUEST_SIZE;
1398

1399 1400 1401
	ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
	if (ret)
		return ret;
1402

1403 1404 1405 1406
	ret = i915_switch_context(request);
	if (ret)
		return ret;

1407
	request->reserved_space -= LEGACY_REQUEST_SIZE;
1408
	return 0;
1409 1410
}

1411
static noinline int wait_for_space(struct intel_ring *ring, unsigned int bytes)
1412 1413
{
	struct drm_i915_gem_request *target;
1414 1415
	long timeout;

1416
	lockdep_assert_held(&ring->vma->vm->i915->drm.struct_mutex);
1417

1418
	if (intel_ring_update_space(ring) >= bytes)
1419 1420
		return 0;

1421
	list_for_each_entry(target, &ring->request_list, ring_link) {
1422
		/* Would completion of this request free enough space? */
1423 1424
		if (bytes <= __intel_ring_space(target->postfix,
						ring->emit, ring->size))
1425
			break;
1426
	}
1427

1428
	if (WARN_ON(&target->ring_link == &ring->request_list))
1429 1430
		return -ENOSPC;

1431 1432 1433 1434 1435
	timeout = i915_wait_request(target,
				    I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
				    MAX_SCHEDULE_TIMEOUT);
	if (timeout < 0)
		return timeout;
1436 1437 1438 1439 1440 1441

	i915_gem_request_retire_upto(target);

	intel_ring_update_space(ring);
	GEM_BUG_ON(ring->space < bytes);
	return 0;
1442 1443
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
int intel_ring_wait_for_space(struct intel_ring *ring, unsigned int bytes)
{
	GEM_BUG_ON(bytes > ring->effective_size);
	if (unlikely(bytes > ring->effective_size - ring->emit))
		bytes += ring->size - ring->emit;

	if (unlikely(bytes > ring->space)) {
		int ret = wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	GEM_BUG_ON(ring->space < bytes);
	return 0;
}

1460 1461
u32 *intel_ring_begin(struct drm_i915_gem_request *req,
		      unsigned int num_dwords)
M
Mika Kuoppala 已提交
1462
{
1463
	struct intel_ring *ring = req->ring;
1464 1465 1466 1467
	const unsigned int remain_usable = ring->effective_size - ring->emit;
	const unsigned int bytes = num_dwords * sizeof(u32);
	unsigned int need_wrap = 0;
	unsigned int total_bytes;
1468
	u32 *cs;
1469

1470 1471 1472
	/* Packets must be qword aligned. */
	GEM_BUG_ON(num_dwords & 1);

1473
	total_bytes = bytes + req->reserved_space;
1474
	GEM_BUG_ON(total_bytes > ring->effective_size);
1475

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	if (unlikely(total_bytes > remain_usable)) {
		const int remain_actual = ring->size - ring->emit;

		if (bytes > remain_usable) {
			/*
			 * Not enough space for the basic request. So need to
			 * flush out the remainder and then wait for
			 * base + reserved.
			 */
			total_bytes += remain_actual;
			need_wrap = remain_actual | 1;
		} else  {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So we don't need an immediate
			 * wrap and only need to effectively wait for the
			 * reserved size from the start of ringbuffer.
			 */
			total_bytes = req->reserved_space + remain_actual;
		}
M
Mika Kuoppala 已提交
1496 1497
	}

1498
	if (unlikely(total_bytes > ring->space)) {
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		int ret;

		/*
		 * Space is reserved in the ringbuffer for finalising the
		 * request, as that cannot be allowed to fail. During request
		 * finalisation, reserved_space is set to 0 to stop the
		 * overallocation and the assumption is that then we never need
		 * to wait (which has the risk of failing with EINTR).
		 *
		 * See also i915_gem_request_alloc() and i915_add_request().
		 */
		GEM_BUG_ON(!req->reserved_space);

		ret = wait_for_space(ring, total_bytes);
M
Mika Kuoppala 已提交
1513
		if (unlikely(ret))
1514
			return ERR_PTR(ret);
M
Mika Kuoppala 已提交
1515 1516
	}

1517
	if (unlikely(need_wrap)) {
1518 1519 1520
		need_wrap &= ~1;
		GEM_BUG_ON(need_wrap > ring->space);
		GEM_BUG_ON(ring->emit + need_wrap > ring->size);
1521

1522
		/* Fill the tail with MI_NOOP */
1523
		memset(ring->vaddr + ring->emit, 0, need_wrap);
1524
		ring->emit = 0;
1525
		ring->space -= need_wrap;
1526
	}
1527

1528
	GEM_BUG_ON(ring->emit > ring->size - bytes);
1529
	GEM_BUG_ON(ring->space < bytes);
1530
	cs = ring->vaddr + ring->emit;
1531
	GEM_DEBUG_EXEC(memset(cs, POISON_INUSE, bytes));
1532
	ring->emit += bytes;
1533
	ring->space -= bytes;
1534 1535

	return cs;
1536
}
1537

1538
/* Align the ring tail to a cacheline boundary */
1539
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
1540
{
1541
	int num_dwords =
1542
		(req->ring->emit & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1543
	u32 *cs;
1544 1545 1546 1547

	if (num_dwords == 0)
		return 0;

1548
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1549 1550 1551
	cs = intel_ring_begin(req, num_dwords);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1552 1553

	while (num_dwords--)
1554
		*cs++ = MI_NOOP;
1555

1556
	intel_ring_advance(req, cs);
1557 1558 1559 1560

	return 0;
}

1561
static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
1562
{
1563
	struct drm_i915_private *dev_priv = request->i915;
1564

1565 1566
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);

1567
       /* Every tail move must follow the sequence below */
1568 1569 1570 1571

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1572 1573
	I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
		      _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1574 1575

	/* Clear the context id. Here be magic! */
1576
	I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
1577

1578
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1579 1580 1581 1582 1583
	if (__intel_wait_for_register_fw(dev_priv,
					 GEN6_BSD_SLEEP_PSMI_CONTROL,
					 GEN6_BSD_SLEEP_INDICATOR,
					 0,
					 1000, 0, NULL))
1584
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1585

1586
	/* Now that the ring is fully powered up, update the tail */
1587
	i9xx_submit_request(request);
1588 1589 1590 1591

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1592 1593 1594 1595
	I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
		      _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1596 1597
}

1598
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
1599
{
1600
	u32 cmd, *cs;
1601

1602 1603 1604
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1605

1606
	cmd = MI_FLUSH_DW;
1607 1608 1609 1610 1611 1612 1613 1614

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

1615 1616 1617 1618 1619 1620
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1621
	if (mode & EMIT_INVALIDATE)
1622 1623
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

1624 1625
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1626
	*cs++ = 0;
1627 1628
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1629 1630 1631
	return 0;
}

1632
static int
1633 1634 1635
hsw_emit_bb_start(struct drm_i915_gem_request *req,
		  u64 offset, u32 len,
		  unsigned int dispatch_flags)
1636
{
1637
	u32 *cs;
1638

1639 1640 1641
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1642

1643 1644 1645 1646
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
		(dispatch_flags & I915_DISPATCH_RS ?
		MI_BATCH_RESOURCE_STREAMER : 0);
1647
	/* bit0-7 is the length on GEN6+ */
1648 1649
	*cs++ = offset;
	intel_ring_advance(req, cs);
1650 1651 1652 1653

	return 0;
}

1654
static int
1655 1656 1657
gen6_emit_bb_start(struct drm_i915_gem_request *req,
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1658
{
1659
	u32 *cs;
1660

1661 1662 1663
	cs = intel_ring_begin(req, 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1664

1665 1666
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_NON_SECURE_I965);
1667
	/* bit0-7 is the length on GEN6+ */
1668 1669
	*cs++ = offset;
	intel_ring_advance(req, cs);
1670

1671
	return 0;
1672 1673
}

1674 1675
/* Blitter support (SandyBridge+) */

1676
static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
Z
Zou Nan hai 已提交
1677
{
1678
	u32 cmd, *cs;
1679

1680 1681 1682
	cs = intel_ring_begin(req, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1683

1684
	cmd = MI_FLUSH_DW;
1685 1686 1687 1688 1689 1690 1691 1692

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

1693 1694 1695 1696 1697 1698
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1699
	if (mode & EMIT_INVALIDATE)
1700
		cmd |= MI_INVALIDATE_TLB;
1701 1702
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1703 1704
	*cs++ = 0;
	*cs++ = MI_NOOP;
1705
	intel_ring_advance(req, cs);
R
Rodrigo Vivi 已提交
1706

1707
	return 0;
Z
Zou Nan hai 已提交
1708 1709
}

1710 1711 1712
static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
				       struct intel_engine_cs *engine)
{
1713
	int i;
1714

1715
	if (!HAS_LEGACY_SEMAPHORES(dev_priv))
1716 1717
		return;

1718 1719 1720
	GEM_BUG_ON(INTEL_GEN(dev_priv) < 6);
	engine->semaphore.sync_to = gen6_ring_sync_to;
	engine->semaphore.signal = gen6_signal;
1721

1722 1723 1724 1725 1726 1727 1728 1729
	/*
	 * The current semaphore is only applied on pre-gen8
	 * platform.  And there is no VCS2 ring on the pre-gen8
	 * platform. So the semaphore between RCS and VCS2 is
	 * initialized as INVALID.
	 */
	for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
		static const struct {
1730 1731
			u32 wait_mbox;
			i915_reg_t mbox_reg;
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
		} sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
			[RCS_HW] = {
				[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_RV,  .mbox_reg = GEN6_VRSYNC },
				[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_RB,  .mbox_reg = GEN6_BRSYNC },
				[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
			},
			[VCS_HW] = {
				[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VR,  .mbox_reg = GEN6_RVSYNC },
				[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VB,  .mbox_reg = GEN6_BVSYNC },
				[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
			},
			[BCS_HW] = {
				[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_BR,  .mbox_reg = GEN6_RBSYNC },
				[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_BV,  .mbox_reg = GEN6_VBSYNC },
				[VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
			},
			[VECS_HW] = {
				[RCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
				[VCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
				[BCS_HW] =  { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
			},
		};
		u32 wait_mbox;
		i915_reg_t mbox_reg;
1756

1757 1758 1759 1760 1761 1762
		if (i == engine->hw_id) {
			wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
			mbox_reg = GEN6_NOSYNC;
		} else {
			wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
			mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
1763
		}
1764

1765 1766 1767
		engine->semaphore.mbox.wait[i] = wait_mbox;
		engine->semaphore.mbox.signal[i] = mbox_reg;
	}
1768 1769
}

1770 1771 1772
static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
				struct intel_engine_cs *engine)
{
1773 1774
	engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;

1775
	if (INTEL_GEN(dev_priv) >= 6) {
1776 1777
		engine->irq_enable = gen6_irq_enable;
		engine->irq_disable = gen6_irq_disable;
1778 1779
		engine->irq_seqno_barrier = gen6_seqno_barrier;
	} else if (INTEL_GEN(dev_priv) >= 5) {
1780 1781
		engine->irq_enable = gen5_irq_enable;
		engine->irq_disable = gen5_irq_disable;
1782
		engine->irq_seqno_barrier = gen5_seqno_barrier;
1783
	} else if (INTEL_GEN(dev_priv) >= 3) {
1784 1785
		engine->irq_enable = i9xx_irq_enable;
		engine->irq_disable = i9xx_irq_disable;
1786
	} else {
1787 1788
		engine->irq_enable = i8xx_irq_enable;
		engine->irq_disable = i8xx_irq_disable;
1789 1790 1791
	}
}

1792 1793 1794
static void i9xx_set_default_submission(struct intel_engine_cs *engine)
{
	engine->submit_request = i9xx_submit_request;
1795
	engine->cancel_requests = cancel_requests;
1796 1797 1798

	engine->park = NULL;
	engine->unpark = NULL;
1799 1800 1801 1802
}

static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
{
1803
	i9xx_set_default_submission(engine);
1804 1805 1806
	engine->submit_request = gen6_bsd_submit_request;
}

1807 1808 1809
static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
				      struct intel_engine_cs *engine)
{
1810 1811 1812
	/* gen8+ are only supported with execlists */
	GEM_BUG_ON(INTEL_GEN(dev_priv) >= 8);

1813 1814 1815
	intel_ring_init_irq(dev_priv, engine);
	intel_ring_init_semaphores(dev_priv, engine);

1816
	engine->init_hw = init_ring_common;
1817
	engine->reset_hw = reset_ring_common;
1818

1819 1820 1821
	engine->context_pin = intel_ring_context_pin;
	engine->context_unpin = intel_ring_context_unpin;

1822 1823
	engine->request_alloc = ring_request_alloc;

1824
	engine->emit_breadcrumb = i9xx_emit_breadcrumb;
1825
	engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
1826
	if (HAS_LEGACY_SEMAPHORES(dev_priv)) {
1827 1828
		int num_rings;

1829
		engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
1830

1831
		num_rings = INTEL_INFO(dev_priv)->num_rings - 1;
1832 1833 1834
		engine->emit_breadcrumb_sz += num_rings * 3;
		if (num_rings & 1)
			engine->emit_breadcrumb_sz++;
1835
	}
1836 1837

	engine->set_default_submission = i9xx_set_default_submission;
1838

1839
	if (INTEL_GEN(dev_priv) >= 6)
1840
		engine->emit_bb_start = gen6_emit_bb_start;
1841
	else if (INTEL_GEN(dev_priv) >= 4)
1842
		engine->emit_bb_start = i965_emit_bb_start;
1843
	else if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1844
		engine->emit_bb_start = i830_emit_bb_start;
1845
	else
1846
		engine->emit_bb_start = i915_emit_bb_start;
1847 1848
}

1849
int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
1850
{
1851
	struct drm_i915_private *dev_priv = engine->i915;
1852
	int ret;
1853

1854 1855
	intel_ring_default_vfuncs(dev_priv, engine);

1856 1857
	if (HAS_L3_DPF(dev_priv))
		engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1858

1859
	if (INTEL_GEN(dev_priv) >= 6) {
1860
		engine->init_context = intel_rcs_ctx_init;
1861
		engine->emit_flush = gen7_render_ring_flush;
1862
		if (IS_GEN6(dev_priv))
1863
			engine->emit_flush = gen6_render_ring_flush;
1864
	} else if (IS_GEN5(dev_priv)) {
1865
		engine->emit_flush = gen4_render_ring_flush;
1866
	} else {
1867
		if (INTEL_GEN(dev_priv) < 4)
1868
			engine->emit_flush = gen2_render_ring_flush;
1869
		else
1870
			engine->emit_flush = gen4_render_ring_flush;
1871
		engine->irq_enable_mask = I915_USER_INTERRUPT;
1872
	}
B
Ben Widawsky 已提交
1873

1874
	if (IS_HASWELL(dev_priv))
1875
		engine->emit_bb_start = hsw_emit_bb_start;
1876

1877
	engine->init_hw = init_render_ring;
1878

1879
	ret = intel_init_ring_buffer(engine);
1880 1881 1882
	if (ret)
		return ret;

1883
	if (INTEL_GEN(dev_priv) >= 6) {
1884
		ret = intel_engine_create_scratch(engine, PAGE_SIZE);
1885 1886 1887
		if (ret)
			return ret;
	} else if (HAS_BROKEN_CS_TLB(dev_priv)) {
1888
		ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
1889 1890 1891 1892 1893
		if (ret)
			return ret;
	}

	return 0;
1894 1895
}

1896
int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
1897
{
1898
	struct drm_i915_private *dev_priv = engine->i915;
1899

1900 1901
	intel_ring_default_vfuncs(dev_priv, engine);

1902
	if (INTEL_GEN(dev_priv) >= 6) {
1903
		/* gen6 bsd needs a special wa for tail updates */
1904
		if (IS_GEN6(dev_priv))
1905
			engine->set_default_submission = gen6_bsd_set_default_submission;
1906
		engine->emit_flush = gen6_bsd_ring_flush;
1907
		engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1908
	} else {
1909
		engine->mmio_base = BSD_RING_BASE;
1910
		engine->emit_flush = bsd_ring_flush;
1911
		if (IS_GEN5(dev_priv))
1912
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1913
		else
1914
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1915 1916
	}

1917
	return intel_init_ring_buffer(engine);
1918
}
1919

1920
int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
1921
{
1922
	struct drm_i915_private *dev_priv = engine->i915;
1923 1924 1925

	intel_ring_default_vfuncs(dev_priv, engine);

1926
	engine->emit_flush = gen6_ring_flush;
1927
	engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
1928

1929
	return intel_init_ring_buffer(engine);
1930
}
1931

1932
int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1933
{
1934
	struct drm_i915_private *dev_priv = engine->i915;
1935 1936 1937

	intel_ring_default_vfuncs(dev_priv, engine);

1938
	engine->emit_flush = gen6_ring_flush;
1939 1940 1941
	engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
	engine->irq_enable = hsw_vebox_irq_enable;
	engine->irq_disable = hsw_vebox_irq_disable;
B
Ben Widawsky 已提交
1942

1943
	return intel_init_ring_buffer(engine);
B
Ben Widawsky 已提交
1944
}