nouveau_bo.c 40.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drv.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40
#include "nouveau_mem.h"
41
#include "nouveau_vmm.h"
42

43 44 45 46
#include <nvif/class.h>
#include <nvif/if500b.h>
#include <nvif/if900b.h>

47 48 49 50 51
/*
 * NV10-NV40 tiling helpers
 */

static void
52 53
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
54
{
55
	struct nouveau_drm *drm = nouveau_drm(dev);
56
	int i = reg - drm->tile.reg;
57
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
B
Ben Skeggs 已提交
58
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
59

60
	nouveau_fence_unref(&reg->fence);
61 62

	if (tile->pitch)
63
		nvkm_fb_tile_fini(fb, i, tile);
64 65

	if (pitch)
66
		nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
67

68
	nvkm_fb_tile_prog(fb, i, tile);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct dma_fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105
		   u32 size, u32 pitch, u32 zeta)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

B
Ben Skeggs 已提交
112
	for (i = 0; i < fb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
119
		} else if (tile && fb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
128
		nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
129 130 131
	return found;
}

132 133 134
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
135 136
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
137 138
	struct nouveau_bo *nvbo = nouveau_bo(bo);

139
	WARN_ON(nvbo->pin_refcnt > 0);
140
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
141 142 143 144 145 146 147 148

	/*
	 * If nouveau_bo_new() allocated this buffer, the GEM object was never
	 * initialized, so don't attempt to release it.
	 */
	if (bo->base.dev)
		drm_gem_object_release(&bo->base);

149 150 151
	kfree(nvbo);
}

B
Ben Skeggs 已提交
152 153 154 155 156 157 158 159
static inline u64
roundup_64(u64 x, u32 y)
{
	x += y - 1;
	do_div(x, y);
	return x * y;
}

160
static void
161
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
B
Ben Skeggs 已提交
162
		       int *align, u64 *size)
163
{
164
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
165
	struct nvif_device *device = &drm->client.device;
166

167
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
168
		if (nvbo->mode) {
169
			if (device->info.chipset >= 0x40) {
170
				*align = 65536;
171
				*size = roundup_64(*size, 64 * nvbo->mode);
172

173
			} else if (device->info.chipset >= 0x30) {
174
				*align = 32768;
175
				*size = roundup_64(*size, 64 * nvbo->mode);
176

177
			} else if (device->info.chipset >= 0x20) {
178
				*align = 16384;
179
				*size = roundup_64(*size, 64 * nvbo->mode);
180

181
			} else if (device->info.chipset >= 0x10) {
182
				*align = 16384;
183
				*size = roundup_64(*size, 32 * nvbo->mode);
184 185
			}
		}
186
	} else {
187 188
		*size = roundup_64(*size, (1 << nvbo->page));
		*align = max((1 <<  nvbo->page), *align);
189 190
	}

B
Ben Skeggs 已提交
191
	*size = roundup_64(*size, PAGE_SIZE);
192 193
}

194
struct nouveau_bo *
195 196
nouveau_bo_alloc(struct nouveau_cli *cli, u64 *size, int *align, u32 flags,
		 u32 tile_mode, u32 tile_flags)
197
{
198
	struct nouveau_drm *drm = cli->drm;
199
	struct nouveau_bo *nvbo;
200
	struct nvif_mmu *mmu = &cli->mmu;
201
	struct nvif_vmm *vmm = cli->svm.cli ? &cli->svm.vmm : &cli->vmm.vmm;
202
	int i, pi = -1;
203

204 205
	if (!*size) {
		NV_WARN(drm, "skipped size %016llx\n", *size);
206
		return ERR_PTR(-EINVAL);
207
	}
D
Dave Airlie 已提交
208

209 210
	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
211
		return ERR_PTR(-ENOMEM);
212 213
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
214
	INIT_LIST_HEAD(&nvbo->vma_list);
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217 218 219 220 221 222 223 224
	/* This is confusing, and doesn't actually mean we want an uncached
	 * mapping, but is what NOUVEAU_GEM_DOMAIN_COHERENT gets translated
	 * into in nouveau_gem_new().
	 */
	if (flags & TTM_PL_FLAG_UNCACHED) {
		/* Determine if we can get a cache-coherent map, forcing
		 * uncached mapping if we can't.
		 */
225
		if (!nouveau_drm_use_coherent_gpu_mapping(drm))
226 227
			nvbo->force_coherent = true;
	}
228

229 230
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
		nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
231 232
		if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
			kfree(nvbo);
233
			return ERR_PTR(-EINVAL);
234 235 236
		}

		nvbo->comp = mmu->kind[nvbo->kind] != nvbo->kind;
237 238 239 240
	} else
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
		nvbo->kind = (tile_flags & 0x00007f00) >> 8;
		nvbo->comp = (tile_flags & 0x00030000) >> 16;
241 242
		if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
			kfree(nvbo);
243
			return ERR_PTR(-EINVAL);
244
		}
245 246 247 248 249 250
	} else {
		nvbo->zeta = (tile_flags & 0x00000007);
	}
	nvbo->mode = tile_mode;
	nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);

251 252 253 254 255 256 257 258 259 260 261 262
	/* Determine the desirable target GPU page size for the buffer. */
	for (i = 0; i < vmm->page_nr; i++) {
		/* Because we cannot currently allow VMM maps to fail
		 * during buffer migration, we need to determine page
		 * size for the buffer up-front, and pre-allocate its
		 * page tables.
		 *
		 * Skip page sizes that can't support needed domains.
		 */
		if (cli->device.info.family > NV_DEVICE_INFO_V0_CURIE &&
		    (flags & TTM_PL_FLAG_VRAM) && !vmm->page[i].vram)
			continue;
263 264
		if ((flags & TTM_PL_FLAG_TT) &&
		    (!vmm->page[i].host || vmm->page[i].shift > PAGE_SHIFT))
265 266 267 268 269 270 271 272 273 274
			continue;

		/* Select this page size if it's the first that supports
		 * the potential memory domains, or when it's compatible
		 * with the requested compression settings.
		 */
		if (pi < 0 || !nvbo->comp || vmm->page[i].comp)
			pi = i;

		/* Stop once the buffer is larger than the current page size. */
275
		if (*size >= 1ULL << vmm->page[i].shift)
276 277 278 279
			break;
	}

	if (WARN_ON(pi < 0))
280
		return ERR_PTR(-EINVAL);
281 282 283 284 285 286

	/* Disable compression if suitable settings couldn't be found. */
	if (nvbo->comp && !vmm->page[pi].comp) {
		if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
			nvbo->kind = mmu->kind[nvbo->kind];
		nvbo->comp = 0;
287
	}
288
	nvbo->page = vmm->page[pi].shift;
289

290 291
	nouveau_bo_fixup_align(nvbo, flags, align, size);

292 293 294 295 296 297 298 299 300 301 302 303 304
	return nvbo;
}

int
nouveau_bo_init(struct nouveau_bo *nvbo, u64 size, int align, u32 flags,
		struct sg_table *sg, struct dma_resv *robj)
{
	int type = sg ? ttm_bo_type_sg : ttm_bo_type_device;
	size_t acc_size;
	int ret;

	acc_size = ttm_bo_dma_acc_size(nvbo->bo.bdev, size, sizeof(*nvbo));

305 306
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
307

308 309 310
	ret = ttm_bo_init(nvbo->bo.bdev, &nvbo->bo, size, type,
			  &nvbo->placement, align >> PAGE_SHIFT, false,
			  acc_size, sg, robj, nouveau_bo_del_ttm);
311 312 313 314 315
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

316 317 318 319 320 321 322 323 324 325 326 327
	return 0;
}

int
nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
	       struct sg_table *sg, struct dma_resv *robj,
	       struct nouveau_bo **pnvbo)
{
	struct nouveau_bo *nvbo;
	int ret;

328 329
	nvbo = nouveau_bo_alloc(cli, &size, &align, flags, tile_mode,
				tile_flags);
330 331 332 333 334 335 336
	if (IS_ERR(nvbo))
		return PTR_ERR(nvbo);

	ret = nouveau_bo_init(nvbo, size, align, flags, sg, robj);
	if (ret)
		return ret;

337 338 339 340
	*pnvbo = nvbo;
	return 0;
}

341
static void
342
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
343 344 345 346
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
347
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
348
	if (type & TTM_PL_FLAG_TT)
349
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
350
	if (type & TTM_PL_FLAG_SYSTEM)
351
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
352 353
}

354 355 356
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
357
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
358
	u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
359
	unsigned i, fpfn, lpfn;
360

361
	if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
362
	    nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
363
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
364 365 366 367 368 369
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
370
		if (nvbo->zeta) {
371 372
			fpfn = vram_pages / 2;
			lpfn = ~0;
373
		} else {
374 375 376 377 378 379 380 381 382 383
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
384 385 386 387
		}
	}
}

388
void
389
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
390
{
391
	struct ttm_placement *pl = &nvbo->placement;
392 393 394
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
395 396 397 398 399 400 401 402

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
403 404

	set_placement_range(nvbo, type);
405 406 407
}

int
408
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
409
{
410
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
411
	struct ttm_buffer_object *bo = &nvbo->bo;
412
	bool force = false, evict = false;
413
	int ret;
414

415
	ret = ttm_bo_reserve(bo, false, false, NULL);
416
	if (ret)
417
		return ret;
418

419
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
420
	    memtype == TTM_PL_FLAG_VRAM && contig) {
421 422
		if (!nvbo->contig) {
			nvbo->contig = true;
423
			force = true;
424
			evict = true;
425
		}
426 427
	}

428 429 430 431 432 433 434 435
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
436
		goto out;
437 438 439 440 441 442 443 444
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
445

446
	nvbo->pin_refcnt++;
447
	nouveau_bo_placement_set(nvbo, memtype, 0);
448

449 450 451 452 453
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
454
	ret = nouveau_bo_validate(nvbo, false, false);
455 456
	if (ret)
		goto out;
457
	nvbo->pin_refcnt++;
458 459 460 461 462 463 464 465 466 467

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
468
	}
469

470
out:
471
	if (force && ret)
472
		nvbo->contig = false;
473
	ttm_bo_unreserve(bo);
474 475 476 477 478 479
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
480
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
481
	struct ttm_buffer_object *bo = &nvbo->bo;
482
	int ret, ref;
483

484
	ret = ttm_bo_reserve(bo, false, false, NULL);
485 486 487
	if (ret)
		return ret;

488 489 490
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
491 492
		goto out;

493
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
494

495
	ret = nouveau_bo_validate(nvbo, false, false);
496 497 498
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
499
			drm->gem.vram_available += bo->mem.size;
500 501
			break;
		case TTM_PL_TT:
502
			drm->gem.gart_available += bo->mem.size;
503 504 505 506 507 508
			break;
		default:
			break;
		}
	}

509
out:
510 511 512 513 514 515 516 517 518
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

519
	ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
520 521 522
	if (ret)
		return ret;

523
	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
524

525 526 527 528 529 530 531
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
532 533 534
	if (!nvbo)
		return;

535
	ttm_bo_kunmap(&nvbo->kmap);
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
553 554
		dma_sync_single_for_device(drm->dev->dev,
					   ttm_dma->dma_address[i],
555
					   PAGE_SIZE, DMA_TO_DEVICE);
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
573
		dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
574
					PAGE_SIZE, DMA_FROM_DEVICE);
575 576
}

577 578
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
579
		    bool no_wait_gpu)
580
{
581
	struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
582 583
	int ret;

584
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, &ctx);
585 586 587
	if (ret)
		return ret;

588 589
	nouveau_bo_sync_for_device(nvbo);

590 591 592
	return 0;
}

593 594 595 596 597
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
598

599
	mem += index;
600

601 602 603 604 605 606 607 608 609 610 611
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
612

613
	mem += index;
614

615 616 617 618 619 620 621 622 623 624 625
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
626

627
	mem += index;
628

629 630 631 632 633 634
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

635
static struct ttm_tt *
636
nouveau_ttm_tt_create(struct ttm_buffer_object *bo, uint32_t page_flags)
637
{
D
Daniel Vetter 已提交
638
#if IS_ENABLED(CONFIG_AGP)
639
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
640

641
	if (drm->agp.bridge) {
642
		return ttm_agp_tt_create(bo, drm->agp.bridge, page_flags);
643
	}
644
#endif
645

646
	return nouveau_sgdma_create_ttm(bo, page_flags);
647 648 649 650 651 652 653 654
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
655
	case TTM_PL_VRAM:
656 657
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
658
		break;
659
	default:
660
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
661 662
		break;
	}
663 664

	*pl = nvbo->placement;
665 666 667
}


668 669 670 671 672 673
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
674
		OUT_RING  (chan, handle & 0x0000ffff);
675 676 677 678 679
		FIRE_RING (chan);
	}
	return ret;
}

680 681
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
682
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
683
{
684
	struct nouveau_mem *mem = nouveau_mem(old_reg);
685 686
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
687
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
688 689 690 691
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
692 693 694
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
695
		OUT_RING  (chan, new_reg->num_pages);
696
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
697 698 699 700
	}
	return ret;
}

701 702 703 704 705 706 707 708 709 710 711
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

712 713
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
714
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
715
{
716 717 718
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
719
	u32 page_count = new_reg->num_pages;
720 721
	int ret;

722
	page_count = new_reg->num_pages;
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
750 751
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
752
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
B
Ben Skeggs 已提交
753
{
754 755 756
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
757
	u32 page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
758 759
	int ret;

760
	page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
761 762 763 764 765 766 767
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

768
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
769 770
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
771
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
772 773 774 775 776 777
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
778
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
779 780 781 782 783 784 785 786 787 788
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

789 790
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
791
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
792
{
793 794 795
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
796
	u32 page_count = new_reg->num_pages;
797 798
	int ret;

799
	page_count = new_reg->num_pages;
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

827 828
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
829
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
830
{
831
	struct nouveau_mem *mem = nouveau_mem(old_reg);
832 833 834
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
835 836 837 838
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
839
		OUT_RING  (chan, 0x00000000 /* COPY */);
840
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
841 842 843 844
	}
	return ret;
}

845 846
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
847
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
848
{
849
	struct nouveau_mem *mem = nouveau_mem(old_reg);
850 851 852
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
853
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
854 855 856 857
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
858 859 860 861 862
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

863 864 865
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
866
	int ret = RING_SPACE(chan, 6);
867
	if (ret == 0) {
868 869 870
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
871 872 873
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
874 875 876 877 878
	}

	return ret;
}

879
static int
880
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
881
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
882
{
883
	struct nouveau_mem *mem = nouveau_mem(old_reg);
884
	u64 length = (new_reg->num_pages << PAGE_SHIFT);
885 886 887 888
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
	int src_tiled = !!mem->kind;
	int dst_tiled = !!nouveau_mem(new_reg)->kind;
889 890
	int ret;

891 892 893
	while (length) {
		u32 amount, stride, height;

894 895 896 897
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

898 899
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
900 901
		height  = amount / stride;

902
		if (src_tiled) {
903
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
904
			OUT_RING  (chan, 0);
905
			OUT_RING  (chan, 0);
906 907 908 909 910 911
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
912
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
913 914
			OUT_RING  (chan, 1);
		}
915
		if (dst_tiled) {
916
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
917
			OUT_RING  (chan, 0);
918
			OUT_RING  (chan, 0);
919 920 921 922 923 924
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
925
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
926 927 928
			OUT_RING  (chan, 1);
		}

929
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
930 931
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
932
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
933 934 935 936 937 938 939 940
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
941
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
942 943 944 945 946
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
947 948
	}

949 950 951
	return 0;
}

952 953 954
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
955
	int ret = RING_SPACE(chan, 4);
956
	if (ret == 0) {
957 958 959
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
960
		OUT_RING  (chan, chan->drm->ntfy.handle);
961 962 963 964 965
	}

	return ret;
}

966 967
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
968
		      struct nouveau_channel *chan, struct ttm_mem_reg *reg)
969
{
970
	if (reg->mem_type == TTM_PL_TT)
971
		return NvDmaTT;
972
	return chan->vram.handle;
973 974
}

975 976
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
977
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
978
{
979 980 981
	u32 src_offset = old_reg->start << PAGE_SHIFT;
	u32 dst_offset = new_reg->start << PAGE_SHIFT;
	u32 page_count = new_reg->num_pages;
982 983 984 985 986 987
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

988
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
989 990
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
991

992
	page_count = new_reg->num_pages;
993 994 995 996 997 998
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
999

1000
		BEGIN_NV04(chan, NvSubCopy,
1001
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
1002 1003 1004 1005 1006 1007 1008 1009
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
1010
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
1011
		OUT_RING  (chan, 0);
1012 1013 1014 1015 1016 1017

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

1018 1019 1020
	return 0;
}

1021
static int
1022
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1023
		     struct ttm_mem_reg *reg)
1024
{
1025 1026
	struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
	struct nouveau_mem *new_mem = nouveau_mem(reg);
1027
	struct nvif_vmm *vmm = &drm->client.vmm.vmm;
1028 1029
	int ret;

1030 1031
	ret = nvif_vmm_get(vmm, LAZY, false, old_mem->mem.page, 0,
			   old_mem->mem.size, &old_mem->vma[0]);
1032 1033 1034
	if (ret)
		return ret;

1035 1036 1037 1038
	ret = nvif_vmm_get(vmm, LAZY, false, new_mem->mem.page, 0,
			   new_mem->mem.size, &old_mem->vma[1]);
	if (ret)
		goto done;
1039

1040 1041 1042 1043 1044 1045 1046
	ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
	if (ret)
		goto done;

	ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
done:
	if (ret) {
1047 1048
		nvif_vmm_put(vmm, &old_mem->vma[1]);
		nvif_vmm_put(vmm, &old_mem->vma[0]);
1049
	}
1050 1051 1052
	return 0;
}

1053 1054
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1055
		     bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1056
{
1057
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1058
	struct nouveau_channel *chan = drm->ttm.chan;
1059
	struct nouveau_cli *cli = (void *)chan->user.client;
1060
	struct nouveau_fence *fence;
1061 1062
	int ret;

1063
	/* create temporary vmas for the transfer and attach them to the
1064
	 * old nvkm_mem node, these will get cleaned up after ttm has
1065
	 * destroyed the ttm_mem_reg
1066
	 */
1067
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1068
		ret = nouveau_bo_move_prep(drm, bo, new_reg);
1069
		if (ret)
1070
			return ret;
1071 1072
	}

1073
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1074
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1075
	if (ret == 0) {
1076
		ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
1077 1078 1079
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1080 1081
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1082
								evict,
1083
								new_reg);
1084 1085 1086
				nouveau_fence_unref(&fence);
			}
		}
1087
	}
1088
	mutex_unlock(&cli->mutex);
1089
	return ret;
1090 1091
}

1092
void
1093
nouveau_bo_move_init(struct nouveau_drm *drm)
1094
{
1095
	static const struct _method_table {
1096
		const char *name;
1097
		int engine;
1098
		s32 oclass;
1099 1100 1101 1102 1103
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
B
Ben Skeggs 已提交
1104 1105
		{  "COPY", 4, 0xc5b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc5b5, nve0_bo_move_copy, nvc0_bo_move_init },
1106 1107
		{  "COPY", 4, 0xc3b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc3b5, nve0_bo_move_copy, nvc0_bo_move_init },
1108 1109
		{  "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
1110 1111
		{  "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1112 1113
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1114
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1115
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1116 1117 1118 1119 1120 1121 1122
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1123
		{},
1124
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1125 1126
	};
	const struct _method_table *mthd = _methods;
1127 1128 1129 1130
	const char *name = "CPU";
	int ret;

	do {
1131
		struct nouveau_channel *chan;
1132

1133
		if (mthd->engine)
1134 1135 1136 1137 1138 1139
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1140
		ret = nvif_object_init(&chan->user,
1141 1142 1143
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1144
		if (ret == 0) {
1145
			ret = mthd->init(chan, drm->ttm.copy.handle);
1146
			if (ret) {
1147
				nvif_object_fini(&drm->ttm.copy);
1148
				continue;
1149
			}
1150 1151

			drm->ttm.move = mthd->exec;
1152
			drm->ttm.chan = chan;
1153 1154
			name = mthd->name;
			break;
1155 1156 1157
		}
	} while ((++mthd)->exec);

1158
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1159 1160
}

1161 1162
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1163
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1164
{
1165
	struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
1166 1167 1168 1169 1170
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1171
	struct ttm_placement placement;
1172
	struct ttm_mem_reg tmp_reg;
1173 1174 1175
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1176
	placement.placement = placement.busy_placement = &placement_memtype;
1177

1178 1179
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
1180
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
1181 1182 1183
	if (ret)
		return ret;

1184
	ret = ttm_tt_bind(bo->ttm, &tmp_reg, &ctx);
1185 1186 1187
	if (ret)
		goto out;

1188
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
1189 1190 1191
	if (ret)
		goto out;

1192
	ret = ttm_bo_move_ttm(bo, &ctx, new_reg);
1193
out:
1194
	ttm_bo_mem_put(bo, &tmp_reg);
1195 1196 1197 1198 1199
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1200
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1201
{
1202
	struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
1203 1204 1205 1206 1207
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1208
	struct ttm_placement placement;
1209
	struct ttm_mem_reg tmp_reg;
1210 1211 1212
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1213
	placement.placement = placement.busy_placement = &placement_memtype;
1214

1215 1216
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
1217
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
1218 1219 1220
	if (ret)
		return ret;

1221
	ret = ttm_bo_move_ttm(bo, &ctx, &tmp_reg);
1222 1223 1224
	if (ret)
		goto out;

1225
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
1226 1227 1228 1229
	if (ret)
		goto out;

out:
1230
	ttm_bo_mem_put(bo, &tmp_reg);
1231 1232 1233
	return ret;
}

1234
static void
1235
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
1236
		     struct ttm_mem_reg *new_reg)
1237
{
1238
	struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
1239
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1240
	struct nouveau_vma *vma;
1241

1242 1243 1244 1245
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1246
	if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
1247
	    mem->mem.page == nvbo->page) {
1248
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1249
			nouveau_vma_map(vma, mem);
1250 1251 1252
		}
	} else {
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1253
			WARN_ON(ttm_bo_wait(bo, false, false));
1254
			nouveau_vma_unmap(vma);
1255
		}
1256
	}
1257 1258 1259 1260 1261 1262 1263 1264

	if (new_reg) {
		if (new_reg->mm_node)
			nvbo->offset = (new_reg->start << PAGE_SHIFT);
		else
			nvbo->offset = 0;
	}

1265 1266
}

1267
static int
1268
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
1269
		   struct nouveau_drm_tile **new_tile)
1270
{
1271 1272
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1273
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1274
	u64 offset = new_reg->start << PAGE_SHIFT;
1275

1276
	*new_tile = NULL;
1277
	if (new_reg->mem_type != TTM_PL_VRAM)
1278 1279
		return 0;

1280
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1281
		*new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
1282
					       nvbo->mode, nvbo->zeta);
1283 1284
	}

1285 1286 1287 1288 1289
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1290 1291
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1292
{
1293 1294
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1295
	struct dma_fence *fence = dma_resv_get_excl(bo->base.resv);
1296

1297
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1298
	*old_tile = new_tile;
1299 1300 1301
}

static int
1302 1303 1304
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict,
		struct ttm_operation_ctx *ctx,
		struct ttm_mem_reg *new_reg)
1305
{
1306
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1307
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1308
	struct ttm_mem_reg *old_reg = &bo->mem;
1309
	struct nouveau_drm_tile *new_tile = NULL;
1310 1311
	int ret = 0;

1312
	ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
1313 1314 1315
	if (ret)
		return ret;

1316 1317 1318
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1319
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1320
		ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
1321 1322 1323
		if (ret)
			return ret;
	}
1324 1325

	/* Fake bo copy. */
1326
	if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1327
		BUG_ON(bo->mem.mm_node != NULL);
1328 1329
		bo->mem = *new_reg;
		new_reg->mm_node = NULL;
1330
		goto out;
1331 1332
	}

1333
	/* Hardware assisted copy. */
1334
	if (drm->ttm.move) {
1335
		if (new_reg->mem_type == TTM_PL_SYSTEM)
1336 1337 1338
			ret = nouveau_bo_move_flipd(bo, evict,
						    ctx->interruptible,
						    ctx->no_wait_gpu, new_reg);
1339
		else if (old_reg->mem_type == TTM_PL_SYSTEM)
1340 1341 1342
			ret = nouveau_bo_move_flips(bo, evict,
						    ctx->interruptible,
						    ctx->no_wait_gpu, new_reg);
1343
		else
1344 1345 1346
			ret = nouveau_bo_move_m2mf(bo, evict,
						   ctx->interruptible,
						   ctx->no_wait_gpu, new_reg);
1347 1348 1349
		if (!ret)
			goto out;
	}
1350 1351

	/* Fallback to software copy. */
1352
	ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
1353
	if (ret == 0)
1354
		ret = ttm_bo_move_memcpy(bo, ctx, new_reg);
1355 1356

out:
1357
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1358 1359 1360 1361 1362
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1363 1364

	return ret;
1365 1366 1367 1368 1369
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1370 1371
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1372
	return drm_vma_node_verify_access(&nvbo->bo.base.vma_node,
D
David Herrmann 已提交
1373
					  filp->private_data);
1374 1375
}

1376
static int
1377
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1378
{
1379
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1380
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1381
	struct nouveau_mem *mem = nouveau_mem(reg);
1382

1383 1384 1385 1386 1387
	reg->bus.addr = NULL;
	reg->bus.offset = 0;
	reg->bus.size = reg->num_pages << PAGE_SHIFT;
	reg->bus.base = 0;
	reg->bus.is_iomem = false;
1388

1389
	switch (reg->mem_type) {
1390 1391 1392 1393
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
1394
#if IS_ENABLED(CONFIG_AGP)
1395
		if (drm->agp.bridge) {
1396 1397 1398
			reg->bus.offset = reg->start << PAGE_SHIFT;
			reg->bus.base = drm->agp.base;
			reg->bus.is_iomem = !drm->agp.cma;
1399 1400
		}
#endif
1401
		if (drm->client.mem->oclass < NVIF_CLASS_MEM_NV50 || !mem->kind)
1402 1403
			/* untiled */
			break;
1404
		/* fall through - tiled memory */
1405
	case TTM_PL_VRAM:
1406 1407 1408
		reg->bus.offset = reg->start << PAGE_SHIFT;
		reg->bus.base = device->func->resource_addr(device, 1);
		reg->bus.is_iomem = true;
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
			union {
				struct nv50_mem_map_v0 nv50;
				struct gf100_mem_map_v0 gf100;
			} args;
			u64 handle, length;
			u32 argc = 0;
			int ret;

			switch (mem->mem.object.oclass) {
			case NVIF_CLASS_MEM_NV50:
				args.nv50.version = 0;
				args.nv50.ro = 0;
				args.nv50.kind = mem->kind;
				args.nv50.comp = mem->comp;
1424
				argc = sizeof(args.nv50);
1425 1426 1427 1428 1429
				break;
			case NVIF_CLASS_MEM_GF100:
				args.gf100.version = 0;
				args.gf100.ro = 0;
				args.gf100.kind = mem->kind;
1430
				argc = sizeof(args.gf100);
1431 1432 1433 1434 1435 1436 1437
				break;
			default:
				WARN_ON(1);
				break;
			}

			ret = nvif_object_map_handle(&mem->mem.object,
1438
						     &args, argc,
1439
						     &handle, &length);
1440 1441 1442 1443 1444
			if (ret != 1) {
				if (WARN_ON(ret == 0))
					return -EINVAL;
				return ret;
			}
1445 1446 1447

			reg->bus.base = 0;
			reg->bus.offset = handle;
1448
		}
1449 1450 1451 1452 1453 1454 1455 1456
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
1457
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1458
{
1459
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1460
	struct nouveau_mem *mem = nouveau_mem(reg);
1461

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
		switch (reg->mem_type) {
		case TTM_PL_TT:
			if (mem->kind)
				nvif_object_unmap_handle(&mem->mem.object);
			break;
		case TTM_PL_VRAM:
			nvif_object_unmap_handle(&mem->mem.object);
			break;
		default:
			break;
		}
	}
1475 1476 1477 1478 1479
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1480
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1481
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1482
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1483
	u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1484
	int i, ret;
1485 1486 1487 1488 1489

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1490
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1491
		    !nvbo->kind)
1492
			return 0;
1493 1494 1495 1496 1497 1498 1499 1500 1501

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1502 1503 1504
	}

	/* make sure bo is in mappable vram */
1505
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1506
	    bo->mem.start + bo->mem.num_pages < mappable)
1507 1508
		return 0;

1509 1510 1511 1512 1513 1514 1515 1516 1517
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1518

1519
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1520
	return nouveau_bo_validate(nvbo, false, false);
1521 1522
}

1523
static int
1524
nouveau_ttm_tt_populate(struct ttm_tt *ttm, struct ttm_operation_ctx *ctx)
1525
{
1526
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1527
	struct nouveau_drm *drm;
1528
	struct device *dev;
D
Dave Airlie 已提交
1529
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1530 1531 1532 1533

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1534 1535 1536 1537 1538 1539 1540 1541
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1542
	drm = nouveau_bdev(ttm->bdev);
1543
	dev = drm->dev->dev;
1544

D
Daniel Vetter 已提交
1545
#if IS_ENABLED(CONFIG_AGP)
1546
	if (drm->agp.bridge) {
1547
		return ttm_agp_tt_populate(ttm, ctx);
J
Jerome Glisse 已提交
1548 1549 1550
	}
#endif

1551
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1552
	if (swiotlb_nr_tbl()) {
1553
		return ttm_dma_populate((void *)ttm, dev, ctx);
1554 1555
	}
#endif
1556
	return ttm_populate_and_map_pages(dev, ttm_dma, ctx);
1557 1558 1559 1560 1561
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1562
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1563
	struct nouveau_drm *drm;
1564
	struct device *dev;
D
Dave Airlie 已提交
1565 1566 1567 1568
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1569

1570
	drm = nouveau_bdev(ttm->bdev);
1571
	dev = drm->dev->dev;
1572

D
Daniel Vetter 已提交
1573
#if IS_ENABLED(CONFIG_AGP)
1574
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1575 1576 1577 1578 1579
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1580
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1581
	if (swiotlb_nr_tbl()) {
1582
		ttm_dma_unpopulate((void *)ttm, dev);
1583 1584 1585 1586
		return;
	}
#endif

1587
	ttm_unmap_and_unpopulate_pages(dev, ttm_dma);
1588 1589
}

1590
void
1591
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1592
{
1593
	struct dma_resv *resv = nvbo->bo.base.resv;
1594

1595
	if (exclusive)
1596
		dma_resv_add_excl_fence(resv, &fence->base);
1597
	else if (fence)
1598
		dma_resv_add_shared_fence(resv, &fence->base);
1599 1600
}

1601
struct ttm_bo_driver nouveau_bo_driver = {
1602
	.ttm_tt_create = &nouveau_ttm_tt_create,
1603 1604
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1605
	.eviction_valuable = ttm_bo_eviction_valuable,
1606
	.evict_flags = nouveau_bo_evict_flags,
1607
	.move_notify = nouveau_bo_move_ntfy,
1608 1609
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1610 1611 1612
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1613
};