nouveau_bo.c 40.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drv.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51
	struct nvkm_device *device = nvxx_device(&drm->client.device);
52
	struct nvkm_fb *fb = device->fb;
B
Ben Skeggs 已提交
53
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		nvkm_fb_tile_fini(fb, i, tile);
59 60

	if (pitch)
61
		nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
62

63
	nvkm_fb_tile_prog(fb, i, tile);
64 65
}

66
static struct nouveau_drm_tile *
67 68
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
69
	struct nouveau_drm *drm = nouveau_drm(dev);
70
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
71

72
	spin_lock(&drm->tile.lock);
73 74 75 76 77 78 79

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

80
	spin_unlock(&drm->tile.lock);
81 82 83 84
	return tile;
}

static void
85
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
86
			struct dma_fence *fence)
87
{
88
	struct nouveau_drm *drm = nouveau_drm(dev);
89 90

	if (tile) {
91
		spin_lock(&drm->tile.lock);
92
		tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
93
		tile->used = false;
94
		spin_unlock(&drm->tile.lock);
95 96 97
	}
}

98 99 100
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
101
{
102
	struct nouveau_drm *drm = nouveau_drm(dev);
103
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
104
	struct nouveau_drm_tile *tile, *found = NULL;
105 106
	int i;

B
Ben Skeggs 已提交
107
	for (i = 0; i < fb->tile.regions; i++) {
108 109 110 111 112 113
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
114
		} else if (tile && fb->tile.region[i].pitch) {
115 116 117 118 119 120 121 122 123 124 125 126 127
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

128 129 130
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
131 132
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
133 134
	struct nouveau_bo *nvbo = nouveau_bo(bo);

135
	if (unlikely(nvbo->gem.filp))
136
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
137
	WARN_ON(nvbo->pin_refcnt > 0);
138
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
139 140 141
	kfree(nvbo);
}

B
Ben Skeggs 已提交
142 143 144 145 146 147 148 149
static inline u64
roundup_64(u64 x, u32 y)
{
	x += y - 1;
	do_div(x, y);
	return x * y;
}

150
static void
151
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
B
Ben Skeggs 已提交
152
		       int *align, u64 *size)
153
{
154
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
155
	struct nvif_device *device = &drm->client.device;
156

157
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
158
		if (nvbo->tile_mode) {
159
			if (device->info.chipset >= 0x40) {
160
				*align = 65536;
B
Ben Skeggs 已提交
161
				*size = roundup_64(*size, 64 * nvbo->tile_mode);
162

163
			} else if (device->info.chipset >= 0x30) {
164
				*align = 32768;
B
Ben Skeggs 已提交
165
				*size = roundup_64(*size, 64 * nvbo->tile_mode);
166

167
			} else if (device->info.chipset >= 0x20) {
168
				*align = 16384;
B
Ben Skeggs 已提交
169
				*size = roundup_64(*size, 64 * nvbo->tile_mode);
170

171
			} else if (device->info.chipset >= 0x10) {
172
				*align = 16384;
B
Ben Skeggs 已提交
173
				*size = roundup_64(*size, 32 * nvbo->tile_mode);
174 175
			}
		}
176
	} else {
B
Ben Skeggs 已提交
177
		*size = roundup_64(*size, (1 << nvbo->page_shift));
178
		*align = max((1 <<  nvbo->page_shift), *align);
179 180
	}

B
Ben Skeggs 已提交
181
	*size = roundup_64(*size, PAGE_SIZE);
182 183
}

184
int
B
Ben Skeggs 已提交
185
nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
186
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
187
	       struct sg_table *sg, struct reservation_object *robj,
188
	       struct nouveau_bo **pnvbo)
189
{
190
	struct nouveau_drm *drm = cli->drm;
191
	struct nouveau_bo *nvbo;
192
	size_t acc_size;
193
	int ret;
D
Dave Airlie 已提交
194
	int type = ttm_bo_type_device;
195

B
Ben Skeggs 已提交
196 197
	if (!size) {
		NV_WARN(drm, "skipped size %016llx\n", size);
198 199
		return -EINVAL;
	}
D
Dave Airlie 已提交
200 201 202

	if (sg)
		type = ttm_bo_type_sg;
203 204 205 206 207 208

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
209
	INIT_LIST_HEAD(&nvbo->vma_list);
210 211
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
212
	nvbo->bo.bdev = &drm->ttm.bdev;
213
	nvbo->cli = cli;
214

215
	if (!nvxx_device(&drm->client.device)->func->cpu_coherent)
216
		nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
217

218
	nvbo->page_shift = 12;
219
	if (drm->client.vm) {
220
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
221
			nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
222 223 224
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
225 226
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
227

228
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
229 230
				       sizeof(struct nouveau_bo));

231
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
232
			  type, &nvbo->placement,
233
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
234
			  robj, nouveau_bo_del_ttm);
235 236 237 238 239 240 241 242 243
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

244
static void
245
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
246 247 248 249
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
250
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
251
	if (type & TTM_PL_FLAG_TT)
252
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
253
	if (type & TTM_PL_FLAG_SYSTEM)
254
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
255 256
}

257 258 259
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
260
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
261
	u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
262
	unsigned i, fpfn, lpfn;
263

264
	if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
265
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
266
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
267 268 269 270 271 272 273
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
274 275
			fpfn = vram_pages / 2;
			lpfn = ~0;
276
		} else {
277 278 279 280 281 282 283 284 285 286
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
287 288 289 290
		}
	}
}

291
void
292
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
293
{
294
	struct ttm_placement *pl = &nvbo->placement;
295 296 297
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
298 299 300 301 302 303 304 305

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
306 307

	set_placement_range(nvbo, type);
308 309 310
}

int
311
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
312
{
313
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
314
	struct ttm_buffer_object *bo = &nvbo->bo;
315
	bool force = false, evict = false;
316
	int ret;
317

318
	ret = ttm_bo_reserve(bo, false, false, NULL);
319
	if (ret)
320
		return ret;
321

322
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
323 324 325
	    memtype == TTM_PL_FLAG_VRAM && contig) {
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
			if (bo->mem.mem_type == TTM_PL_VRAM) {
326
				struct nvkm_mem *mem = bo->mem.mm_node;
327
				if (!nvkm_mm_contiguous(mem->mem))
328 329 330 331 332
					evict = true;
			}
			nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
			force = true;
		}
333 334
	}

335 336 337 338 339 340 341 342
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
343
		goto out;
344 345 346 347 348 349 350 351
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
352

353
	nvbo->pin_refcnt++;
354
	nouveau_bo_placement_set(nvbo, memtype, 0);
355

356 357 358 359 360
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
361
	ret = nouveau_bo_validate(nvbo, false, false);
362 363
	if (ret)
		goto out;
364
	nvbo->pin_refcnt++;
365 366 367 368 369 370 371 372 373 374

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
375
	}
376

377
out:
378 379
	if (force && ret)
		nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
380
	ttm_bo_unreserve(bo);
381 382 383 384 385 386
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
387
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
388
	struct ttm_buffer_object *bo = &nvbo->bo;
389
	int ret, ref;
390

391
	ret = ttm_bo_reserve(bo, false, false, NULL);
392 393 394
	if (ret)
		return ret;

395 396 397
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
398 399
		goto out;

400
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
401

402
	ret = nouveau_bo_validate(nvbo, false, false);
403 404 405
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
406
			drm->gem.vram_available += bo->mem.size;
407 408
			break;
		case TTM_PL_TT:
409
			drm->gem.gart_available += bo->mem.size;
410 411 412 413 414 415
			break;
		default:
			break;
		}
	}

416
out:
417 418 419 420 421 422 423 424 425
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

426
	ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
427 428 429
	if (ret)
		return ret;

430
	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
431

432 433 434 435 436 437 438
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
439 440 441
	if (!nvbo)
		return;

442
	ttm_bo_kunmap(&nvbo->kmap);
443 444
}

445 446 447 448
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
449
	struct nvkm_device *device = nvxx_device(&drm->client.device);
450 451 452 453 454 455 456 457 458 459 460
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
461 462
		dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
					   PAGE_SIZE, DMA_TO_DEVICE);
463 464 465 466 467 468
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
469
	struct nvkm_device *device = nvxx_device(&drm->client.device);
470 471 472 473 474 475 476 477 478 479 480
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
481 482
		dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
					PAGE_SIZE, DMA_FROM_DEVICE);
483 484
}

485 486
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
487
		    bool no_wait_gpu)
488 489 490
{
	int ret;

491 492
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
493 494 495
	if (ret)
		return ret;

496 497
	nouveau_bo_sync_for_device(nvbo);

498 499 500
	return 0;
}

501 502 503 504 505
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
506

507
	mem += index;
508

509 510 511 512 513 514 515 516 517 518 519
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
520

521
	mem += index;
522

523 524 525 526 527 528 529 530 531 532 533
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
534

535
	mem += index;
536

537 538 539 540 541 542
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

543
static struct ttm_tt *
544 545
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
546
{
D
Daniel Vetter 已提交
547
#if IS_ENABLED(CONFIG_AGP)
548
	struct nouveau_drm *drm = nouveau_bdev(bdev);
549

550 551
	if (drm->agp.bridge) {
		return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
552
					 page_flags, dummy_read);
553
	}
554
#endif
555

556
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
557 558 559 560 561 562 563 564 565 566 567 568 569
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
570
	struct nouveau_drm *drm = nouveau_bdev(bdev);
571 572 573 574 575 576 577 578

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
579 580 581 582 583 584
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

585
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
586
			/* Some BARs do not support being ioremapped WC */
587
			if (nvxx_bar(&drm->client.device)->iomap_uncached) {
588 589 590 591
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
592
			man->func = &nouveau_vram_manager;
593 594 595
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
596
			man->func = &ttm_bo_manager_func;
597
		}
598 599
		break;
	case TTM_PL_TT:
600
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
601
			man->func = &nouveau_gart_manager;
602
		else
603
		if (!drm->agp.bridge)
604
			man->func = &nv04_gart_manager;
605 606
		else
			man->func = &ttm_bo_manager_func;
607

608
		if (drm->agp.bridge) {
609
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
610 611 612
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
613
		} else {
614 615 616 617 618
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
619

620 621 622 623 624 625 626 627 628 629 630 631 632
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
633
	case TTM_PL_VRAM:
634 635
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
636
		break;
637
	default:
638
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
639 640
		break;
	}
641 642

	*pl = nvbo->placement;
643 644 645
}


646 647 648 649 650 651
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
652
		OUT_RING  (chan, handle & 0x0000ffff);
653 654 655 656 657
		FIRE_RING (chan);
	}
	return ret;
}

658 659
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
660
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
661
{
662
	struct nvkm_mem *mem = old_reg->mm_node;
663 664
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
665
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
666 667 668 669
		OUT_RING  (chan, upper_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].offset));
670 671 672
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
673
		OUT_RING  (chan, new_reg->num_pages);
674
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
675 676 677 678
	}
	return ret;
}

679 680 681 682 683 684 685 686 687 688 689
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

690 691
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
692
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
693
{
694 695 696 697
	struct nvkm_mem *mem = old_reg->mm_node;
	u64 src_offset = mem->vma[0].offset;
	u64 dst_offset = mem->vma[1].offset;
	u32 page_count = new_reg->num_pages;
698 699
	int ret;

700
	page_count = new_reg->num_pages;
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
728 729
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
730
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
B
Ben Skeggs 已提交
731
{
732 733 734 735
	struct nvkm_mem *mem = old_reg->mm_node;
	u64 src_offset = mem->vma[0].offset;
	u64 dst_offset = mem->vma[1].offset;
	u32 page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
736 737
	int ret;

738
	page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
739 740 741 742 743 744 745
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

746
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
747 748
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
749
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
750 751 752 753 754 755
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
756
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
757 758 759 760 761 762 763 764 765 766
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

767 768
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
769
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
770
{
771 772 773 774
	struct nvkm_mem *mem = old_reg->mm_node;
	u64 src_offset = mem->vma[0].offset;
	u64 dst_offset = mem->vma[1].offset;
	u32 page_count = new_reg->num_pages;
775 776
	int ret;

777
	page_count = new_reg->num_pages;
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

805 806
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
807
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
808
{
809
	struct nvkm_mem *mem = old_reg->mm_node;
810 811 812
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
813 814 815 816
		OUT_RING  (chan, upper_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].offset));
817
		OUT_RING  (chan, 0x00000000 /* COPY */);
818
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
819 820 821 822
	}
	return ret;
}

823 824
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
825
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
826
{
827
	struct nvkm_mem *mem = old_reg->mm_node;
828 829 830
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
831 832 833 834 835
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].offset));
836 837 838 839 840
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

841 842 843
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
844
	int ret = RING_SPACE(chan, 6);
845
	if (ret == 0) {
846 847 848
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
849 850 851
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
852 853 854 855 856
	}

	return ret;
}

857
static int
858
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
859
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
860
{
861 862 863 864 865 866
	struct nvkm_mem *mem = old_reg->mm_node;
	u64 length = (new_reg->num_pages << PAGE_SHIFT);
	u64 src_offset = mem->vma[0].offset;
	u64 dst_offset = mem->vma[1].offset;
	int src_tiled = !!mem->memtype;
	int dst_tiled = !!((struct nvkm_mem *)new_reg->mm_node)->memtype;
867 868
	int ret;

869 870 871
	while (length) {
		u32 amount, stride, height;

872 873 874 875
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

876 877
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
878 879
		height  = amount / stride;

880
		if (src_tiled) {
881
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
882
			OUT_RING  (chan, 0);
883
			OUT_RING  (chan, 0);
884 885 886 887 888 889
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
890
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
891 892
			OUT_RING  (chan, 1);
		}
893
		if (dst_tiled) {
894
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
895
			OUT_RING  (chan, 0);
896
			OUT_RING  (chan, 0);
897 898 899 900 901 902
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
903
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
904 905 906
			OUT_RING  (chan, 1);
		}

907
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
908 909
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
910
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
911 912 913 914 915 916 917 918
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
919
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
920 921 922 923 924
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
925 926
	}

927 928 929
	return 0;
}

930 931 932
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
933
	int ret = RING_SPACE(chan, 4);
934
	if (ret == 0) {
935 936 937
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
938
		OUT_RING  (chan, chan->drm->ntfy.handle);
939 940 941 942 943
	}

	return ret;
}

944 945
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
946
		      struct nouveau_channel *chan, struct ttm_mem_reg *reg)
947
{
948
	if (reg->mem_type == TTM_PL_TT)
949
		return NvDmaTT;
950
	return chan->vram.handle;
951 952
}

953 954
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
955
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
956
{
957 958 959
	u32 src_offset = old_reg->start << PAGE_SHIFT;
	u32 dst_offset = new_reg->start << PAGE_SHIFT;
	u32 page_count = new_reg->num_pages;
960 961 962 963 964 965
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

966
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
967 968
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
969

970
	page_count = new_reg->num_pages;
971 972 973 974 975 976
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
977

978
		BEGIN_NV04(chan, NvSubCopy,
979
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
980 981 982 983 984 985 986 987
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
988
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
989
		OUT_RING  (chan, 0);
990 991 992 993 994 995

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

996 997 998
	return 0;
}

999
static int
1000
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1001
		     struct ttm_mem_reg *reg)
1002
{
1003 1004 1005
	struct nvkm_mem *old_mem = bo->mem.mm_node;
	struct nvkm_mem *new_mem = reg->mm_node;
	u64 size = (u64)reg->num_pages << PAGE_SHIFT;
1006 1007
	int ret;

1008 1009
	ret = nvkm_vm_get(drm->client.vm, size, old_mem->page_shift,
			  NV_MEM_ACCESS_RW, &old_mem->vma[0]);
1010 1011 1012
	if (ret)
		return ret;

1013 1014
	ret = nvkm_vm_get(drm->client.vm, size, new_mem->page_shift,
			  NV_MEM_ACCESS_RW, &old_mem->vma[1]);
1015
	if (ret) {
1016
		nvkm_vm_put(&old_mem->vma[0]);
1017 1018 1019
		return ret;
	}

1020 1021
	nvkm_vm_map(&old_mem->vma[0], old_mem);
	nvkm_vm_map(&old_mem->vma[1], new_mem);
1022 1023 1024
	return 0;
}

1025 1026
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1027
		     bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1028
{
1029
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1030
	struct nouveau_channel *chan = drm->ttm.chan;
1031
	struct nouveau_cli *cli = (void *)chan->user.client;
1032
	struct nouveau_fence *fence;
1033 1034
	int ret;

1035
	/* create temporary vmas for the transfer and attach them to the
1036
	 * old nvkm_mem node, these will get cleaned up after ttm has
1037
	 * destroyed the ttm_mem_reg
1038
	 */
1039
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1040
		ret = nouveau_bo_move_prep(drm, bo, new_reg);
1041
		if (ret)
1042
			return ret;
1043 1044
	}

1045
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1046
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1047
	if (ret == 0) {
1048
		ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
1049 1050 1051
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1052 1053
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1054
								evict,
1055
								new_reg);
1056 1057 1058
				nouveau_fence_unref(&fence);
			}
		}
1059
	}
1060
	mutex_unlock(&cli->mutex);
1061
	return ret;
1062 1063
}

1064
void
1065
nouveau_bo_move_init(struct nouveau_drm *drm)
1066 1067 1068
{
	static const struct {
		const char *name;
1069
		int engine;
1070
		s32 oclass;
1071 1072 1073 1074 1075
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1076 1077
		{  "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
1078 1079
		{  "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1080 1081
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1082
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1083
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1084 1085 1086 1087 1088 1089 1090
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1091
		{},
1092
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1093 1094 1095 1096 1097
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1098
		struct nouveau_channel *chan;
1099

1100
		if (mthd->engine)
1101 1102 1103 1104 1105 1106
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1107
		ret = nvif_object_init(&chan->user,
1108 1109 1110
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1111
		if (ret == 0) {
1112
			ret = mthd->init(chan, drm->ttm.copy.handle);
1113
			if (ret) {
1114
				nvif_object_fini(&drm->ttm.copy);
1115
				continue;
1116
			}
1117 1118

			drm->ttm.move = mthd->exec;
1119
			drm->ttm.chan = chan;
1120 1121
			name = mthd->name;
			break;
1122 1123 1124
		}
	} while ((++mthd)->exec);

1125
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1126 1127
}

1128 1129
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1130
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1131
{
1132 1133 1134 1135 1136
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1137
	struct ttm_placement placement;
1138
	struct ttm_mem_reg tmp_reg;
1139 1140 1141
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1142
	placement.placement = placement.busy_placement = &placement_memtype;
1143

1144 1145 1146
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1147 1148 1149
	if (ret)
		return ret;

1150
	ret = ttm_tt_bind(bo->ttm, &tmp_reg);
1151 1152 1153
	if (ret)
		goto out;

1154
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
1155 1156 1157
	if (ret)
		goto out;

1158
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg);
1159
out:
1160
	ttm_bo_mem_put(bo, &tmp_reg);
1161 1162 1163 1164 1165
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1166
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1167
{
1168 1169 1170 1171 1172
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1173
	struct ttm_placement placement;
1174
	struct ttm_mem_reg tmp_reg;
1175 1176 1177
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1178
	placement.placement = placement.busy_placement = &placement_memtype;
1179

1180 1181 1182
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1183 1184 1185
	if (ret)
		return ret;

1186
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg);
1187 1188 1189
	if (ret)
		goto out;

1190
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
1191 1192 1193 1194
	if (ret)
		goto out;

out:
1195
	ttm_bo_mem_put(bo, &tmp_reg);
1196 1197 1198
	return ret;
}

1199
static void
1200
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
1201
		     struct ttm_mem_reg *new_reg)
1202 1203
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1204
	struct nvkm_vma *vma;
1205

1206 1207 1208 1209
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1210
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1211 1212
		if (new_reg && new_reg->mem_type != TTM_PL_SYSTEM &&
			      (new_reg->mem_type == TTM_PL_VRAM ||
1213
			       nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
1214
			nvkm_vm_map(vma, new_reg->mm_node);
1215
		} else {
1216
			WARN_ON(ttm_bo_wait(bo, false, false));
1217
			nvkm_vm_unmap(vma);
1218
		}
1219 1220 1221
	}
}

1222
static int
1223
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
1224
		   struct nouveau_drm_tile **new_tile)
1225
{
1226 1227
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1228
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1229
	u64 offset = new_reg->start << PAGE_SHIFT;
1230

1231
	*new_tile = NULL;
1232
	if (new_reg->mem_type != TTM_PL_VRAM)
1233 1234
		return 0;

1235
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1236
		*new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
1237 1238
						nvbo->tile_mode,
						nvbo->tile_flags);
1239 1240
	}

1241 1242 1243 1244 1245
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1246 1247
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1248
{
1249 1250
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1251
	struct dma_fence *fence = reservation_object_get_excl(bo->resv);
1252

1253
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1254
	*old_tile = new_tile;
1255 1256 1257 1258
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1259
		bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1260
{
1261
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1262
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1263
	struct ttm_mem_reg *old_reg = &bo->mem;
1264
	struct nouveau_drm_tile *new_tile = NULL;
1265 1266
	int ret = 0;

1267 1268 1269 1270
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
	if (ret)
		return ret;

1271 1272 1273
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1274
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1275
		ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
1276 1277 1278
		if (ret)
			return ret;
	}
1279 1280

	/* Fake bo copy. */
1281
	if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1282
		BUG_ON(bo->mem.mm_node != NULL);
1283 1284
		bo->mem = *new_reg;
		new_reg->mm_node = NULL;
1285
		goto out;
1286 1287
	}

1288
	/* Hardware assisted copy. */
1289
	if (drm->ttm.move) {
1290
		if (new_reg->mem_type == TTM_PL_SYSTEM)
1291
			ret = nouveau_bo_move_flipd(bo, evict, intr,
1292 1293
						    no_wait_gpu, new_reg);
		else if (old_reg->mem_type == TTM_PL_SYSTEM)
1294
			ret = nouveau_bo_move_flips(bo, evict, intr,
1295
						    no_wait_gpu, new_reg);
1296 1297
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
1298
						   no_wait_gpu, new_reg);
1299 1300 1301
		if (!ret)
			goto out;
	}
1302 1303

	/* Fallback to software copy. */
1304
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1305
	if (ret == 0)
1306
		ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg);
1307 1308

out:
1309
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1310 1311 1312 1313 1314
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1315 1316

	return ret;
1317 1318 1319 1320 1321
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1322 1323
	struct nouveau_bo *nvbo = nouveau_bo(bo);

D
David Herrmann 已提交
1324 1325
	return drm_vma_node_verify_access(&nvbo->gem.vma_node,
					  filp->private_data);
1326 1327
}

1328
static int
1329
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1330
{
1331
	struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
1332
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1333
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1334
	struct nvkm_mem *mem = reg->mm_node;
1335
	int ret;
1336

1337 1338 1339 1340 1341
	reg->bus.addr = NULL;
	reg->bus.offset = 0;
	reg->bus.size = reg->num_pages << PAGE_SHIFT;
	reg->bus.base = 0;
	reg->bus.is_iomem = false;
1342 1343
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
1344
	switch (reg->mem_type) {
1345 1346 1347 1348
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
1349
#if IS_ENABLED(CONFIG_AGP)
1350
		if (drm->agp.bridge) {
1351 1352 1353
			reg->bus.offset = reg->start << PAGE_SHIFT;
			reg->bus.base = drm->agp.base;
			reg->bus.is_iomem = !drm->agp.cma;
1354 1355
		}
#endif
1356
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA || !mem->memtype)
1357 1358 1359
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1360
	case TTM_PL_VRAM:
1361 1362 1363
		reg->bus.offset = reg->start << PAGE_SHIFT;
		reg->bus.base = device->func->resource_addr(device, 1);
		reg->bus.is_iomem = true;
1364
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1365
			struct nvkm_vmm *bar = nvkm_bar_bar1_vmm(device);
1366
			int page_shift = 12;
1367
			if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
1368
				page_shift = mem->page_shift;
1369

1370 1371
			ret = nvkm_vm_get(bar, mem->size << 12, page_shift,
					  NV_MEM_ACCESS_RW, &mem->bar_vma);
1372 1373
			if (ret)
				return ret;
1374

1375 1376
			nvkm_vm_map(&mem->bar_vma, mem);
			reg->bus.offset = mem->bar_vma.offset;
1377
		}
1378 1379 1380 1381 1382 1383 1384 1385
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
1386
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1387
{
1388
	struct nvkm_mem *mem = reg->mm_node;
1389

1390
	if (!mem->bar_vma.node)
1391 1392
		return;

1393 1394
	nvkm_vm_unmap(&mem->bar_vma);
	nvkm_vm_put(&mem->bar_vma);
1395 1396 1397 1398 1399
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1400
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1401
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1402
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1403
	u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1404
	int i, ret;
1405 1406 1407 1408 1409

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1410
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1411
		    !nouveau_bo_tile_layout(nvbo))
1412
			return 0;
1413 1414 1415 1416 1417 1418 1419 1420 1421

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1422 1423 1424
	}

	/* make sure bo is in mappable vram */
1425
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1426
	    bo->mem.start + bo->mem.num_pages < mappable)
1427 1428
		return 0;

1429 1430 1431 1432 1433 1434 1435 1436 1437
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1438

1439
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1440
	return nouveau_bo_validate(nvbo, false, false);
1441 1442
}

1443 1444 1445
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1446
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1447
	struct nouveau_drm *drm;
1448
	struct nvkm_device *device;
1449
	struct drm_device *dev;
1450
	struct device *pdev;
1451 1452
	unsigned i;
	int r;
D
Dave Airlie 已提交
1453
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1454 1455 1456 1457

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1458 1459 1460 1461 1462 1463 1464 1465
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1466
	drm = nouveau_bdev(ttm->bdev);
1467
	device = nvxx_device(&drm->client.device);
1468
	dev = drm->dev;
1469
	pdev = device->dev;
1470

D
Daniel Vetter 已提交
1471
#if IS_ENABLED(CONFIG_AGP)
1472
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1473 1474 1475 1476
		return ttm_agp_tt_populate(ttm);
	}
#endif

1477
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1478
	if (swiotlb_nr_tbl()) {
1479
		return ttm_dma_populate((void *)ttm, dev->dev);
1480 1481 1482 1483 1484 1485 1486 1487 1488
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1489 1490 1491 1492 1493 1494
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1495
			while (i--) {
1496 1497
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1498
				ttm_dma->dma_address[i] = 0;
1499 1500 1501 1502
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1503 1504

		ttm_dma->dma_address[i] = addr;
1505 1506 1507 1508 1509 1510 1511
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1512
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1513
	struct nouveau_drm *drm;
1514
	struct nvkm_device *device;
1515
	struct drm_device *dev;
1516
	struct device *pdev;
1517
	unsigned i;
D
Dave Airlie 已提交
1518 1519 1520 1521
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1522

1523
	drm = nouveau_bdev(ttm->bdev);
1524
	device = nvxx_device(&drm->client.device);
1525
	dev = drm->dev;
1526
	pdev = device->dev;
1527

D
Daniel Vetter 已提交
1528
#if IS_ENABLED(CONFIG_AGP)
1529
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1530 1531 1532 1533 1534
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1535
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1536
	if (swiotlb_nr_tbl()) {
1537
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1538 1539 1540 1541 1542
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1543
		if (ttm_dma->dma_address[i]) {
1544 1545
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1546 1547 1548 1549 1550 1551
		}
	}

	ttm_pool_unpopulate(ttm);
}

1552
void
1553
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1554
{
1555
	struct reservation_object *resv = nvbo->bo.resv;
1556

1557 1558 1559 1560
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1561 1562
}

1563
struct ttm_bo_driver nouveau_bo_driver = {
1564
	.ttm_tt_create = &nouveau_ttm_tt_create,
1565 1566
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1567 1568
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
1569
	.eviction_valuable = ttm_bo_eviction_valuable,
1570
	.evict_flags = nouveau_bo_evict_flags,
1571
	.move_notify = nouveau_bo_move_ntfy,
1572 1573
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1574 1575 1576
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1577
	.io_mem_pfn = ttm_bo_default_io_mem_pfn,
1578 1579
};

1580 1581
struct nvkm_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
1582
{
1583
	struct nvkm_vma *vma;
1584 1585 1586 1587 1588 1589 1590 1591 1592
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
1593 1594
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
		   struct nvkm_vma *vma)
1595 1596 1597 1598
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

1599
	ret = nvkm_vm_get(vm, size, nvbo->page_shift,
1600 1601 1602 1603
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1604 1605
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1606
	     nvbo->page_shift != vma->vm->mmu->lpg_shift))
1607
		nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
1608 1609

	list_add_tail(&vma->head, &nvbo->vma_list);
1610
	vma->refcount = 1;
1611 1612 1613 1614
	return 0;
}

void
1615
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
1616 1617
{
	if (vma->node) {
1618
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1619 1620
			nvkm_vm_unmap(vma);
		nvkm_vm_put(vma);
1621 1622 1623
		list_del(&vma->head);
	}
}