nouveau_bo.c 42.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drv.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40
#include "nouveau_mem.h"
41
#include "nouveau_vmm.h"
42

43 44 45 46
#include <nvif/class.h>
#include <nvif/if500b.h>
#include <nvif/if900b.h>

47 48 49 50 51
/*
 * NV10-NV40 tiling helpers
 */

static void
52 53
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
54
{
55
	struct nouveau_drm *drm = nouveau_drm(dev);
56
	int i = reg - drm->tile.reg;
57
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
B
Ben Skeggs 已提交
58
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
59

60
	nouveau_fence_unref(&reg->fence);
61 62

	if (tile->pitch)
63
		nvkm_fb_tile_fini(fb, i, tile);
64 65

	if (pitch)
66
		nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
67

68
	nvkm_fb_tile_prog(fb, i, tile);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct dma_fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105
		   u32 size, u32 pitch, u32 zeta)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

B
Ben Skeggs 已提交
112
	for (i = 0; i < fb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
119
		} else if (tile && fb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
128
		nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
129 130 131
	return found;
}

132 133 134
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
135 136
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
137 138
	struct nouveau_bo *nvbo = nouveau_bo(bo);

139
	if (unlikely(nvbo->gem.filp))
140
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
141
	WARN_ON(nvbo->pin_refcnt > 0);
142
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
143 144 145
	kfree(nvbo);
}

B
Ben Skeggs 已提交
146 147 148 149 150 151 152 153
static inline u64
roundup_64(u64 x, u32 y)
{
	x += y - 1;
	do_div(x, y);
	return x * y;
}

154
static void
155
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
B
Ben Skeggs 已提交
156
		       int *align, u64 *size)
157
{
158
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
159
	struct nvif_device *device = &drm->client.device;
160

161
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
162
		if (nvbo->mode) {
163
			if (device->info.chipset >= 0x40) {
164
				*align = 65536;
165
				*size = roundup_64(*size, 64 * nvbo->mode);
166

167
			} else if (device->info.chipset >= 0x30) {
168
				*align = 32768;
169
				*size = roundup_64(*size, 64 * nvbo->mode);
170

171
			} else if (device->info.chipset >= 0x20) {
172
				*align = 16384;
173
				*size = roundup_64(*size, 64 * nvbo->mode);
174

175
			} else if (device->info.chipset >= 0x10) {
176
				*align = 16384;
177
				*size = roundup_64(*size, 32 * nvbo->mode);
178 179
			}
		}
180
	} else {
181 182
		*size = roundup_64(*size, (1 << nvbo->page));
		*align = max((1 <<  nvbo->page), *align);
183 184
	}

B
Ben Skeggs 已提交
185
	*size = roundup_64(*size, PAGE_SIZE);
186 187
}

188
int
B
Ben Skeggs 已提交
189
nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
190
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
191
	       struct sg_table *sg, struct reservation_object *robj,
192
	       struct nouveau_bo **pnvbo)
193
{
194
	struct nouveau_drm *drm = cli->drm;
195
	struct nouveau_bo *nvbo;
196
	struct nvif_mmu *mmu = &cli->mmu;
197
	struct nvif_vmm *vmm = &cli->vmm.vmm;
198
	size_t acc_size;
D
Dave Airlie 已提交
199
	int type = ttm_bo_type_device;
200
	int ret, i, pi = -1;
201

B
Ben Skeggs 已提交
202 203
	if (!size) {
		NV_WARN(drm, "skipped size %016llx\n", size);
204 205
		return -EINVAL;
	}
D
Dave Airlie 已提交
206 207 208

	if (sg)
		type = ttm_bo_type_sg;
209 210 211 212 213 214

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
215
	INIT_LIST_HEAD(&nvbo->vma_list);
216
	nvbo->bo.bdev = &drm->ttm.bdev;
217
	nvbo->cli = cli;
218

219 220 221 222 223 224 225 226
	/* This is confusing, and doesn't actually mean we want an uncached
	 * mapping, but is what NOUVEAU_GEM_DOMAIN_COHERENT gets translated
	 * into in nouveau_gem_new().
	 */
	if (flags & TTM_PL_FLAG_UNCACHED) {
		/* Determine if we can get a cache-coherent map, forcing
		 * uncached mapping if we can't.
		 */
227
		if (!nouveau_drm_use_coherent_gpu_mapping(drm))
228 229
			nvbo->force_coherent = true;
	}
230

231 232
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
		nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
233 234 235 236 237 238
		if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
			kfree(nvbo);
			return -EINVAL;
		}

		nvbo->comp = mmu->kind[nvbo->kind] != nvbo->kind;
239 240 241 242
	} else
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
		nvbo->kind = (tile_flags & 0x00007f00) >> 8;
		nvbo->comp = (tile_flags & 0x00030000) >> 16;
243 244 245 246
		if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
			kfree(nvbo);
			return -EINVAL;
		}
247 248 249 250 251 252
	} else {
		nvbo->zeta = (tile_flags & 0x00000007);
	}
	nvbo->mode = tile_mode;
	nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);

253 254 255 256 257 258 259 260 261 262 263 264
	/* Determine the desirable target GPU page size for the buffer. */
	for (i = 0; i < vmm->page_nr; i++) {
		/* Because we cannot currently allow VMM maps to fail
		 * during buffer migration, we need to determine page
		 * size for the buffer up-front, and pre-allocate its
		 * page tables.
		 *
		 * Skip page sizes that can't support needed domains.
		 */
		if (cli->device.info.family > NV_DEVICE_INFO_V0_CURIE &&
		    (flags & TTM_PL_FLAG_VRAM) && !vmm->page[i].vram)
			continue;
265 266
		if ((flags & TTM_PL_FLAG_TT) &&
		    (!vmm->page[i].host || vmm->page[i].shift > PAGE_SHIFT))
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
			continue;

		/* Select this page size if it's the first that supports
		 * the potential memory domains, or when it's compatible
		 * with the requested compression settings.
		 */
		if (pi < 0 || !nvbo->comp || vmm->page[i].comp)
			pi = i;

		/* Stop once the buffer is larger than the current page size. */
		if (size >= 1ULL << vmm->page[i].shift)
			break;
	}

	if (WARN_ON(pi < 0))
		return -EINVAL;

	/* Disable compression if suitable settings couldn't be found. */
	if (nvbo->comp && !vmm->page[pi].comp) {
		if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
			nvbo->kind = mmu->kind[nvbo->kind];
		nvbo->comp = 0;
289
	}
290
	nvbo->page = vmm->page[pi].shift;
291 292

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
293 294
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
295

296
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
297 298
				       sizeof(struct nouveau_bo));

299
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
300
			  type, &nvbo->placement,
301
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
302
			  robj, nouveau_bo_del_ttm);
303 304 305 306 307 308 309 310 311
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

312
static void
313
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
314 315 316 317
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
318
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
319
	if (type & TTM_PL_FLAG_TT)
320
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
321
	if (type & TTM_PL_FLAG_SYSTEM)
322
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
323 324
}

325 326 327
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
328
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
329
	u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
330
	unsigned i, fpfn, lpfn;
331

332
	if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
333
	    nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
334
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
335 336 337 338 339 340
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
341
		if (nvbo->zeta) {
342 343
			fpfn = vram_pages / 2;
			lpfn = ~0;
344
		} else {
345 346 347 348 349 350 351 352 353 354
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
355 356 357 358
		}
	}
}

359
void
360
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
361
{
362
	struct ttm_placement *pl = &nvbo->placement;
363 364 365
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
366 367 368 369 370 371 372 373

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
374 375

	set_placement_range(nvbo, type);
376 377 378
}

int
379
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
380
{
381
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
382
	struct ttm_buffer_object *bo = &nvbo->bo;
383
	bool force = false, evict = false;
384
	int ret;
385

386
	ret = ttm_bo_reserve(bo, false, false, NULL);
387
	if (ret)
388
		return ret;
389

390
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
391
	    memtype == TTM_PL_FLAG_VRAM && contig) {
392 393
		if (!nvbo->contig) {
			nvbo->contig = true;
394
			force = true;
395
			evict = true;
396
		}
397 398
	}

399 400 401 402 403 404 405 406
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
407
		goto out;
408 409 410 411 412 413 414 415
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
416

417
	nvbo->pin_refcnt++;
418
	nouveau_bo_placement_set(nvbo, memtype, 0);
419

420 421 422 423 424
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
425
	ret = nouveau_bo_validate(nvbo, false, false);
426 427
	if (ret)
		goto out;
428
	nvbo->pin_refcnt++;
429 430 431 432 433 434 435 436 437 438

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
439
	}
440

441
out:
442
	if (force && ret)
443
		nvbo->contig = false;
444
	ttm_bo_unreserve(bo);
445 446 447 448 449 450
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
451
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
452
	struct ttm_buffer_object *bo = &nvbo->bo;
453
	int ret, ref;
454

455
	ret = ttm_bo_reserve(bo, false, false, NULL);
456 457 458
	if (ret)
		return ret;

459 460 461
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
462 463
		goto out;

464
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
465

466
	ret = nouveau_bo_validate(nvbo, false, false);
467 468 469
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
470
			drm->gem.vram_available += bo->mem.size;
471 472
			break;
		case TTM_PL_TT:
473
			drm->gem.gart_available += bo->mem.size;
474 475 476 477 478 479
			break;
		default:
			break;
		}
	}

480
out:
481 482 483 484 485 486 487 488 489
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

490
	ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
491 492 493
	if (ret)
		return ret;

494
	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
495

496 497 498 499 500 501 502
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
503 504 505
	if (!nvbo)
		return;

506
	ttm_bo_kunmap(&nvbo->kmap);
507 508
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
524 525
		dma_sync_single_for_device(drm->dev->dev,
					   ttm_dma->dma_address[i],
526
					   PAGE_SIZE, DMA_TO_DEVICE);
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
544
		dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
545
					PAGE_SIZE, DMA_FROM_DEVICE);
546 547
}

548 549
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
550
		    bool no_wait_gpu)
551 552 553
{
	int ret;

554 555
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
556 557 558
	if (ret)
		return ret;

559 560
	nouveau_bo_sync_for_device(nvbo);

561 562 563
	return 0;
}

564 565 566 567 568
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
569

570
	mem += index;
571

572 573 574 575 576 577 578 579 580 581 582
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
583

584
	mem += index;
585

586 587 588 589 590 591 592 593 594 595 596
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
597

598
	mem += index;
599

600 601 602 603 604 605
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

606
static struct ttm_tt *
607 608
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
609
{
D
Daniel Vetter 已提交
610
#if IS_ENABLED(CONFIG_AGP)
611
	struct nouveau_drm *drm = nouveau_bdev(bdev);
612

613 614
	if (drm->agp.bridge) {
		return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
615
					 page_flags, dummy_read);
616
	}
617
#endif
618

619
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
620 621 622 623 624 625 626 627 628 629 630 631 632
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
633
	struct nouveau_drm *drm = nouveau_bdev(bdev);
634
	struct nvif_mmu *mmu = &drm->client.mmu;
635 636 637 638 639 640 641 642

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
643 644 645 646 647 648
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

649
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
650
			/* Some BARs do not support being ioremapped WC */
651 652
			const u8 type = mmu->type[drm->ttm.type_vram].type;
			if (type & NVIF_MEM_UNCACHED) {
653 654 655 656
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
657
			man->func = &nouveau_vram_manager;
658 659 660
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
661
			man->func = &ttm_bo_manager_func;
662
		}
663 664
		break;
	case TTM_PL_TT:
665
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
666
			man->func = &nouveau_gart_manager;
667
		else
668
		if (!drm->agp.bridge)
669
			man->func = &nv04_gart_manager;
670 671
		else
			man->func = &ttm_bo_manager_func;
672

673
		if (drm->agp.bridge) {
674
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
675 676 677
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
678
		} else {
679 680 681 682 683
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
684

685 686 687 688 689 690 691 692 693 694 695 696 697
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
698
	case TTM_PL_VRAM:
699 700
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
701
		break;
702
	default:
703
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
704 705
		break;
	}
706 707

	*pl = nvbo->placement;
708 709 710
}


711 712 713 714 715 716
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
717
		OUT_RING  (chan, handle & 0x0000ffff);
718 719 720 721 722
		FIRE_RING (chan);
	}
	return ret;
}

723 724
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
725
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
726
{
727
	struct nouveau_mem *mem = nouveau_mem(old_reg);
728 729
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
730
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
731 732 733 734
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
735 736 737
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
738
		OUT_RING  (chan, new_reg->num_pages);
739
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
740 741 742 743
	}
	return ret;
}

744 745 746 747 748 749 750 751 752 753 754
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

755 756
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
757
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
758
{
759 760 761
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
762
	u32 page_count = new_reg->num_pages;
763 764
	int ret;

765
	page_count = new_reg->num_pages;
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
793 794
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
795
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
B
Ben Skeggs 已提交
796
{
797 798 799
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
800
	u32 page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
801 802
	int ret;

803
	page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
804 805 806 807 808 809 810
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

811
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
812 813
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
814
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
815 816 817 818 819 820
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
821
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
822 823 824 825 826 827 828 829 830 831
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

832 833
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
834
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
835
{
836 837 838
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
839
	u32 page_count = new_reg->num_pages;
840 841
	int ret;

842
	page_count = new_reg->num_pages;
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

870 871
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
872
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
873
{
874
	struct nouveau_mem *mem = nouveau_mem(old_reg);
875 876 877
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
878 879 880 881
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
882
		OUT_RING  (chan, 0x00000000 /* COPY */);
883
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
884 885 886 887
	}
	return ret;
}

888 889
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
890
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
891
{
892
	struct nouveau_mem *mem = nouveau_mem(old_reg);
893 894 895
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
896
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
897 898 899 900
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
901 902 903 904 905
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

906 907 908
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
909
	int ret = RING_SPACE(chan, 6);
910
	if (ret == 0) {
911 912 913
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
914 915 916
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
917 918 919 920 921
	}

	return ret;
}

922
static int
923
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
924
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
925
{
926
	struct nouveau_mem *mem = nouveau_mem(old_reg);
927
	u64 length = (new_reg->num_pages << PAGE_SHIFT);
928 929 930 931
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
	int src_tiled = !!mem->kind;
	int dst_tiled = !!nouveau_mem(new_reg)->kind;
932 933
	int ret;

934 935 936
	while (length) {
		u32 amount, stride, height;

937 938 939 940
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

941 942
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
943 944
		height  = amount / stride;

945
		if (src_tiled) {
946
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
947
			OUT_RING  (chan, 0);
948
			OUT_RING  (chan, 0);
949 950 951 952 953 954
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
955
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
956 957
			OUT_RING  (chan, 1);
		}
958
		if (dst_tiled) {
959
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
960
			OUT_RING  (chan, 0);
961
			OUT_RING  (chan, 0);
962 963 964 965 966 967
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
968
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
969 970 971
			OUT_RING  (chan, 1);
		}

972
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
973 974
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
975
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
976 977 978 979 980 981 982 983
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
984
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
985 986 987 988 989
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
990 991
	}

992 993 994
	return 0;
}

995 996 997
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
998
	int ret = RING_SPACE(chan, 4);
999
	if (ret == 0) {
1000 1001 1002
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
1003
		OUT_RING  (chan, chan->drm->ntfy.handle);
1004 1005 1006 1007 1008
	}

	return ret;
}

1009 1010
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
1011
		      struct nouveau_channel *chan, struct ttm_mem_reg *reg)
1012
{
1013
	if (reg->mem_type == TTM_PL_TT)
1014
		return NvDmaTT;
1015
	return chan->vram.handle;
1016 1017
}

1018 1019
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
1020
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
1021
{
1022 1023 1024
	u32 src_offset = old_reg->start << PAGE_SHIFT;
	u32 dst_offset = new_reg->start << PAGE_SHIFT;
	u32 page_count = new_reg->num_pages;
1025 1026 1027 1028 1029 1030
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

1031
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
1032 1033
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
1034

1035
	page_count = new_reg->num_pages;
1036 1037 1038 1039 1040 1041
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
1042

1043
		BEGIN_NV04(chan, NvSubCopy,
1044
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
1045 1046 1047 1048 1049 1050 1051 1052
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
1053
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
1054
		OUT_RING  (chan, 0);
1055 1056 1057 1058 1059 1060

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

1061 1062 1063
	return 0;
}

1064
static int
1065
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1066
		     struct ttm_mem_reg *reg)
1067
{
1068 1069
	struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
	struct nouveau_mem *new_mem = nouveau_mem(reg);
1070
	struct nvif_vmm *vmm = &drm->client.vmm.vmm;
1071 1072
	int ret;

1073 1074
	ret = nvif_vmm_get(vmm, LAZY, false, old_mem->mem.page, 0,
			   old_mem->mem.size, &old_mem->vma[0]);
1075 1076 1077
	if (ret)
		return ret;

1078 1079 1080 1081
	ret = nvif_vmm_get(vmm, LAZY, false, new_mem->mem.page, 0,
			   new_mem->mem.size, &old_mem->vma[1]);
	if (ret)
		goto done;
1082

1083 1084 1085 1086 1087 1088 1089
	ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
	if (ret)
		goto done;

	ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
done:
	if (ret) {
1090 1091
		nvif_vmm_put(vmm, &old_mem->vma[1]);
		nvif_vmm_put(vmm, &old_mem->vma[0]);
1092
	}
1093 1094 1095
	return 0;
}

1096 1097
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1098
		     bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1099
{
1100
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1101
	struct nouveau_channel *chan = drm->ttm.chan;
1102
	struct nouveau_cli *cli = (void *)chan->user.client;
1103
	struct nouveau_fence *fence;
1104 1105
	int ret;

1106
	/* create temporary vmas for the transfer and attach them to the
1107
	 * old nvkm_mem node, these will get cleaned up after ttm has
1108
	 * destroyed the ttm_mem_reg
1109
	 */
1110
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1111
		ret = nouveau_bo_move_prep(drm, bo, new_reg);
1112
		if (ret)
1113
			return ret;
1114 1115
	}

1116
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1117
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1118
	if (ret == 0) {
1119
		ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
1120 1121 1122
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1123 1124
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1125
								evict,
1126
								new_reg);
1127 1128 1129
				nouveau_fence_unref(&fence);
			}
		}
1130
	}
1131
	mutex_unlock(&cli->mutex);
1132
	return ret;
1133 1134
}

1135
void
1136
nouveau_bo_move_init(struct nouveau_drm *drm)
1137 1138 1139
{
	static const struct {
		const char *name;
1140
		int engine;
1141
		s32 oclass;
1142 1143 1144 1145 1146
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1147 1148
		{  "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
1149 1150
		{  "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1151 1152
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1153
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1154
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1155 1156 1157 1158 1159 1160 1161
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1162
		{},
1163
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1164 1165 1166 1167 1168
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1169
		struct nouveau_channel *chan;
1170

1171
		if (mthd->engine)
1172 1173 1174 1175 1176 1177
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1178
		ret = nvif_object_init(&chan->user,
1179 1180 1181
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1182
		if (ret == 0) {
1183
			ret = mthd->init(chan, drm->ttm.copy.handle);
1184
			if (ret) {
1185
				nvif_object_fini(&drm->ttm.copy);
1186
				continue;
1187
			}
1188 1189

			drm->ttm.move = mthd->exec;
1190
			drm->ttm.chan = chan;
1191 1192
			name = mthd->name;
			break;
1193 1194 1195
		}
	} while ((++mthd)->exec);

1196
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1197 1198
}

1199 1200
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1201
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1202
{
1203 1204 1205 1206 1207
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1208
	struct ttm_placement placement;
1209
	struct ttm_mem_reg tmp_reg;
1210 1211 1212
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1213
	placement.placement = placement.busy_placement = &placement_memtype;
1214

1215 1216 1217
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1218 1219 1220
	if (ret)
		return ret;

1221
	ret = ttm_tt_bind(bo->ttm, &tmp_reg);
1222 1223 1224
	if (ret)
		goto out;

1225
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
1226 1227 1228
	if (ret)
		goto out;

1229
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg);
1230
out:
1231
	ttm_bo_mem_put(bo, &tmp_reg);
1232 1233 1234 1235 1236
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1237
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1238
{
1239 1240 1241 1242 1243
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1244
	struct ttm_placement placement;
1245
	struct ttm_mem_reg tmp_reg;
1246 1247 1248
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1249
	placement.placement = placement.busy_placement = &placement_memtype;
1250

1251 1252 1253
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1254 1255 1256
	if (ret)
		return ret;

1257
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg);
1258 1259 1260
	if (ret)
		goto out;

1261
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
1262 1263 1264 1265
	if (ret)
		goto out;

out:
1266
	ttm_bo_mem_put(bo, &tmp_reg);
1267 1268 1269
	return ret;
}

1270
static void
1271
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
1272
		     struct ttm_mem_reg *new_reg)
1273
{
1274
	struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
1275
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1276
	struct nouveau_vma *vma;
1277

1278 1279 1280 1281
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1282
	if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
1283
	    mem->mem.page == nvbo->page) {
1284
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1285
			nouveau_vma_map(vma, mem);
1286 1287 1288
		}
	} else {
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1289
			WARN_ON(ttm_bo_wait(bo, false, false));
1290
			nouveau_vma_unmap(vma);
1291
		}
1292 1293 1294
	}
}

1295
static int
1296
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
1297
		   struct nouveau_drm_tile **new_tile)
1298
{
1299 1300
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1301
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1302
	u64 offset = new_reg->start << PAGE_SHIFT;
1303

1304
	*new_tile = NULL;
1305
	if (new_reg->mem_type != TTM_PL_VRAM)
1306 1307
		return 0;

1308
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1309
		*new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
1310
					       nvbo->mode, nvbo->zeta);
1311 1312
	}

1313 1314 1315 1316 1317
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1318 1319
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1320
{
1321 1322
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1323
	struct dma_fence *fence = reservation_object_get_excl(bo->resv);
1324

1325
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1326
	*old_tile = new_tile;
1327 1328 1329 1330
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1331
		bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1332
{
1333
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1334
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1335
	struct ttm_mem_reg *old_reg = &bo->mem;
1336
	struct nouveau_drm_tile *new_tile = NULL;
1337 1338
	int ret = 0;

1339 1340 1341 1342
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
	if (ret)
		return ret;

1343 1344 1345
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1346
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1347
		ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
1348 1349 1350
		if (ret)
			return ret;
	}
1351 1352

	/* Fake bo copy. */
1353
	if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1354
		BUG_ON(bo->mem.mm_node != NULL);
1355 1356
		bo->mem = *new_reg;
		new_reg->mm_node = NULL;
1357
		goto out;
1358 1359
	}

1360
	/* Hardware assisted copy. */
1361
	if (drm->ttm.move) {
1362
		if (new_reg->mem_type == TTM_PL_SYSTEM)
1363
			ret = nouveau_bo_move_flipd(bo, evict, intr,
1364 1365
						    no_wait_gpu, new_reg);
		else if (old_reg->mem_type == TTM_PL_SYSTEM)
1366
			ret = nouveau_bo_move_flips(bo, evict, intr,
1367
						    no_wait_gpu, new_reg);
1368 1369
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
1370
						   no_wait_gpu, new_reg);
1371 1372 1373
		if (!ret)
			goto out;
	}
1374 1375

	/* Fallback to software copy. */
1376
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1377
	if (ret == 0)
1378
		ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg);
1379 1380

out:
1381
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1382 1383 1384 1385 1386
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1387 1388

	return ret;
1389 1390 1391 1392 1393
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1394 1395
	struct nouveau_bo *nvbo = nouveau_bo(bo);

D
David Herrmann 已提交
1396 1397
	return drm_vma_node_verify_access(&nvbo->gem.vma_node,
					  filp->private_data);
1398 1399
}

1400
static int
1401
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1402
{
1403
	struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
1404
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1405
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1406
	struct nouveau_mem *mem = nouveau_mem(reg);
1407

1408 1409 1410 1411 1412
	reg->bus.addr = NULL;
	reg->bus.offset = 0;
	reg->bus.size = reg->num_pages << PAGE_SHIFT;
	reg->bus.base = 0;
	reg->bus.is_iomem = false;
1413 1414
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
1415
	switch (reg->mem_type) {
1416 1417 1418 1419
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
1420
#if IS_ENABLED(CONFIG_AGP)
1421
		if (drm->agp.bridge) {
1422 1423 1424
			reg->bus.offset = reg->start << PAGE_SHIFT;
			reg->bus.base = drm->agp.base;
			reg->bus.is_iomem = !drm->agp.cma;
1425 1426
		}
#endif
1427
		if (drm->client.mem->oclass < NVIF_CLASS_MEM_NV50 || !mem->kind)
1428 1429 1430
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1431
	case TTM_PL_VRAM:
1432 1433 1434
		reg->bus.offset = reg->start << PAGE_SHIFT;
		reg->bus.base = device->func->resource_addr(device, 1);
		reg->bus.is_iomem = true;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
			union {
				struct nv50_mem_map_v0 nv50;
				struct gf100_mem_map_v0 gf100;
			} args;
			u64 handle, length;
			u32 argc = 0;
			int ret;

			switch (mem->mem.object.oclass) {
			case NVIF_CLASS_MEM_NV50:
				args.nv50.version = 0;
				args.nv50.ro = 0;
				args.nv50.kind = mem->kind;
				args.nv50.comp = mem->comp;
				break;
			case NVIF_CLASS_MEM_GF100:
				args.gf100.version = 0;
				args.gf100.ro = 0;
				args.gf100.kind = mem->kind;
				break;
			default:
				WARN_ON(1);
				break;
			}

			ret = nvif_object_map_handle(&mem->mem.object,
						     &argc, argc,
						     &handle, &length);
			if (ret != 1)
				return ret ? ret : -EINVAL;

			reg->bus.base = 0;
			reg->bus.offset = handle;
1469
		}
1470 1471 1472 1473 1474 1475 1476 1477
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
1478
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1479
{
1480
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1481
	struct nouveau_mem *mem = nouveau_mem(reg);
1482

1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
		switch (reg->mem_type) {
		case TTM_PL_TT:
			if (mem->kind)
				nvif_object_unmap_handle(&mem->mem.object);
			break;
		case TTM_PL_VRAM:
			nvif_object_unmap_handle(&mem->mem.object);
			break;
		default:
			break;
		}
	}
1496 1497 1498 1499 1500
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1501
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1502
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1503
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1504
	u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1505
	int i, ret;
1506 1507 1508 1509 1510

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1511
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1512
		    !nvbo->kind)
1513
			return 0;
1514 1515 1516 1517 1518 1519 1520 1521 1522

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1523 1524 1525
	}

	/* make sure bo is in mappable vram */
1526
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1527
	    bo->mem.start + bo->mem.num_pages < mappable)
1528 1529
		return 0;

1530 1531 1532 1533 1534 1535 1536 1537 1538
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1539

1540
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1541
	return nouveau_bo_validate(nvbo, false, false);
1542 1543
}

1544 1545 1546
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1547
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1548
	struct nouveau_drm *drm;
1549
	struct device *dev;
1550 1551
	unsigned i;
	int r;
D
Dave Airlie 已提交
1552
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1553 1554 1555 1556

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1557 1558 1559 1560 1561 1562 1563 1564
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1565
	drm = nouveau_bdev(ttm->bdev);
1566
	dev = drm->dev->dev;
1567

D
Daniel Vetter 已提交
1568
#if IS_ENABLED(CONFIG_AGP)
1569
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1570 1571 1572 1573
		return ttm_agp_tt_populate(ttm);
	}
#endif

1574
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1575
	if (swiotlb_nr_tbl()) {
1576
		return ttm_dma_populate((void *)ttm, dev);
1577 1578 1579 1580 1581 1582 1583 1584 1585
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1586 1587
		dma_addr_t addr;

1588
		addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE,
1589 1590
				    DMA_BIDIRECTIONAL);

1591
		if (dma_mapping_error(dev, addr)) {
1592
			while (i--) {
1593
				dma_unmap_page(dev, ttm_dma->dma_address[i],
1594
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1595
				ttm_dma->dma_address[i] = 0;
1596 1597 1598 1599
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1600 1601

		ttm_dma->dma_address[i] = addr;
1602 1603 1604 1605 1606 1607 1608
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1609
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1610
	struct nouveau_drm *drm;
1611
	struct device *dev;
1612
	unsigned i;
D
Dave Airlie 已提交
1613 1614 1615 1616
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1617

1618
	drm = nouveau_bdev(ttm->bdev);
1619
	dev = drm->dev->dev;
1620

D
Daniel Vetter 已提交
1621
#if IS_ENABLED(CONFIG_AGP)
1622
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1623 1624 1625 1626 1627
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1628
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1629
	if (swiotlb_nr_tbl()) {
1630
		ttm_dma_unpopulate((void *)ttm, dev);
1631 1632 1633 1634 1635
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1636
		if (ttm_dma->dma_address[i]) {
1637
			dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE,
1638
				       DMA_BIDIRECTIONAL);
1639 1640 1641 1642 1643 1644
		}
	}

	ttm_pool_unpopulate(ttm);
}

1645
void
1646
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1647
{
1648
	struct reservation_object *resv = nvbo->bo.resv;
1649

1650 1651 1652 1653
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1654 1655
}

1656
struct ttm_bo_driver nouveau_bo_driver = {
1657
	.ttm_tt_create = &nouveau_ttm_tt_create,
1658 1659
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1660 1661
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
1662
	.eviction_valuable = ttm_bo_eviction_valuable,
1663
	.evict_flags = nouveau_bo_evict_flags,
1664
	.move_notify = nouveau_bo_move_ntfy,
1665 1666
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1667 1668 1669
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1670
	.io_mem_pfn = ttm_bo_default_io_mem_pfn,
1671
};