nouveau_bo.c 38.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <core/engine.h>
31
#include <linux/swiotlb.h>
32

33 34 35 36 37
#include <subdev/fb.h>
#include <subdev/vm.h>
#include <subdev/bar.h>

#include "nouveau_drm.h"
38
#include "nouveau_dma.h"
39
#include "nouveau_fence.h"
40

41 42 43
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
44

45 46 47 48 49
/*
 * NV10-NV40 tiling helpers
 */

static void
50 51
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
52
{
53
	struct nouveau_drm *drm = nouveau_drm(dev);
54 55 56 57
	int i = reg - drm->tile.reg;
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
58

59
	nouveau_fence_unref(&reg->fence);
60 61

	if (tile->pitch)
62
		pfb->tile.fini(pfb, i, tile);
63 64

	if (pitch)
65
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
66

67
	pfb->tile.prog(pfb, i, tile);
68

69 70 71 72
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
73 74
}

75
static struct nouveau_drm_tile *
76 77
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
78
	struct nouveau_drm *drm = nouveau_drm(dev);
79
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
80

81
	spin_lock(&drm->tile.lock);
82 83 84 85 86 87 88

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

89
	spin_unlock(&drm->tile.lock);
90 91 92 93
	return tile;
}

static void
94 95
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
			struct nouveau_fence *fence)
96
{
97
	struct nouveau_drm *drm = nouveau_drm(dev);
98 99

	if (tile) {
100
		spin_lock(&drm->tile.lock);
101
		tile->fence = nouveau_fence_ref(fence);
102
		tile->used = false;
103
		spin_unlock(&drm->tile.lock);
104 105 106
	}
}

107 108 109
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
110
{
111
	struct nouveau_drm *drm = nouveau_drm(dev);
112 113
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_drm_tile *tile, *found = NULL;
114 115
	int i;

116
	for (i = 0; i < pfb->tile.regions; i++) {
117 118 119 120 121 122
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

123
		} else if (tile && pfb->tile.region[i].pitch) {
124 125 126 127 128 129 130 131 132 133 134 135 136
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

137 138 139
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
140 141
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
142 143
	struct nouveau_bo *nvbo = nouveau_bo(bo);

144
	if (unlikely(nvbo->gem.filp))
145
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
146
	WARN_ON(nvbo->pin_refcnt > 0);
147
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
148 149 150
	kfree(nvbo);
}

151
static void
152
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
153
		       int *align, int *size)
154
{
155 156
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_device *device = nv_device(drm->device);
157

158
	if (device->card_type < NV_50) {
159
		if (nvbo->tile_mode) {
160
			if (device->chipset >= 0x40) {
161
				*align = 65536;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->chipset >= 0x30) {
165
				*align = 32768;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->chipset >= 0x20) {
169
				*align = 16384;
170
				*size = roundup(*size, 64 * nvbo->tile_mode);
171

172
			} else if (device->chipset >= 0x10) {
173
				*align = 16384;
174
				*size = roundup(*size, 32 * nvbo->tile_mode);
175 176
			}
		}
177
	} else {
178 179
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
180 181
	}

182
	*size = roundup(*size, PAGE_SIZE);
183 184
}

185
int
186 187
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
188
	       struct sg_table *sg,
189
	       struct nouveau_bo **pnvbo)
190
{
191
	struct nouveau_drm *drm = nouveau_drm(dev);
192
	struct nouveau_bo *nvbo;
193
	size_t acc_size;
194
	int ret;
D
Dave Airlie 已提交
195
	int type = ttm_bo_type_device;
196 197 198 199 200 201
	int lpg_shift = 12;
	int max_size;

	if (drm->client.base.vm)
		lpg_shift = drm->client.base.vm->vmm->lpg_shift;
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
202 203 204 205 206

	if (size <= 0 || size > max_size) {
		nv_warn(drm, "skipped size %x\n", (u32)size);
		return -EINVAL;
	}
D
Dave Airlie 已提交
207 208 209

	if (sg)
		type = ttm_bo_type_sg;
210 211 212 213 214 215

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
216
	INIT_LIST_HEAD(&nvbo->vma_list);
217 218
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
219
	nvbo->bo.bdev = &drm->ttm.bdev;
220

221
	nvbo->page_shift = 12;
222
	if (drm->client.base.vm) {
223
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
224
			nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
225 226 227
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
228 229
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
230

231
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
232 233
				       sizeof(struct nouveau_bo));

234
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
235
			  type, &nvbo->placement,
236
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
237
			  nouveau_bo_del_ttm);
238 239 240 241 242 243 244 245 246
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

247 248 249 250 251 252 253 254 255 256 257 258 259
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

260 261 262
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
263 264
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
265
	u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
266

267 268
	if ((nv_device(drm->device)->card_type == NV_10 ||
	     nv_device(drm->device)->card_type == NV_11) &&
269
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
270
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

287
void
288
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
289
{
290 291 292 293 294 295 296 297 298 299 300
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
301 302

	set_placement_range(nvbo, type);
303 304 305 306 307
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
308
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
309
	struct ttm_buffer_object *bo = &nvbo->bo;
310
	int ret;
311

312 313 314 315
	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		goto out;

316
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
317
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
318
			 1 << bo->mem.mem_type, memtype);
319 320
		ret = -EINVAL;
		goto out;
321 322 323 324 325
	}

	if (nvbo->pin_refcnt++)
		goto out;

326
	nouveau_bo_placement_set(nvbo, memtype, 0);
327

328
	ret = nouveau_bo_validate(nvbo, false, false);
329 330 331
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
332
			drm->gem.vram_available -= bo->mem.size;
333 334
			break;
		case TTM_PL_TT:
335
			drm->gem.gart_available -= bo->mem.size;
336 337 338 339 340 341
			break;
		default:
			break;
		}
	}
out:
342
	ttm_bo_unreserve(bo);
343 344 345 346 347 348
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
349
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
350
	struct ttm_buffer_object *bo = &nvbo->bo;
351
	int ret, ref;
352 353 354 355 356

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		return ret;

357 358 359
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
360 361
		goto out;

362
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
363

364
	ret = nouveau_bo_validate(nvbo, false, false);
365 366 367
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
368
			drm->gem.vram_available += bo->mem.size;
369 370
			break;
		case TTM_PL_TT:
371
			drm->gem.gart_available += bo->mem.size;
372 373 374 375 376 377
			break;
		default:
			break;
		}
	}

378
out:
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
400 401
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
402 403
}

404 405
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
406
		    bool no_wait_gpu)
407 408 409
{
	int ret;

410 411
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
412 413 414 415 416 417
	if (ret)
		return ret;

	return 0;
}

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

466
static struct ttm_tt *
467 468
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
469
{
470
#if __OS_HAS_AGP
471 472
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
473

474 475 476
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
477
	}
478
#endif
479

480
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
481 482 483 484 485 486 487 488 489 490 491 492 493
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
494
	struct nouveau_drm *drm = nouveau_bdev(bdev);
495 496 497 498 499 500 501 502

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
503
		if (nv_device(drm->device)->card_type >= NV_50) {
B
Ben Skeggs 已提交
504
			man->func = &nouveau_vram_manager;
505 506 507
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
508
			man->func = &ttm_bo_manager_func;
509
		}
510
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
511
			     TTM_MEMTYPE_FLAG_MAPPABLE;
512 513 514 515 516
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case TTM_PL_TT:
517
		if (nv_device(drm->device)->card_type >= NV_50)
518
			man->func = &nouveau_gart_manager;
519
		else
520
		if (drm->agp.stat != ENABLED)
521
			man->func = &nv04_gart_manager;
522 523
		else
			man->func = &ttm_bo_manager_func;
524 525

		if (drm->agp.stat == ENABLED) {
526
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
527 528 529
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
530
		} else {
531 532 533 534 535
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
536

537 538 539 540 541 542 543 544 545 546 547 548 549
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
550
	case TTM_PL_VRAM:
551 552
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
553
		break;
554
	default:
555
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
556 557
		break;
	}
558 559

	*pl = nvbo->placement;
560 561 562 563 564 565
}


/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
 * TTM_PL_{VRAM,TT} directly.
 */
566

567 568
static int
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
569
			      struct nouveau_bo *nvbo, bool evict,
570
			      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
571 572 573 574
{
	struct nouveau_fence *fence = NULL;
	int ret;

575
	ret = nouveau_fence_new(chan, false, &fence);
576 577 578
	if (ret)
		return ret;

579
	ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, evict,
580
					no_wait_gpu, new_mem);
581
	nouveau_fence_unref(&fence);
582 583 584
	return ret;
}

585 586 587 588 589 590
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
591
		OUT_RING  (chan, handle & 0x0000ffff);
592 593 594 595 596
		FIRE_RING (chan);
	}
	return ret;
}

597 598 599 600 601 602 603
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
604
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
605 606 607 608 609 610 611 612
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
613
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
614 615 616 617
	}
	return ret;
}

618 619 620 621 622 623 624 625 626 627 628
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
667 668 669 670
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
671 672 673
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
674 675 676 677 678 679 680 681 682 683 684
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

685
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
686 687
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
688
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
689 690 691 692 693 694
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
695
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
696 697 698 699 700 701 702 703 704 705
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

780 781 782
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
783
	int ret = RING_SPACE(chan, 6);
784
	if (ret == 0) {
785 786 787 788 789 790
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
		OUT_RING  (chan, NvNotify0);
		OUT_RING  (chan, NvDmaFB);
		OUT_RING  (chan, NvDmaFB);
791 792 793 794 795
	}

	return ret;
}

796
static int
797 798
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
799
{
800
	struct nouveau_mem *node = old_mem->mm_node;
801
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
802 803
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
804 805
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
806 807
	int ret;

808 809 810
	while (length) {
		u32 amount, stride, height;

811 812 813 814
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

815 816
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
817 818
		height  = amount / stride;

819
		if (src_tiled) {
820
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
821
			OUT_RING  (chan, 0);
822
			OUT_RING  (chan, 0);
823 824 825 826 827 828
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
829
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
830 831
			OUT_RING  (chan, 1);
		}
832
		if (dst_tiled) {
833
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
834
			OUT_RING  (chan, 0);
835
			OUT_RING  (chan, 0);
836 837 838 839 840 841
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
842
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
843 844 845
			OUT_RING  (chan, 1);
		}

846
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
847 848
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
849
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
850 851 852 853 854 855 856 857
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
858
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
859 860 861 862 863
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
864 865
	}

866 867 868
	return 0;
}

869 870 871
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
872
	int ret = RING_SPACE(chan, 4);
873
	if (ret == 0) {
874 875 876 877
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
		OUT_RING  (chan, NvNotify0);
878 879 880 881 882
	}

	return ret;
}

883 884 885 886 887
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
888 889
		return NvDmaTT;
	return NvDmaFB;
890 891
}

892 893 894 895
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
896 897
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
898 899 900 901 902 903 904
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

905
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
906 907 908
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

909 910 911 912 913 914 915
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
916

917
		BEGIN_NV04(chan, NvSubCopy,
918
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
919 920 921 922 923 924 925 926
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
927
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
928
		OUT_RING  (chan, 0);
929 930 931 932 933 934

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

935 936 937
	return 0;
}

938
static int
939 940
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
941
{
942 943 944
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
945 946
	int ret;

947 948
	ret = nouveau_vm_get(nv_client(drm)->vm, size, old_node->page_shift,
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
949 950 951
	if (ret)
		return ret;

952 953 954 955 956 957 958 959 960
	ret = nouveau_vm_get(nv_client(drm)->vm, size, new_node->page_shift,
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
961 962 963
	return 0;
}

964 965
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
966
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
967
{
968
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
969
	struct nouveau_channel *chan = drm->ttm.chan;
970 971
	int ret;

972 973 974
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
975
	 */
976
	if (nv_device(drm->device)->card_type >= NV_50) {
977
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
978
		if (ret)
979
			return ret;
980 981
	}

982 983
	mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);

984
	ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
985
	if (ret == 0) {
986
		struct nouveau_bo *nvbo = nouveau_bo(bo);
987 988 989
		ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
						    no_wait_gpu, new_mem);
	}
990

991
	mutex_unlock(&chan->cli->mutex);
992
	return ret;
993 994
}

995
void
996
nouveau_bo_move_init(struct nouveau_drm *drm)
997 998 999
{
	static const struct {
		const char *name;
1000
		int engine;
1001 1002 1003 1004 1005 1006
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1007
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1008
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1009 1010 1011 1012 1013 1014 1015
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1016
		{},
1017
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1018 1019 1020 1021 1022
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1023
		struct nouveau_object *object;
1024
		struct nouveau_channel *chan;
1025
		u32 handle = (mthd->engine << 16) | mthd->oclass;
1026

1027
		if (mthd->engine)
1028 1029 1030 1031 1032 1033 1034
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

		ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
1035
					 mthd->oclass, NULL, 0, &object);
1036
		if (ret == 0) {
1037
			ret = mthd->init(chan, handle);
1038
			if (ret) {
1039
				nouveau_object_del(nv_object(drm),
1040 1041
						   chan->handle, handle);
				continue;
1042
			}
1043 1044

			drm->ttm.move = mthd->exec;
1045
			drm->ttm.chan = chan;
1046 1047
			name = mthd->name;
			break;
1048 1049 1050
		}
	} while ((++mthd)->exec);

1051
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1052 1053
}

1054 1055
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1056
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1057 1058 1059 1060 1061 1062 1063 1064
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1065
	placement.placement = placement.busy_placement = &placement_memtype;
1066 1067 1068

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1069
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1070 1071 1072 1073 1074 1075 1076
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1077
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1078 1079 1080
	if (ret)
		goto out;

1081
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1082
out:
1083
	ttm_bo_mem_put(bo, &tmp_mem);
1084 1085 1086 1087 1088
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1089
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1090 1091 1092 1093 1094 1095 1096 1097
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1098
	placement.placement = placement.busy_placement = &placement_memtype;
1099 1100 1101

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1102
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1103 1104 1105
	if (ret)
		return ret;

1106
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1107 1108 1109
	if (ret)
		goto out;

1110
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1111 1112 1113 1114
	if (ret)
		goto out;

out:
1115
	ttm_bo_mem_put(bo, &tmp_mem);
1116 1117 1118
	return ret;
}

1119 1120 1121 1122
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1123 1124
	struct nouveau_vma *vma;

1125 1126 1127 1128
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1129
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1130 1131 1132
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1133 1134 1135 1136
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1137 1138 1139
	}
}

1140
static int
1141
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1142
		   struct nouveau_drm_tile **new_tile)
1143
{
1144 1145
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1146
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1147
	u64 offset = new_mem->start << PAGE_SHIFT;
1148

1149 1150
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1151 1152
		return 0;

1153
	if (nv_device(drm->device)->card_type >= NV_10) {
1154
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1155 1156
						nvbo->tile_mode,
						nvbo->tile_flags);
1157 1158
	}

1159 1160 1161 1162 1163
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1164 1165
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1166
{
1167 1168
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1169

1170
	nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
1171
	*old_tile = new_tile;
1172 1173 1174 1175
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1176
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1177
{
1178
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1179 1180
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1181
	struct nouveau_drm_tile *new_tile = NULL;
1182 1183
	int ret = 0;

1184
	if (nv_device(drm->device)->card_type < NV_50) {
1185 1186 1187 1188
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1189 1190

	/* Fake bo copy. */
1191 1192 1193 1194
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1195
		goto out;
1196 1197
	}

1198
	/* CPU copy if we have no accelerated method available */
1199
	if (!drm->ttm.move) {
1200
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1201 1202 1203
		goto out;
	}

1204 1205
	/* Hardware assisted copy. */
	if (new_mem->mem_type == TTM_PL_SYSTEM)
1206 1207
		ret = nouveau_bo_move_flipd(bo, evict, intr,
					    no_wait_gpu, new_mem);
1208
	else if (old_mem->mem_type == TTM_PL_SYSTEM)
1209 1210
		ret = nouveau_bo_move_flips(bo, evict, intr,
					    no_wait_gpu, new_mem);
1211
	else
1212 1213
		ret = nouveau_bo_move_m2mf(bo, evict, intr,
					   no_wait_gpu, new_mem);
1214

1215 1216 1217 1218
	if (!ret)
		goto out;

	/* Fallback to software copy. */
1219
	ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1220 1221

out:
1222
	if (nv_device(drm->device)->card_type < NV_50) {
1223 1224 1225 1226 1227
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1228 1229

	return ret;
1230 1231 1232 1233 1234
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1235 1236
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1237
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1238 1239
}

1240 1241 1242 1243
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1244
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1245
	struct nouveau_mem *node = mem->mm_node;
1246
	struct drm_device *dev = drm->dev;
1247
	int ret;
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1262
		if (drm->agp.stat == ENABLED) {
1263
			mem->bus.offset = mem->start << PAGE_SHIFT;
1264
			mem->bus.base = drm->agp.base;
1265
			mem->bus.is_iomem = !dev->agp->cant_use_aperture;
1266 1267
		}
#endif
1268 1269 1270 1271
		if (!node->memtype)
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1272
	case TTM_PL_VRAM:
1273 1274 1275
		mem->bus.offset = mem->start << PAGE_SHIFT;
		mem->bus.base = pci_resource_start(dev->pdev, 1);
		mem->bus.is_iomem = true;
1276 1277
		if (nv_device(drm->device)->card_type >= NV_50) {
			struct nouveau_bar *bar = nouveau_bar(drm->device);
1278

1279
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1280 1281 1282
					&node->bar_vma);
			if (ret)
				return ret;
1283

1284
			mem->bus.offset = node->bar_vma.offset;
1285
		}
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1296 1297
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct nouveau_bar *bar = nouveau_bar(drm->device);
1298
	struct nouveau_mem *node = mem->mm_node;
1299

1300
	if (!node->bar_vma.node)
1301 1302
		return;

1303
	bar->unmap(bar, &node->bar_vma);
1304 1305 1306 1307 1308
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1309
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1310
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1311 1312
	struct nouveau_device *device = nv_device(drm->device);
	u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
1313
	int ret;
1314 1315 1316 1317 1318

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1319
		if (nv_device(drm->device)->card_type < NV_50 ||
1320
		    !nouveau_bo_tile_layout(nvbo))
1321
			return 0;
1322 1323 1324 1325 1326 1327 1328 1329 1330

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1331 1332 1333
	}

	/* make sure bo is in mappable vram */
1334 1335
	if (nv_device(drm->device)->card_type >= NV_50 ||
	    bo->mem.start + bo->mem.num_pages < mappable)
1336 1337 1338 1339
		return 0;


	nvbo->placement.fpfn = 0;
1340
	nvbo->placement.lpfn = mappable;
1341
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1342
	return nouveau_bo_validate(nvbo, false, false);
1343 1344
}

1345 1346 1347
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1348
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1349
	struct nouveau_drm *drm;
1350 1351 1352
	struct drm_device *dev;
	unsigned i;
	int r;
D
Dave Airlie 已提交
1353
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1354 1355 1356 1357

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1358 1359 1360 1361 1362 1363 1364 1365
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1366 1367
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1368

J
Jerome Glisse 已提交
1369
#if __OS_HAS_AGP
1370
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1371 1372 1373 1374
		return ttm_agp_tt_populate(ttm);
	}
#endif

1375 1376
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1377
		return ttm_dma_populate((void *)ttm, dev->dev);
1378 1379 1380 1381 1382 1383 1384 1385 1386
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1387
		ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
1388 1389
						   0, PAGE_SIZE,
						   PCI_DMA_BIDIRECTIONAL);
1390
		if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
1391
			while (--i) {
1392
				pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1393
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1394
				ttm_dma->dma_address[i] = 0;
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1406
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1407
	struct nouveau_drm *drm;
1408 1409
	struct drm_device *dev;
	unsigned i;
D
Dave Airlie 已提交
1410 1411 1412 1413
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1414

1415 1416
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1417

J
Jerome Glisse 已提交
1418
#if __OS_HAS_AGP
1419
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1420 1421 1422 1423 1424
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1425 1426
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1427
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1428 1429 1430 1431 1432
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1433 1434
		if (ttm_dma->dma_address[i]) {
			pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1435 1436 1437 1438 1439 1440 1441
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}

1442 1443 1444
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
1445
	struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
1446 1447 1448 1449
	struct nouveau_fence *old_fence = NULL;

	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
1450
	nvbo->bo.sync_obj = new_fence;
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	spin_unlock(&nvbo->bo.bdev->fence_lock);

	nouveau_fence_unref(&old_fence);
}

static void
nouveau_bo_fence_unref(void **sync_obj)
{
	nouveau_fence_unref((struct nouveau_fence **)sync_obj);
}

static void *
nouveau_bo_fence_ref(void *sync_obj)
{
	return nouveau_fence_ref(sync_obj);
}

static bool
1469
nouveau_bo_fence_signalled(void *sync_obj)
1470
{
1471
	return nouveau_fence_done(sync_obj);
1472 1473 1474
}

static int
1475
nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
1476 1477 1478 1479 1480
{
	return nouveau_fence_wait(sync_obj, lazy, intr);
}

static int
1481
nouveau_bo_fence_flush(void *sync_obj)
1482 1483 1484 1485
{
	return 0;
}

1486
struct ttm_bo_driver nouveau_bo_driver = {
1487
	.ttm_tt_create = &nouveau_ttm_tt_create,
1488 1489
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1490 1491 1492
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1493
	.move_notify = nouveau_bo_move_ntfy,
1494 1495
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1496 1497 1498 1499 1500
	.sync_obj_signaled = nouveau_bo_fence_signalled,
	.sync_obj_wait = nouveau_bo_fence_wait,
	.sync_obj_flush = nouveau_bo_fence_flush,
	.sync_obj_unref = nouveau_bo_fence_unref,
	.sync_obj_ref = nouveau_bo_fence_ref,
1501 1502 1503
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1504 1505
};

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1530 1531 1532
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1533 1534 1535
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1536
	vma->refcount = 1;
1537 1538 1539 1540 1541 1542 1543
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1544
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1545 1546 1547 1548 1549
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}