nouveau_bo.c 41.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drm.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
52 53
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		pfb->tile.fini(pfb, i, tile);
59 60

	if (pitch)
61
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
62

63
	pfb->tile.prog(pfb, i, tile);
64

65 66 67 68
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104 105
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

112
	for (i = 0; i < pfb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

119
		} else if (tile && pfb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127 128 129 130 131 132
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

133 134 135
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
136 137
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
138 139
	struct nouveau_bo *nvbo = nouveau_bo(bo);

140
	if (unlikely(nvbo->gem.filp))
141
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
142
	WARN_ON(nvbo->pin_refcnt > 0);
143
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
144 145 146
	kfree(nvbo);
}

147
static void
148
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
149
		       int *align, int *size)
150
{
151
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
152
	struct nvif_device *device = &drm->device;
153

154
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
155
		if (nvbo->tile_mode) {
156
			if (device->info.chipset >= 0x40) {
157
				*align = 65536;
158
				*size = roundup(*size, 64 * nvbo->tile_mode);
159

160
			} else if (device->info.chipset >= 0x30) {
161
				*align = 32768;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x20) {
165
				*align = 16384;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x10) {
169
				*align = 16384;
170
				*size = roundup(*size, 32 * nvbo->tile_mode);
171 172
			}
		}
173
	} else {
174 175
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
176 177
	}

178
	*size = roundup(*size, PAGE_SIZE);
179 180
}

181
int
182 183
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
184
	       struct sg_table *sg, struct reservation_object *robj,
185
	       struct nouveau_bo **pnvbo)
186
{
187
	struct nouveau_drm *drm = nouveau_drm(dev);
188
	struct nouveau_bo *nvbo;
189
	size_t acc_size;
190
	int ret;
D
Dave Airlie 已提交
191
	int type = ttm_bo_type_device;
192 193 194
	int lpg_shift = 12;
	int max_size;

195 196
	if (drm->client.vm)
		lpg_shift = drm->client.vm->vmm->lpg_shift;
197
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
198 199

	if (size <= 0 || size > max_size) {
200
		NV_WARN(drm, "skipped size %x\n", (u32)size);
201 202
		return -EINVAL;
	}
D
Dave Airlie 已提交
203 204 205

	if (sg)
		type = ttm_bo_type_sg;
206 207 208 209 210 211

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
212
	INIT_LIST_HEAD(&nvbo->vma_list);
213 214
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217 218 219
	if (!nv_device_is_cpu_coherent(nvkm_device(&drm->device)))
		nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;

220
	nvbo->page_shift = 12;
221
	if (drm->client.vm) {
222
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
223
			nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
224 225 226
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
227 228
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
229

230
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
231 232
				       sizeof(struct nouveau_bo));

233
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
234
			  type, &nvbo->placement,
235
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
236
			  robj, nouveau_bo_del_ttm);
237 238 239 240 241 242 243 244 245
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

246
static void
247
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
248 249 250 251
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
252
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
253
	if (type & TTM_PL_FLAG_TT)
254
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
255
	if (type & TTM_PL_FLAG_SYSTEM)
256
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
257 258
}

259 260 261
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
262
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
263
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
264
	unsigned i, fpfn, lpfn;
265

266
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
267
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
268
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
269 270 271 272 273 274 275
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
276 277
			fpfn = vram_pages / 2;
			lpfn = ~0;
278
		} else {
279 280 281 282 283 284 285 286 287 288
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
289 290 291 292
		}
	}
}

293
void
294
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
295
{
296
	struct ttm_placement *pl = &nvbo->placement;
297 298 299
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
300 301 302 303 304 305 306 307

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
308 309

	set_placement_range(nvbo, type);
310 311 312 313 314
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
315
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
316
	struct ttm_buffer_object *bo = &nvbo->bo;
317
	int ret;
318

319
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
320
	if (ret)
321
		return ret;
322

323
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
324
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
325
			 1 << bo->mem.mem_type, memtype);
326 327
		ret = -EINVAL;
		goto out;
328 329
	}

330 331
	if (nvbo->pin_refcnt++)
		goto out;
332

333
	nouveau_bo_placement_set(nvbo, memtype, 0);
334

335 336 337 338 339
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
340
	ret = nouveau_bo_validate(nvbo, false, false);
341 342
	if (ret)
		goto out;
343
	nvbo->pin_refcnt++;
344 345 346 347 348 349 350 351 352 353

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
354
	}
355

356
out:
357
	ttm_bo_unreserve(bo);
358 359 360 361 362 363
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
364
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
365
	struct ttm_buffer_object *bo = &nvbo->bo;
366
	int ret, ref;
367

368
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
369 370 371
	if (ret)
		return ret;

372 373 374
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
375 376
		goto out;

377
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
378

379
	ret = nouveau_bo_validate(nvbo, false, false);
380 381 382
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
383
			drm->gem.vram_available += bo->mem.size;
384 385
			break;
		case TTM_PL_TT:
386
			drm->gem.gart_available += bo->mem.size;
387 388 389 390 391 392
			break;
		default:
			break;
		}
	}

393
out:
394 395 396 397 398 399 400 401 402
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

403
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
404 405 406
	if (ret)
		return ret;

407 408 409 410 411 412 413 414
	/*
	 * TTM buffers allocated using the DMA API already have a mapping, let's
	 * use it instead.
	 */
	if (!nvbo->force_coherent)
		ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages,
				  &nvbo->kmap);

415 416 417 418 419 420 421
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
422 423 424 425 426 427 428 429
	if (!nvbo)
		return;

	/*
	 * TTM buffers allocated using the DMA API already had a coherent
	 * mapping which we used, no need to unmap.
	 */
	if (!nvbo->force_coherent)
430
		ttm_bo_kunmap(&nvbo->kmap);
431 432
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_device *device = nvkm_device(&drm->device);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
		dma_sync_single_for_device(nv_device_base(device),
			ttm_dma->dma_address[i], PAGE_SIZE, DMA_TO_DEVICE);
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_device *device = nvkm_device(&drm->device);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
		dma_sync_single_for_cpu(nv_device_base(device),
			ttm_dma->dma_address[i], PAGE_SIZE, DMA_FROM_DEVICE);
}

473 474
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
475
		    bool no_wait_gpu)
476 477 478
{
	int ret;

479 480
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
481 482 483
	if (ret)
		return ret;

484 485
	nouveau_bo_sync_for_device(nvbo);

486 487 488
	return 0;
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static inline void *
_nouveau_bo_mem_index(struct nouveau_bo *nvbo, unsigned index, void *mem, u8 sz)
{
	struct ttm_dma_tt *dma_tt;
	u8 *m = mem;

	index *= sz;

	if (m) {
		/* kmap'd address, return the corresponding offset */
		m += index;
	} else {
		/* DMA-API mapping, lookup the right address */
		dma_tt = (struct ttm_dma_tt *)nvbo->bo.ttm;
		m = dma_tt->cpu_address[index / PAGE_SIZE];
		m += index % PAGE_SIZE;
	}

	return m;
}
#define nouveau_bo_mem_index(o, i, m) _nouveau_bo_mem_index(o, i, m, sizeof(*m))

511 512 513 514 515
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
516 517 518

	mem = nouveau_bo_mem_index(nvbo, index, mem);

519 520 521 522 523 524 525 526 527 528 529
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
530 531 532

	mem = nouveau_bo_mem_index(nvbo, index, mem);

533 534 535 536 537 538 539 540 541 542 543
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
544 545 546

	mem = nouveau_bo_mem_index(nvbo, index, mem);

547 548 549 550 551 552 553 554 555 556 557
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
558 559 560

	mem = nouveau_bo_mem_index(nvbo, index, mem);

561 562 563 564 565 566
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

567
static struct ttm_tt *
568 569
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
570
{
571
#if __OS_HAS_AGP
572 573
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
574

575 576 577
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
578
	}
579
#endif
580

581
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
582 583 584 585 586 587 588 589 590 591 592 593 594
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
595
	struct nouveau_drm *drm = nouveau_bdev(bdev);
596 597 598 599 600 601 602 603

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
604 605 606 607 608 609
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

610
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
611
			/* Some BARs do not support being ioremapped WC */
612
			if (nvkm_bar(&drm->device)->iomap_uncached) {
613 614 615 616
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
617
			man->func = &nouveau_vram_manager;
618 619 620
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
621
			man->func = &ttm_bo_manager_func;
622
		}
623 624
		break;
	case TTM_PL_TT:
625
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
626
			man->func = &nouveau_gart_manager;
627
		else
628
		if (drm->agp.stat != ENABLED)
629
			man->func = &nv04_gart_manager;
630 631
		else
			man->func = &ttm_bo_manager_func;
632 633

		if (drm->agp.stat == ENABLED) {
634
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
635 636 637
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
638
		} else {
639 640 641 642 643
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
644

645 646 647 648 649 650 651 652 653 654 655 656 657
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
658
	case TTM_PL_VRAM:
659 660
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
661
		break;
662
	default:
663
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
664 665
		break;
	}
666 667

	*pl = nvbo->placement;
668 669 670
}


671 672 673 674 675 676
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
677
		OUT_RING  (chan, handle & 0x0000ffff);
678 679 680 681 682
		FIRE_RING (chan);
	}
	return ret;
}

683 684 685 686 687 688 689
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
690
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
691 692 693 694 695 696 697 698
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
699
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
700 701 702 703
	}
	return ret;
}

704 705 706 707 708 709 710 711 712 713 714
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
753 754 755 756
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
757 758 759
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
760 761 762 763 764 765 766 767 768 769 770
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

771
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
772 773
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
774
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
775 776 777 778 779 780
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
781
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
782 783 784 785 786 787 788 789 790 791
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

866 867 868
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
869
	int ret = RING_SPACE(chan, 6);
870
	if (ret == 0) {
871 872 873
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
874 875 876
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
877 878 879 880 881
	}

	return ret;
}

882
static int
883 884
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
885
{
886
	struct nouveau_mem *node = old_mem->mm_node;
887
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
888 889
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
890 891
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
892 893
	int ret;

894 895 896
	while (length) {
		u32 amount, stride, height;

897 898 899 900
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

901 902
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
903 904
		height  = amount / stride;

905
		if (src_tiled) {
906
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
907
			OUT_RING  (chan, 0);
908
			OUT_RING  (chan, 0);
909 910 911 912 913 914
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
915
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
916 917
			OUT_RING  (chan, 1);
		}
918
		if (dst_tiled) {
919
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
920
			OUT_RING  (chan, 0);
921
			OUT_RING  (chan, 0);
922 923 924 925 926 927
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
928
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
929 930 931
			OUT_RING  (chan, 1);
		}

932
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
933 934
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
935
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
936 937 938 939 940 941 942 943
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
944
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
945 946 947 948 949
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
950 951
	}

952 953 954
	return 0;
}

955 956 957
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
958
	int ret = RING_SPACE(chan, 4);
959
	if (ret == 0) {
960 961 962
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
963
		OUT_RING  (chan, chan->drm->ntfy.handle);
964 965 966 967 968
	}

	return ret;
}

969 970 971 972 973
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
974
		return NvDmaTT;
975
	return chan->vram.handle;
976 977
}

978 979 980 981
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
982 983
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
984 985 986 987 988 989 990
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

991
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
992 993 994
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

995 996 997 998 999 1000 1001
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
1002

1003
		BEGIN_NV04(chan, NvSubCopy,
1004
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
1005 1006 1007 1008 1009 1010 1011 1012
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
1013
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
1014
		OUT_RING  (chan, 0);
1015 1016 1017 1018 1019 1020

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

1021 1022 1023
	return 0;
}

1024
static int
1025 1026
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
1027
{
1028 1029 1030
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
1031 1032
	int ret;

1033
	ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
1034
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
1035 1036 1037
	if (ret)
		return ret;

1038
	ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
1039 1040 1041 1042 1043 1044 1045 1046
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
1047 1048 1049
	return 0;
}

1050 1051
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1052
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1053
{
1054
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1055
	struct nouveau_channel *chan = drm->ttm.chan;
1056
	struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
1057
	struct nouveau_fence *fence;
1058 1059
	int ret;

1060 1061 1062
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
1063
	 */
1064
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1065
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
1066
		if (ret)
1067
			return ret;
1068 1069
	}

1070
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1071
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1072
	if (ret == 0) {
1073 1074 1075 1076
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1077 1078
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1079 1080 1081 1082 1083 1084
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
1085
	}
1086
	mutex_unlock(&cli->mutex);
1087
	return ret;
1088 1089
}

1090
void
1091
nouveau_bo_move_init(struct nouveau_drm *drm)
1092 1093 1094
{
	static const struct {
		const char *name;
1095
		int engine;
1096 1097 1098 1099 1100 1101
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1102
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1103
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1104 1105 1106 1107 1108 1109 1110
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1111
		{},
1112
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1113 1114 1115 1116 1117
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1118
		struct nouveau_channel *chan;
1119

1120
		if (mthd->engine)
1121 1122 1123 1124 1125 1126
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1127 1128 1129 1130
		ret = nvif_object_init(chan->object, NULL,
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1131
		if (ret == 0) {
1132
			ret = mthd->init(chan, drm->ttm.copy.handle);
1133
			if (ret) {
1134
				nvif_object_fini(&drm->ttm.copy);
1135
				continue;
1136
			}
1137 1138

			drm->ttm.move = mthd->exec;
1139
			drm->ttm.chan = chan;
1140 1141
			name = mthd->name;
			break;
1142 1143 1144
		}
	} while ((++mthd)->exec);

1145
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1146 1147
}

1148 1149
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1150
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1151
{
1152 1153 1154 1155 1156
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1157 1158 1159 1160 1161
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1162
	placement.placement = placement.busy_placement = &placement_memtype;
1163 1164 1165

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1166
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1167 1168 1169 1170 1171 1172 1173
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1174
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1175 1176 1177
	if (ret)
		goto out;

1178
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1179
out:
1180
	ttm_bo_mem_put(bo, &tmp_mem);
1181 1182 1183 1184 1185
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1186
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1187
{
1188 1189 1190 1191 1192
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1193 1194 1195 1196 1197
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1198
	placement.placement = placement.busy_placement = &placement_memtype;
1199 1200 1201

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1202
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1203 1204 1205
	if (ret)
		return ret;

1206
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1207 1208 1209
	if (ret)
		goto out;

1210
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1211 1212 1213 1214
	if (ret)
		goto out;

out:
1215
	ttm_bo_mem_put(bo, &tmp_mem);
1216 1217 1218
	return ret;
}

1219 1220 1221 1222
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1223 1224
	struct nouveau_vma *vma;

1225 1226 1227 1228
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1229
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1230 1231 1232
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1233 1234 1235 1236
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1237 1238 1239
	}
}

1240
static int
1241
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1242
		   struct nouveau_drm_tile **new_tile)
1243
{
1244 1245
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1246
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1247
	u64 offset = new_mem->start << PAGE_SHIFT;
1248

1249 1250
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1251 1252
		return 0;

1253
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1254
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1255 1256
						nvbo->tile_mode,
						nvbo->tile_flags);
1257 1258
	}

1259 1260 1261 1262 1263
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1264 1265
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1266
{
1267 1268
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1269
	struct fence *fence = reservation_object_get_excl(bo->resv);
1270

1271
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1272
	*old_tile = new_tile;
1273 1274 1275 1276
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1277
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1278
{
1279
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1280 1281
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1282
	struct nouveau_drm_tile *new_tile = NULL;
1283 1284
	int ret = 0;

1285 1286 1287
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1288
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1289 1290 1291 1292
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1293 1294

	/* Fake bo copy. */
1295 1296 1297 1298
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1299
		goto out;
1300 1301
	}

1302
	/* Hardware assisted copy. */
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1316 1317

	/* Fallback to software copy. */
1318 1319 1320
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1321 1322

out:
1323
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1324 1325 1326 1327 1328
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1329 1330

	return ret;
1331 1332 1333 1334 1335
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1336 1337
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1338
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1339 1340
}

1341 1342 1343 1344
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1345
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1346
	struct nouveau_mem *node = mem->mm_node;
1347
	int ret;
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1362
		if (drm->agp.stat == ENABLED) {
1363
			mem->bus.offset = mem->start << PAGE_SHIFT;
1364
			mem->bus.base = drm->agp.base;
1365
			mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
1366 1367
		}
#endif
1368
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1369 1370 1371
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1372
	case TTM_PL_VRAM:
1373
		mem->bus.offset = mem->start << PAGE_SHIFT;
1374
		mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
1375
		mem->bus.is_iomem = true;
1376 1377
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
			struct nouveau_bar *bar = nvkm_bar(&drm->device);
1378

1379
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1380 1381 1382
					&node->bar_vma);
			if (ret)
				return ret;
1383

1384
			mem->bus.offset = node->bar_vma.offset;
1385
		}
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1396
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1397
	struct nouveau_bar *bar = nvkm_bar(&drm->device);
1398
	struct nouveau_mem *node = mem->mm_node;
1399

1400
	if (!node->bar_vma.node)
1401 1402
		return;

1403
	bar->unmap(bar, &node->bar_vma);
1404 1405 1406 1407 1408
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1409
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1410
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1411 1412
	struct nvif_device *device = &drm->device;
	u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
1413
	int i, ret;
1414 1415 1416 1417 1418

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1419
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1420
		    !nouveau_bo_tile_layout(nvbo))
1421
			return 0;
1422 1423 1424 1425 1426 1427 1428 1429 1430

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1431 1432 1433
	}

	/* make sure bo is in mappable vram */
1434
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1435
	    bo->mem.start + bo->mem.num_pages < mappable)
1436 1437
		return 0;

1438 1439 1440 1441 1442 1443 1444 1445 1446
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1447

1448
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1449
	return nouveau_bo_validate(nvbo, false, false);
1450 1451
}

1452 1453 1454
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1455
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1456
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1457
	struct nouveau_device *device;
1458
	struct drm_device *dev;
1459
	struct device *pdev;
1460 1461
	unsigned i;
	int r;
D
Dave Airlie 已提交
1462
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1463 1464 1465 1466

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1467 1468 1469 1470 1471 1472 1473 1474
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1475
	drm = nouveau_bdev(ttm->bdev);
1476
	device = nvkm_device(&drm->device);
1477
	dev = drm->dev;
1478
	pdev = nv_device_base(device);
1479

1480 1481 1482 1483 1484 1485 1486 1487
	/*
	 * Objects matching this condition have been marked as force_coherent,
	 * so use the DMA API for them.
	 */
	if (!nv_device_is_cpu_coherent(device) &&
	    ttm->caching_state == tt_uncached)
		return ttm_dma_populate(ttm_dma, dev->dev);

J
Jerome Glisse 已提交
1488
#if __OS_HAS_AGP
1489
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1490 1491 1492 1493
		return ttm_agp_tt_populate(ttm);
	}
#endif

1494 1495
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1496
		return ttm_dma_populate((void *)ttm, dev->dev);
1497 1498 1499 1500 1501 1502 1503 1504 1505
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1506 1507 1508 1509 1510 1511
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1512
			while (--i) {
1513 1514
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1515
				ttm_dma->dma_address[i] = 0;
1516 1517 1518 1519
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1520 1521

		ttm_dma->dma_address[i] = addr;
1522 1523 1524 1525 1526 1527 1528
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1529
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1530
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1531
	struct nouveau_device *device;
1532
	struct drm_device *dev;
1533
	struct device *pdev;
1534
	unsigned i;
D
Dave Airlie 已提交
1535 1536 1537 1538
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1539

1540
	drm = nouveau_bdev(ttm->bdev);
1541
	device = nvkm_device(&drm->device);
1542
	dev = drm->dev;
1543
	pdev = nv_device_base(device);
1544

1545 1546 1547 1548 1549 1550 1551 1552
	/*
	 * Objects matching this condition have been marked as force_coherent,
	 * so use the DMA API for them.
	 */
	if (!nv_device_is_cpu_coherent(device) &&
	    ttm->caching_state == tt_uncached)
		ttm_dma_unpopulate(ttm_dma, dev->dev);

J
Jerome Glisse 已提交
1553
#if __OS_HAS_AGP
1554
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1555 1556 1557 1558 1559
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1560 1561
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1562
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1563 1564 1565 1566 1567
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1568
		if (ttm_dma->dma_address[i]) {
1569 1570
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1571 1572 1573 1574 1575 1576
		}
	}

	ttm_pool_unpopulate(ttm);
}

1577
void
1578
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1579
{
1580
	struct reservation_object *resv = nvbo->bo.resv;
1581

1582 1583 1584 1585
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1586 1587
}

1588
struct ttm_bo_driver nouveau_bo_driver = {
1589
	.ttm_tt_create = &nouveau_ttm_tt_create,
1590 1591
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1592 1593 1594
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1595
	.move_notify = nouveau_bo_move_ntfy,
1596 1597
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1598 1599 1600
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1601 1602
};

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1627 1628 1629
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1630 1631 1632
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1633
	vma->refcount = 1;
1634 1635 1636 1637 1638 1639 1640
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1641
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1642 1643 1644 1645 1646
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}