nouveau_bo.c 38.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drm.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
52 53
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		pfb->tile.fini(pfb, i, tile);
59 60

	if (pitch)
61
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
62

63
	pfb->tile.prog(pfb, i, tile);
64

65 66 67 68
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104 105
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

112
	for (i = 0; i < pfb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

119
		} else if (tile && pfb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127 128 129 130 131 132
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

133 134 135
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
136 137
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
138 139
	struct nouveau_bo *nvbo = nouveau_bo(bo);

140
	if (unlikely(nvbo->gem.filp))
141
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
142
	WARN_ON(nvbo->pin_refcnt > 0);
143
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
144 145 146
	kfree(nvbo);
}

147
static void
148
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
149
		       int *align, int *size)
150
{
151
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
152
	struct nvif_device *device = &drm->device;
153

154
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
155
		if (nvbo->tile_mode) {
156
			if (device->info.chipset >= 0x40) {
157
				*align = 65536;
158
				*size = roundup(*size, 64 * nvbo->tile_mode);
159

160
			} else if (device->info.chipset >= 0x30) {
161
				*align = 32768;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x20) {
165
				*align = 16384;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x10) {
169
				*align = 16384;
170
				*size = roundup(*size, 32 * nvbo->tile_mode);
171 172
			}
		}
173
	} else {
174 175
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
176 177
	}

178
	*size = roundup(*size, PAGE_SIZE);
179 180
}

181
int
182 183
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
184
	       struct sg_table *sg, struct reservation_object *robj,
185
	       struct nouveau_bo **pnvbo)
186
{
187
	struct nouveau_drm *drm = nouveau_drm(dev);
188
	struct nouveau_bo *nvbo;
189
	size_t acc_size;
190
	int ret;
D
Dave Airlie 已提交
191
	int type = ttm_bo_type_device;
192 193 194
	int lpg_shift = 12;
	int max_size;

195 196
	if (drm->client.vm)
		lpg_shift = drm->client.vm->vmm->lpg_shift;
197
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
198 199

	if (size <= 0 || size > max_size) {
200
		NV_WARN(drm, "skipped size %x\n", (u32)size);
201 202
		return -EINVAL;
	}
D
Dave Airlie 已提交
203 204 205

	if (sg)
		type = ttm_bo_type_sg;
206 207 208 209 210 211

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
212
	INIT_LIST_HEAD(&nvbo->vma_list);
213 214
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217
	nvbo->page_shift = 12;
218
	if (drm->client.vm) {
219
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
220
			nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
221 222 223
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
224 225
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
226

227
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
228 229
				       sizeof(struct nouveau_bo));

230
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
231
			  type, &nvbo->placement,
232
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
233
			  robj, nouveau_bo_del_ttm);
234 235 236 237 238 239 240 241 242
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

243
static void
244
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
245 246 247 248
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
249
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
250
	if (type & TTM_PL_FLAG_TT)
251
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
252
	if (type & TTM_PL_FLAG_SYSTEM)
253
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
254 255
}

256 257 258
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
259
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
260
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
261
	unsigned i, fpfn, lpfn;
262

263
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
264
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
265
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
266 267 268 269 270 271 272
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
273 274
			fpfn = vram_pages / 2;
			lpfn = ~0;
275
		} else {
276 277 278 279 280 281 282 283 284 285
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
286 287 288 289
		}
	}
}

290
void
291
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
292
{
293 294 295 296 297 298 299 300 301 302 303
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
304 305

	set_placement_range(nvbo, type);
306 307 308 309 310
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
311
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
312
	struct ttm_buffer_object *bo = &nvbo->bo;
313
	int ret;
314

315
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
316 317 318
	if (ret)
		goto out;

319
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
320
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
321
			 1 << bo->mem.mem_type, memtype);
322 323
		ret = -EINVAL;
		goto out;
324 325
	}

326 327
	if (nvbo->pin_refcnt)
		goto ref_inc;
328

329
	nouveau_bo_placement_set(nvbo, memtype, 0);
330

331
	ret = nouveau_bo_validate(nvbo, false, false);
332 333 334
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
335
			drm->gem.vram_available -= bo->mem.size;
336 337
			break;
		case TTM_PL_TT:
338
			drm->gem.gart_available -= bo->mem.size;
339 340 341 342 343
			break;
		default:
			break;
		}
	}
344 345 346 347

ref_inc:
	nvbo->pin_refcnt++;

348
out:
349
	ttm_bo_unreserve(bo);
350 351 352 353 354 355
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
356
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
357
	struct ttm_buffer_object *bo = &nvbo->bo;
358
	int ret, ref;
359

360
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
361 362 363
	if (ret)
		return ret;

364 365 366
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
367 368
		goto out;

369
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
370

371
	ret = nouveau_bo_validate(nvbo, false, false);
372 373 374
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
375
			drm->gem.vram_available += bo->mem.size;
376 377
			break;
		case TTM_PL_TT:
378
			drm->gem.gart_available += bo->mem.size;
379 380 381 382 383 384
			break;
		default:
			break;
		}
	}

385
out:
386 387 388 389 390 391 392 393 394
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

395
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
396 397 398 399 400 401 402 403 404 405 406
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
407 408
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
409 410
}

411 412
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
413
		    bool no_wait_gpu)
414 415 416
{
	int ret;

417 418
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
419 420 421 422 423 424
	if (ret)
		return ret;

	return 0;
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

473
static struct ttm_tt *
474 475
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
476
{
477
#if __OS_HAS_AGP
478 479
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
480

481 482 483
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
484
	}
485
#endif
486

487
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
488 489 490 491 492 493 494 495 496 497 498 499 500
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
501
	struct nouveau_drm *drm = nouveau_bdev(bdev);
502 503 504 505 506 507 508 509

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
510 511 512 513 514 515
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

516
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
517
			/* Some BARs do not support being ioremapped WC */
518
			if (nvkm_bar(&drm->device)->iomap_uncached) {
519 520 521 522
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
523
			man->func = &nouveau_vram_manager;
524 525 526
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
527
			man->func = &ttm_bo_manager_func;
528
		}
529 530
		break;
	case TTM_PL_TT:
531
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
532
			man->func = &nouveau_gart_manager;
533
		else
534
		if (drm->agp.stat != ENABLED)
535
			man->func = &nv04_gart_manager;
536 537
		else
			man->func = &ttm_bo_manager_func;
538 539

		if (drm->agp.stat == ENABLED) {
540
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
541 542 543
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
544
		} else {
545 546 547 548 549
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
550

551 552 553 554 555 556 557 558 559 560 561 562 563
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
564
	case TTM_PL_VRAM:
565 566
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
567
		break;
568
	default:
569
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
570 571
		break;
	}
572 573

	*pl = nvbo->placement;
574 575 576
}


577 578 579 580 581 582
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
583
		OUT_RING  (chan, handle & 0x0000ffff);
584 585 586 587 588
		FIRE_RING (chan);
	}
	return ret;
}

589 590 591 592 593 594 595
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
596
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
597 598 599 600 601 602 603 604
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
605
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
606 607 608 609
	}
	return ret;
}

610 611 612 613 614 615 616 617 618 619 620
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
659 660 661 662
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
663 664 665
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
666 667 668 669 670 671 672 673 674 675 676
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

677
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
678 679
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
680
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
681 682 683 684 685 686
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
687
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
688 689 690 691 692 693 694 695 696 697
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

772 773 774
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
775
	int ret = RING_SPACE(chan, 6);
776
	if (ret == 0) {
777 778 779
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
780 781 782
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
783 784 785 786 787
	}

	return ret;
}

788
static int
789 790
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
791
{
792
	struct nouveau_mem *node = old_mem->mm_node;
793
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
794 795
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
796 797
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
798 799
	int ret;

800 801 802
	while (length) {
		u32 amount, stride, height;

803 804 805 806
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

807 808
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
809 810
		height  = amount / stride;

811
		if (src_tiled) {
812
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
813
			OUT_RING  (chan, 0);
814
			OUT_RING  (chan, 0);
815 816 817 818 819 820
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
821
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
822 823
			OUT_RING  (chan, 1);
		}
824
		if (dst_tiled) {
825
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
826
			OUT_RING  (chan, 0);
827
			OUT_RING  (chan, 0);
828 829 830 831 832 833
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
834
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
835 836 837
			OUT_RING  (chan, 1);
		}

838
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
839 840
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
841
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
842 843 844 845 846 847 848 849
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
850
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
851 852 853 854 855
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
856 857
	}

858 859 860
	return 0;
}

861 862 863
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
864
	int ret = RING_SPACE(chan, 4);
865
	if (ret == 0) {
866 867 868
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
869
		OUT_RING  (chan, chan->drm->ntfy.handle);
870 871 872 873 874
	}

	return ret;
}

875 876 877 878 879
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
880
		return NvDmaTT;
881
	return chan->vram.handle;
882 883
}

884 885 886 887
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
888 889
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
890 891 892 893 894 895 896
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

897
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
898 899 900
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

901 902 903 904 905 906 907
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
908

909
		BEGIN_NV04(chan, NvSubCopy,
910
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
911 912 913 914 915 916 917 918
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
919
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
920
		OUT_RING  (chan, 0);
921 922 923 924 925 926

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

927 928 929
	return 0;
}

930
static int
931 932
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
933
{
934 935 936
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
937 938
	int ret;

939
	ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
940
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
941 942 943
	if (ret)
		return ret;

944
	ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
945 946 947 948 949 950 951 952
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
953 954 955
	return 0;
}

956 957
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
958
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
959
{
960
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
961
	struct nouveau_channel *chan = drm->ttm.chan;
962
	struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
963
	struct nouveau_fence *fence;
964 965
	int ret;

966 967 968
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
969
	 */
970
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
971
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
972
		if (ret)
973
			return ret;
974 975
	}

976
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
977
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
978
	if (ret == 0) {
979 980 981 982
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
983 984
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
985 986 987 988 989 990
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
991
	}
992
	mutex_unlock(&cli->mutex);
993
	return ret;
994 995
}

996
void
997
nouveau_bo_move_init(struct nouveau_drm *drm)
998 999 1000
{
	static const struct {
		const char *name;
1001
		int engine;
1002 1003 1004 1005 1006 1007
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1008
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1009
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1010 1011 1012 1013 1014 1015 1016
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1017
		{},
1018
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1019 1020 1021 1022 1023
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1024
		struct nouveau_channel *chan;
1025

1026
		if (mthd->engine)
1027 1028 1029 1030 1031 1032
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1033 1034 1035 1036
		ret = nvif_object_init(chan->object, NULL,
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1037
		if (ret == 0) {
1038
			ret = mthd->init(chan, drm->ttm.copy.handle);
1039
			if (ret) {
1040
				nvif_object_fini(&drm->ttm.copy);
1041
				continue;
1042
			}
1043 1044

			drm->ttm.move = mthd->exec;
1045
			drm->ttm.chan = chan;
1046 1047
			name = mthd->name;
			break;
1048 1049 1050
		}
	} while ((++mthd)->exec);

1051
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1052 1053
}

1054 1055
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1056
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1057
{
1058 1059 1060 1061 1062
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1063 1064 1065 1066 1067
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1068
	placement.placement = placement.busy_placement = &placement_memtype;
1069 1070 1071

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1072
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1073 1074 1075 1076 1077 1078 1079
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1080
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1081 1082 1083
	if (ret)
		goto out;

1084
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1085
out:
1086
	ttm_bo_mem_put(bo, &tmp_mem);
1087 1088 1089 1090 1091
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1092
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1093
{
1094 1095 1096 1097 1098
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1099 1100 1101 1102 1103
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1104
	placement.placement = placement.busy_placement = &placement_memtype;
1105 1106 1107

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1108
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1109 1110 1111
	if (ret)
		return ret;

1112
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1113 1114 1115
	if (ret)
		goto out;

1116
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1117 1118 1119 1120
	if (ret)
		goto out;

out:
1121
	ttm_bo_mem_put(bo, &tmp_mem);
1122 1123 1124
	return ret;
}

1125 1126 1127 1128
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1129 1130
	struct nouveau_vma *vma;

1131 1132 1133 1134
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1135
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1136 1137 1138
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1139 1140 1141 1142
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1143 1144 1145
	}
}

1146
static int
1147
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1148
		   struct nouveau_drm_tile **new_tile)
1149
{
1150 1151
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1152
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1153
	u64 offset = new_mem->start << PAGE_SHIFT;
1154

1155 1156
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1157 1158
		return 0;

1159
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1160
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1161 1162
						nvbo->tile_mode,
						nvbo->tile_flags);
1163 1164
	}

1165 1166 1167 1168 1169
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1170 1171
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1172
{
1173 1174
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1175
	struct fence *fence = reservation_object_get_excl(bo->resv);
1176

1177
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1178
	*old_tile = new_tile;
1179 1180 1181 1182
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1183
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1184
{
1185
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1186 1187
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1188
	struct nouveau_drm_tile *new_tile = NULL;
1189 1190
	int ret = 0;

1191 1192 1193
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1194
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1195 1196 1197 1198
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1199 1200

	/* Fake bo copy. */
1201 1202 1203 1204
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1205
		goto out;
1206 1207
	}

1208
	/* Hardware assisted copy. */
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1222 1223

	/* Fallback to software copy. */
1224 1225 1226
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1227 1228

out:
1229
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1230 1231 1232 1233 1234
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1235 1236

	return ret;
1237 1238 1239 1240 1241
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1242 1243
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1244
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1245 1246
}

1247 1248 1249 1250
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1251
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1252
	struct nouveau_mem *node = mem->mm_node;
1253
	int ret;
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1268
		if (drm->agp.stat == ENABLED) {
1269
			mem->bus.offset = mem->start << PAGE_SHIFT;
1270
			mem->bus.base = drm->agp.base;
1271
			mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
1272 1273
		}
#endif
1274
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1275 1276 1277
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1278
	case TTM_PL_VRAM:
1279
		mem->bus.offset = mem->start << PAGE_SHIFT;
1280
		mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
1281
		mem->bus.is_iomem = true;
1282 1283
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
			struct nouveau_bar *bar = nvkm_bar(&drm->device);
1284

1285
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1286 1287 1288
					&node->bar_vma);
			if (ret)
				return ret;
1289

1290
			mem->bus.offset = node->bar_vma.offset;
1291
		}
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1302
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1303
	struct nouveau_bar *bar = nvkm_bar(&drm->device);
1304
	struct nouveau_mem *node = mem->mm_node;
1305

1306
	if (!node->bar_vma.node)
1307 1308
		return;

1309
	bar->unmap(bar, &node->bar_vma);
1310 1311 1312 1313 1314
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1315
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1316
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1317 1318
	struct nvif_device *device = &drm->device;
	u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
1319
	int i, ret;
1320 1321 1322 1323 1324

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1325
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1326
		    !nouveau_bo_tile_layout(nvbo))
1327
			return 0;
1328 1329 1330 1331 1332 1333 1334 1335 1336

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1337 1338 1339
	}

	/* make sure bo is in mappable vram */
1340
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1341
	    bo->mem.start + bo->mem.num_pages < mappable)
1342 1343
		return 0;

1344 1345 1346 1347 1348 1349 1350 1351 1352
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1353

1354
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1355
	return nouveau_bo_validate(nvbo, false, false);
1356 1357
}

1358 1359 1360
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1361
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1362
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1363
	struct nouveau_device *device;
1364
	struct drm_device *dev;
1365
	struct device *pdev;
1366 1367
	unsigned i;
	int r;
D
Dave Airlie 已提交
1368
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1369 1370 1371 1372

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1373 1374 1375 1376 1377 1378 1379 1380
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1381
	drm = nouveau_bdev(ttm->bdev);
1382
	device = nvkm_device(&drm->device);
1383
	dev = drm->dev;
1384
	pdev = nv_device_base(device);
1385

J
Jerome Glisse 已提交
1386
#if __OS_HAS_AGP
1387
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1388 1389 1390 1391
		return ttm_agp_tt_populate(ttm);
	}
#endif

1392 1393
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1394
		return ttm_dma_populate((void *)ttm, dev->dev);
1395 1396 1397 1398 1399 1400 1401 1402 1403
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1404 1405 1406 1407 1408 1409
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1410
			while (--i) {
1411 1412
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1413
				ttm_dma->dma_address[i] = 0;
1414 1415 1416 1417
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1418 1419

		ttm_dma->dma_address[i] = addr;
1420 1421 1422 1423 1424 1425 1426
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1427
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1428
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1429
	struct nouveau_device *device;
1430
	struct drm_device *dev;
1431
	struct device *pdev;
1432
	unsigned i;
D
Dave Airlie 已提交
1433 1434 1435 1436
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1437

1438
	drm = nouveau_bdev(ttm->bdev);
1439
	device = nvkm_device(&drm->device);
1440
	dev = drm->dev;
1441
	pdev = nv_device_base(device);
1442

J
Jerome Glisse 已提交
1443
#if __OS_HAS_AGP
1444
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1445 1446 1447 1448 1449
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1450 1451
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1452
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1453 1454 1455 1456 1457
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1458
		if (ttm_dma->dma_address[i]) {
1459 1460
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1461 1462 1463 1464 1465 1466
		}
	}

	ttm_pool_unpopulate(ttm);
}

1467
void
1468
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1469
{
1470
	struct reservation_object *resv = nvbo->bo.resv;
1471

1472 1473 1474 1475
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1476 1477
}

1478
struct ttm_bo_driver nouveau_bo_driver = {
1479
	.ttm_tt_create = &nouveau_ttm_tt_create,
1480 1481
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1482 1483 1484
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1485
	.move_notify = nouveau_bo_move_ntfy,
1486 1487
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1488 1489 1490
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1491 1492
};

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1517 1518 1519
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1520 1521 1522
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1523
	vma->refcount = 1;
1524 1525 1526 1527 1528 1529 1530
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1531
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1532 1533 1534 1535 1536
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}