nouveau_bo.c 38.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <core/engine.h>
31
#include <linux/swiotlb.h>
32

33 34 35 36 37
#include <subdev/fb.h>
#include <subdev/vm.h>
#include <subdev/bar.h>

#include "nouveau_drm.h"
38
#include "nouveau_dma.h"
39
#include "nouveau_fence.h"
40

41 42 43
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
44

45 46 47 48 49
/*
 * NV10-NV40 tiling helpers
 */

static void
50 51
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
52
{
53
	struct nouveau_drm *drm = nouveau_drm(dev);
54
	int i = reg - drm->tile.reg;
55
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
56 57
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
58

59
	nouveau_fence_unref(&reg->fence);
60 61

	if (tile->pitch)
62
		pfb->tile.fini(pfb, i, tile);
63 64

	if (pitch)
65
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
66

67
	pfb->tile.prog(pfb, i, tile);
68

69 70 71 72
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
73 74
}

75
static struct nouveau_drm_tile *
76 77
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
78
	struct nouveau_drm *drm = nouveau_drm(dev);
79
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
80

81
	spin_lock(&drm->tile.lock);
82 83 84 85 86 87 88

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

89
	spin_unlock(&drm->tile.lock);
90 91 92 93
	return tile;
}

static void
94 95
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
			struct nouveau_fence *fence)
96
{
97
	struct nouveau_drm *drm = nouveau_drm(dev);
98 99

	if (tile) {
100
		spin_lock(&drm->tile.lock);
101
		tile->fence = nouveau_fence_ref(fence);
102
		tile->used = false;
103
		spin_unlock(&drm->tile.lock);
104 105 106
	}
}

107 108 109
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
110
{
111
	struct nouveau_drm *drm = nouveau_drm(dev);
112
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
113
	struct nouveau_drm_tile *tile, *found = NULL;
114 115
	int i;

116
	for (i = 0; i < pfb->tile.regions; i++) {
117 118 119 120 121 122
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

123
		} else if (tile && pfb->tile.region[i].pitch) {
124 125 126 127 128 129 130 131 132 133 134 135 136
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

137 138 139
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
140 141
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
142 143
	struct nouveau_bo *nvbo = nouveau_bo(bo);

144
	if (unlikely(nvbo->gem.filp))
145
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
146
	WARN_ON(nvbo->pin_refcnt > 0);
147
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
148 149 150
	kfree(nvbo);
}

151
static void
152
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
153
		       int *align, int *size)
154
{
155
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
156
	struct nvif_device *device = &drm->device;
157

158
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
159
		if (nvbo->tile_mode) {
160
			if (device->info.chipset >= 0x40) {
161
				*align = 65536;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x30) {
165
				*align = 32768;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x20) {
169
				*align = 16384;
170
				*size = roundup(*size, 64 * nvbo->tile_mode);
171

172
			} else if (device->info.chipset >= 0x10) {
173
				*align = 16384;
174
				*size = roundup(*size, 32 * nvbo->tile_mode);
175 176
			}
		}
177
	} else {
178 179
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
180 181
	}

182
	*size = roundup(*size, PAGE_SIZE);
183 184
}

185
int
186 187
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
188
	       struct sg_table *sg,
189
	       struct nouveau_bo **pnvbo)
190
{
191
	struct nouveau_drm *drm = nouveau_drm(dev);
192
	struct nouveau_bo *nvbo;
193
	size_t acc_size;
194
	int ret;
D
Dave Airlie 已提交
195
	int type = ttm_bo_type_device;
196 197 198
	int lpg_shift = 12;
	int max_size;

199 200
	if (drm->client.vm)
		lpg_shift = drm->client.vm->vmm->lpg_shift;
201
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
202 203

	if (size <= 0 || size > max_size) {
204
		NV_WARN(drm, "skipped size %x\n", (u32)size);
205 206
		return -EINVAL;
	}
D
Dave Airlie 已提交
207 208 209

	if (sg)
		type = ttm_bo_type_sg;
210 211 212 213 214 215

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
216
	INIT_LIST_HEAD(&nvbo->vma_list);
217 218
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
219
	nvbo->bo.bdev = &drm->ttm.bdev;
220

221
	nvbo->page_shift = 12;
222
	if (drm->client.vm) {
223
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
224
			nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
225 226 227
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
228 229
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
230

231
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
232 233
				       sizeof(struct nouveau_bo));

234
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
235
			  type, &nvbo->placement,
236
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
237
			  nouveau_bo_del_ttm);
238 239 240 241 242 243 244 245 246
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

247 248 249 250 251 252 253 254 255 256 257 258 259
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

260 261 262
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
263
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
264
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
265
	u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
266

267
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
268
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
269
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

286
void
287
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
288
{
289 290 291 292 293 294 295 296 297 298 299
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
300 301

	set_placement_range(nvbo, type);
302 303 304 305 306
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
307
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
308
	struct ttm_buffer_object *bo = &nvbo->bo;
309
	int ret;
310

311
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
312 313 314
	if (ret)
		goto out;

315
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
316
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
317
			 1 << bo->mem.mem_type, memtype);
318 319
		ret = -EINVAL;
		goto out;
320 321 322 323 324
	}

	if (nvbo->pin_refcnt++)
		goto out;

325
	nouveau_bo_placement_set(nvbo, memtype, 0);
326

327
	ret = nouveau_bo_validate(nvbo, false, false);
328 329 330
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
331
			drm->gem.vram_available -= bo->mem.size;
332 333
			break;
		case TTM_PL_TT:
334
			drm->gem.gart_available -= bo->mem.size;
335 336 337 338 339 340
			break;
		default:
			break;
		}
	}
out:
341
	ttm_bo_unreserve(bo);
342 343 344 345 346 347
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
348
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
349
	struct ttm_buffer_object *bo = &nvbo->bo;
350
	int ret, ref;
351

352
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
353 354 355
	if (ret)
		return ret;

356 357 358
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
359 360
		goto out;

361
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
362

363
	ret = nouveau_bo_validate(nvbo, false, false);
364 365 366
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
367
			drm->gem.vram_available += bo->mem.size;
368 369
			break;
		case TTM_PL_TT:
370
			drm->gem.gart_available += bo->mem.size;
371 372 373 374 375 376
			break;
		default:
			break;
		}
	}

377
out:
378 379 380 381 382 383 384 385 386
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

387
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
388 389 390 391 392 393 394 395 396 397 398
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
399 400
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
401 402
}

403 404
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
405
		    bool no_wait_gpu)
406 407 408
{
	int ret;

409 410
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
411 412 413 414 415 416
	if (ret)
		return ret;

	return 0;
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

465
static struct ttm_tt *
466 467
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
468
{
469
#if __OS_HAS_AGP
470 471
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
472

473 474 475
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
476
	}
477
#endif
478

479
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
480 481 482 483 484 485 486 487 488 489 490 491 492
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
493
	struct nouveau_drm *drm = nouveau_bdev(bdev);
494 495 496 497 498 499 500 501

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
502 503 504 505 506 507
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

508
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
509
			/* Some BARs do not support being ioremapped WC */
510
			if (nvkm_bar(&drm->device)->iomap_uncached) {
511 512 513 514
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
515
			man->func = &nouveau_vram_manager;
516 517 518
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
519
			man->func = &ttm_bo_manager_func;
520
		}
521 522
		break;
	case TTM_PL_TT:
523
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
524
			man->func = &nouveau_gart_manager;
525
		else
526
		if (drm->agp.stat != ENABLED)
527
			man->func = &nv04_gart_manager;
528 529
		else
			man->func = &ttm_bo_manager_func;
530 531

		if (drm->agp.stat == ENABLED) {
532
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
533 534 535
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
536
		} else {
537 538 539 540 541
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
542

543 544 545 546 547 548 549 550 551 552 553 554 555
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
556
	case TTM_PL_VRAM:
557 558
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
559
		break;
560
	default:
561
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
562 563
		break;
	}
564 565

	*pl = nvbo->placement;
566 567 568
}


569 570 571 572 573 574
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
575
		OUT_RING  (chan, handle & 0x0000ffff);
576 577 578 579 580
		FIRE_RING (chan);
	}
	return ret;
}

581 582 583 584 585 586 587
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
588
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
589 590 591 592 593 594 595 596
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
597
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
598 599 600 601
	}
	return ret;
}

602 603 604 605 606 607 608 609 610 611 612
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
651 652 653 654
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
655 656 657
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
658 659 660 661 662 663 664 665 666 667 668
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

669
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
670 671
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
672
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
673 674 675 676 677 678
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
679
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
680 681 682 683 684 685 686 687 688 689
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

764 765 766
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
767
	int ret = RING_SPACE(chan, 6);
768
	if (ret == 0) {
769 770 771 772 773 774
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
		OUT_RING  (chan, NvNotify0);
		OUT_RING  (chan, NvDmaFB);
		OUT_RING  (chan, NvDmaFB);
775 776 777 778 779
	}

	return ret;
}

780
static int
781 782
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
783
{
784
	struct nouveau_mem *node = old_mem->mm_node;
785
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
786 787
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
788 789
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
790 791
	int ret;

792 793 794
	while (length) {
		u32 amount, stride, height;

795 796 797 798
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

799 800
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
801 802
		height  = amount / stride;

803
		if (src_tiled) {
804
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
805
			OUT_RING  (chan, 0);
806
			OUT_RING  (chan, 0);
807 808 809 810 811 812
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
813
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
814 815
			OUT_RING  (chan, 1);
		}
816
		if (dst_tiled) {
817
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
818
			OUT_RING  (chan, 0);
819
			OUT_RING  (chan, 0);
820 821 822 823 824 825
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
826
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
827 828 829
			OUT_RING  (chan, 1);
		}

830
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
831 832
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
833
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
834 835 836 837 838 839 840 841
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
842
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
843 844 845 846 847
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
848 849
	}

850 851 852
	return 0;
}

853 854 855
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
856
	int ret = RING_SPACE(chan, 4);
857
	if (ret == 0) {
858 859 860 861
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
		OUT_RING  (chan, NvNotify0);
862 863 864 865 866
	}

	return ret;
}

867 868 869 870 871
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
872 873
		return NvDmaTT;
	return NvDmaFB;
874 875
}

876 877 878 879
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
880 881
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
882 883 884 885 886 887 888
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

889
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
890 891 892
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

893 894 895 896 897 898 899
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
900

901
		BEGIN_NV04(chan, NvSubCopy,
902
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
903 904 905 906 907 908 909 910
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
911
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
912
		OUT_RING  (chan, 0);
913 914 915 916 917 918

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

919 920 921
	return 0;
}

922
static int
923 924
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
925
{
926 927 928
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
929 930
	int ret;

931
	ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
932
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
933 934 935
	if (ret)
		return ret;

936
	ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
937 938 939 940 941 942 943 944
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
945 946 947
	return 0;
}

948 949
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
950
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
951
{
952
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
953
	struct nouveau_channel *chan = drm->ttm.chan;
954
	struct nouveau_fence *fence;
955 956
	int ret;

957 958 959
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
960
	 */
961
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
962
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
963
		if (ret)
964
			return ret;
965 966
	}

967
	mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);
968
	ret = nouveau_fence_sync(bo->sync_obj, chan);
969
	if (ret == 0) {
970 971 972 973 974 975 976 977 978 979 980
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
				ret = ttm_bo_move_accel_cleanup(bo, fence,
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
981
	}
982
	mutex_unlock(&chan->cli->mutex);
983
	return ret;
984 985
}

986
void
987
nouveau_bo_move_init(struct nouveau_drm *drm)
988 989 990
{
	static const struct {
		const char *name;
991
		int engine;
992 993 994 995 996 997
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
998
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
999
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1000 1001 1002 1003 1004 1005 1006
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1007
		{},
1008
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1009 1010 1011 1012 1013
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1014
		struct nouveau_object *object;
1015
		struct nouveau_channel *chan;
1016
		u32 handle = (mthd->engine << 16) | mthd->oclass;
1017

1018
		if (mthd->engine)
1019 1020 1021 1022 1023 1024 1025
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

		ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
1026
					 mthd->oclass, NULL, 0, &object);
1027
		if (ret == 0) {
1028
			ret = mthd->init(chan, handle);
1029
			if (ret) {
1030
				nouveau_object_del(nv_object(drm),
1031 1032
						   chan->handle, handle);
				continue;
1033
			}
1034 1035

			drm->ttm.move = mthd->exec;
1036
			drm->ttm.chan = chan;
1037 1038
			name = mthd->name;
			break;
1039 1040 1041
		}
	} while ((++mthd)->exec);

1042
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1043 1044
}

1045 1046
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1047
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1048 1049 1050 1051 1052 1053 1054 1055
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1056
	placement.placement = placement.busy_placement = &placement_memtype;
1057 1058 1059

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1060
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1061 1062 1063 1064 1065 1066 1067
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1068
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1069 1070 1071
	if (ret)
		goto out;

1072
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1073
out:
1074
	ttm_bo_mem_put(bo, &tmp_mem);
1075 1076 1077 1078 1079
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1080
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1081 1082 1083 1084 1085 1086 1087 1088
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1089
	placement.placement = placement.busy_placement = &placement_memtype;
1090 1091 1092

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1093
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1094 1095 1096
	if (ret)
		return ret;

1097
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1098 1099 1100
	if (ret)
		goto out;

1101
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1102 1103 1104 1105
	if (ret)
		goto out;

out:
1106
	ttm_bo_mem_put(bo, &tmp_mem);
1107 1108 1109
	return ret;
}

1110 1111 1112 1113
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1114 1115
	struct nouveau_vma *vma;

1116 1117 1118 1119
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1120
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1121 1122 1123
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1124 1125 1126 1127
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1128 1129 1130
	}
}

1131
static int
1132
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1133
		   struct nouveau_drm_tile **new_tile)
1134
{
1135 1136
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1137
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1138
	u64 offset = new_mem->start << PAGE_SHIFT;
1139

1140 1141
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1142 1143
		return 0;

1144
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1145
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1146 1147
						nvbo->tile_mode,
						nvbo->tile_flags);
1148 1149
	}

1150 1151 1152 1153 1154
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1155 1156
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1157
{
1158 1159
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1160

1161
	nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
1162
	*old_tile = new_tile;
1163 1164 1165 1166
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1167
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1168
{
1169
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1170 1171
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1172
	struct nouveau_drm_tile *new_tile = NULL;
1173 1174
	int ret = 0;

1175
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1176 1177 1178 1179
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1180 1181

	/* Fake bo copy. */
1182 1183 1184 1185
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1186
		goto out;
1187 1188
	}

1189
	/* Hardware assisted copy. */
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1203 1204

	/* Fallback to software copy. */
1205 1206 1207 1208 1209
	spin_lock(&bo->bdev->fence_lock);
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	spin_unlock(&bo->bdev->fence_lock);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1210 1211

out:
1212
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1213 1214 1215 1216 1217
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1218 1219

	return ret;
1220 1221 1222 1223 1224
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1225 1226
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1227
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1228 1229
}

1230 1231 1232 1233
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1234
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1235
	struct nouveau_mem *node = mem->mm_node;
1236
	struct drm_device *dev = drm->dev;
1237
	int ret;
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1252
		if (drm->agp.stat == ENABLED) {
1253
			mem->bus.offset = mem->start << PAGE_SHIFT;
1254
			mem->bus.base = drm->agp.base;
1255
			mem->bus.is_iomem = !dev->agp->cant_use_aperture;
1256 1257
		}
#endif
1258
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1259 1260 1261
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1262
	case TTM_PL_VRAM:
1263
		mem->bus.offset = mem->start << PAGE_SHIFT;
1264
		mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
1265
		mem->bus.is_iomem = true;
1266 1267
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
			struct nouveau_bar *bar = nvkm_bar(&drm->device);
1268

1269
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1270 1271 1272
					&node->bar_vma);
			if (ret)
				return ret;
1273

1274
			mem->bus.offset = node->bar_vma.offset;
1275
		}
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1286
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1287
	struct nouveau_bar *bar = nvkm_bar(&drm->device);
1288
	struct nouveau_mem *node = mem->mm_node;
1289

1290
	if (!node->bar_vma.node)
1291 1292
		return;

1293
	bar->unmap(bar, &node->bar_vma);
1294 1295 1296 1297 1298
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1299
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1300
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1301 1302
	struct nvif_device *device = &drm->device;
	u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
1303
	int ret;
1304 1305 1306 1307 1308

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1309
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1310
		    !nouveau_bo_tile_layout(nvbo))
1311
			return 0;
1312 1313 1314 1315 1316 1317 1318 1319 1320

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1321 1322 1323
	}

	/* make sure bo is in mappable vram */
1324
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1325
	    bo->mem.start + bo->mem.num_pages < mappable)
1326 1327 1328 1329
		return 0;


	nvbo->placement.fpfn = 0;
1330
	nvbo->placement.lpfn = mappable;
1331
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1332
	return nouveau_bo_validate(nvbo, false, false);
1333 1334
}

1335 1336 1337
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1338
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1339
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1340
	struct nouveau_device *device;
1341
	struct drm_device *dev;
1342
	struct device *pdev;
1343 1344
	unsigned i;
	int r;
D
Dave Airlie 已提交
1345
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1346 1347 1348 1349

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1350 1351 1352 1353 1354 1355 1356 1357
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1358
	drm = nouveau_bdev(ttm->bdev);
1359
	device = nvkm_device(&drm->device);
1360
	dev = drm->dev;
1361
	pdev = nv_device_base(device);
1362

J
Jerome Glisse 已提交
1363
#if __OS_HAS_AGP
1364
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1365 1366 1367 1368
		return ttm_agp_tt_populate(ttm);
	}
#endif

1369 1370
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1371
		return ttm_dma_populate((void *)ttm, dev->dev);
1372 1373 1374 1375 1376 1377 1378 1379 1380
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1381 1382 1383 1384 1385 1386
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1387
			while (--i) {
1388 1389
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1390
				ttm_dma->dma_address[i] = 0;
1391 1392 1393 1394
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1395 1396

		ttm_dma->dma_address[i] = addr;
1397 1398 1399 1400 1401 1402 1403
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1404
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1405
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1406
	struct nouveau_device *device;
1407
	struct drm_device *dev;
1408
	struct device *pdev;
1409
	unsigned i;
D
Dave Airlie 已提交
1410 1411 1412 1413
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1414

1415
	drm = nouveau_bdev(ttm->bdev);
1416
	device = nvkm_device(&drm->device);
1417
	dev = drm->dev;
1418
	pdev = nv_device_base(device);
1419

J
Jerome Glisse 已提交
1420
#if __OS_HAS_AGP
1421
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1422 1423 1424 1425 1426
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1427 1428
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1429
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1430 1431 1432 1433 1434
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1435
		if (ttm_dma->dma_address[i]) {
1436 1437
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1438 1439 1440 1441 1442 1443
		}
	}

	ttm_pool_unpopulate(ttm);
}

1444 1445 1446
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
1447
	struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
1448 1449 1450 1451
	struct nouveau_fence *old_fence = NULL;

	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
1452
	nvbo->bo.sync_obj = new_fence;
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	spin_unlock(&nvbo->bo.bdev->fence_lock);

	nouveau_fence_unref(&old_fence);
}

static void
nouveau_bo_fence_unref(void **sync_obj)
{
	nouveau_fence_unref((struct nouveau_fence **)sync_obj);
}

static void *
nouveau_bo_fence_ref(void *sync_obj)
{
	return nouveau_fence_ref(sync_obj);
}

static bool
1471
nouveau_bo_fence_signalled(void *sync_obj)
1472
{
1473
	return nouveau_fence_done(sync_obj);
1474 1475 1476
}

static int
1477
nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
1478 1479 1480 1481 1482
{
	return nouveau_fence_wait(sync_obj, lazy, intr);
}

static int
1483
nouveau_bo_fence_flush(void *sync_obj)
1484 1485 1486 1487
{
	return 0;
}

1488
struct ttm_bo_driver nouveau_bo_driver = {
1489
	.ttm_tt_create = &nouveau_ttm_tt_create,
1490 1491
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1492 1493 1494
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1495
	.move_notify = nouveau_bo_move_ntfy,
1496 1497
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1498 1499 1500 1501 1502
	.sync_obj_signaled = nouveau_bo_fence_signalled,
	.sync_obj_wait = nouveau_bo_fence_wait,
	.sync_obj_flush = nouveau_bo_fence_flush,
	.sync_obj_unref = nouveau_bo_fence_unref,
	.sync_obj_ref = nouveau_bo_fence_ref,
1503 1504 1505
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1506 1507
};

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1532 1533 1534
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1535 1536 1537
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1538
	vma->refcount = 1;
1539 1540 1541 1542 1543 1544 1545
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1546
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1547 1548 1549 1550 1551
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}