nouveau_bo.c 31.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

#include "drmP.h"
31
#include "ttm/ttm_page_alloc.h"
32 33 34 35

#include "nouveau_drm.h"
#include "nouveau_drv.h"
#include "nouveau_dma.h"
36 37
#include "nouveau_mm.h"
#include "nouveau_vm.h"
38

39
#include <linux/log2.h>
40
#include <linux/slab.h>
41

42 43 44 45
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
46
	struct drm_device *dev = dev_priv->dev;
47 48 49 50 51
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	if (unlikely(nvbo->gem))
		DRM_ERROR("bo %p still attached to GEM object\n", bo);

52
	nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
53 54 55
	kfree(nvbo);
}

56
static void
57
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
58
		       int *align, int *size)
59
{
60
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
61

B
Ben Skeggs 已提交
62
	if (dev_priv->card_type < NV_50) {
63
		if (nvbo->tile_mode) {
64 65
			if (dev_priv->chipset >= 0x40) {
				*align = 65536;
66
				*size = roundup(*size, 64 * nvbo->tile_mode);
67 68 69

			} else if (dev_priv->chipset >= 0x30) {
				*align = 32768;
70
				*size = roundup(*size, 64 * nvbo->tile_mode);
71 72 73

			} else if (dev_priv->chipset >= 0x20) {
				*align = 16384;
74
				*size = roundup(*size, 64 * nvbo->tile_mode);
75 76 77

			} else if (dev_priv->chipset >= 0x10) {
				*align = 16384;
78
				*size = roundup(*size, 32 * nvbo->tile_mode);
79 80
			}
		}
81
	} else {
82 83
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
84 85
	}

86
	*size = roundup(*size, PAGE_SIZE);
87 88
}

89
int
90 91
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
92
	       struct sg_table *sg,
93
	       struct nouveau_bo **pnvbo)
94 95 96
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_bo *nvbo;
97
	size_t acc_size;
98
	int ret;
D
Dave Airlie 已提交
99 100 101 102
	int type = ttm_bo_type_device;

	if (sg)
		type = ttm_bo_type_sg;
103 104 105 106 107 108

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
109
	INIT_LIST_HEAD(&nvbo->vma_list);
110 111
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
112
	nvbo->bo.bdev = &dev_priv->ttm.bdev;
113

114 115 116 117 118 119 120
	nvbo->page_shift = 12;
	if (dev_priv->bar1_vm) {
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
			nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
121 122
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
123

124 125 126
	acc_size = ttm_bo_dma_acc_size(&dev_priv->ttm.bdev, size,
				       sizeof(struct nouveau_bo));

127
	ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
128 129
			  type, &nvbo->placement,
			  align >> PAGE_SHIFT, 0, false, NULL, acc_size, sg,
130
			  nouveau_bo_del_ttm);
131 132 133 134 135 136 137 138 139
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

140 141 142 143 144 145 146 147 148 149 150 151 152
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

153 154 155 156
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
157
	int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
158 159

	if (dev_priv->card_type == NV_10 &&
160
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
161
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

178
void
179
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
180
{
181 182 183 184 185 186 187 188 189 190 191
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
192 193

	set_placement_range(nvbo, type);
194 195 196 197 198 199 200
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_buffer_object *bo = &nvbo->bo;
201
	int ret;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216

	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
		NV_ERROR(nouveau_bdev(bo->bdev)->dev,
			 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
			 1 << bo->mem.mem_type, memtype);
		return -EINVAL;
	}

	if (nvbo->pin_refcnt++)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		goto out;

217
	nouveau_bo_placement_set(nvbo, memtype, 0);
218

219
	ret = nouveau_bo_validate(nvbo, false, false, false);
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
			dev_priv->fb_aper_free -= bo->mem.size;
			break;
		case TTM_PL_TT:
			dev_priv->gart_info.aper_free -= bo->mem.size;
			break;
		default:
			break;
		}
	}
	ttm_bo_unreserve(bo);
out:
	if (unlikely(ret))
		nvbo->pin_refcnt--;
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_buffer_object *bo = &nvbo->bo;
244
	int ret;
245 246 247 248 249 250 251 252

	if (--nvbo->pin_refcnt)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		return ret;

253
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
254

255
	ret = nouveau_bo_validate(nvbo, false, false, false);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
			dev_priv->fb_aper_free += bo->mem.size;
			break;
		case TTM_PL_TT:
			dev_priv->gart_info.aper_free += bo->mem.size;
			break;
		default:
			break;
		}
	}

	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
290 291
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
292 293
}

294 295 296 297 298 299 300 301 302 303 304 305 306 307
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
		    bool no_wait_reserve, bool no_wait_gpu)
{
	int ret;

	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
			      no_wait_reserve, no_wait_gpu);
	if (ret)
		return ret;

	return 0;
}

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

356 357 358 359
static struct ttm_tt *
nouveau_ttm_tt_create(struct ttm_bo_device *bdev,
		      unsigned long size, uint32_t page_flags,
		      struct page *dummy_read_page)
360 361 362 363 364
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;

	switch (dev_priv->gart_info.type) {
365
#if __OS_HAS_AGP
366
	case NOUVEAU_GART_AGP:
367 368
		return ttm_agp_tt_create(bdev, dev->agp->bridge,
					 size, page_flags, dummy_read_page);
369
#endif
370 371
	case NOUVEAU_GART_PDMA:
	case NOUVEAU_GART_HW:
372 373
		return nouveau_sgdma_create_ttm(bdev, size, page_flags,
						dummy_read_page);
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	default:
		NV_ERROR(dev, "Unknown GART type %d\n",
			 dev_priv->gart_info.type);
		break;
	}

	return NULL;
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
404
		if (dev_priv->card_type >= NV_50) {
B
Ben Skeggs 已提交
405
			man->func = &nouveau_vram_manager;
406 407 408
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
409
			man->func = &ttm_bo_manager_func;
410
		}
411
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
412
			     TTM_MEMTYPE_FLAG_MAPPABLE;
413 414 415 416 417
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case TTM_PL_TT:
418 419 420 421
		if (dev_priv->card_type >= NV_50)
			man->func = &nouveau_gart_manager;
		else
			man->func = &ttm_bo_manager_func;
422 423
		switch (dev_priv->gart_info.type) {
		case NOUVEAU_GART_AGP:
424
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
425 426 427
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
428
			break;
429 430
		case NOUVEAU_GART_PDMA:
		case NOUVEAU_GART_HW:
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
			break;
		default:
			NV_ERROR(dev, "Unknown GART type: %d\n",
				 dev_priv->gart_info.type);
			return -EINVAL;
		}
		break;
	default:
		NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
455
	case TTM_PL_VRAM:
456 457
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
458
		break;
459
	default:
460
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
461 462
		break;
	}
463 464

	*pl = nvbo->placement;
465 466 467 468 469 470
}


/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
 * TTM_PL_{VRAM,TT} directly.
 */
471

472 473
static int
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
474 475
			      struct nouveau_bo *nvbo, bool evict,
			      bool no_wait_reserve, bool no_wait_gpu,
476 477 478 479 480 481 482 483 484
			      struct ttm_mem_reg *new_mem)
{
	struct nouveau_fence *fence = NULL;
	int ret;

	ret = nouveau_fence_new(chan, &fence, true);
	if (ret)
		return ret;

485
	ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
486
					no_wait_reserve, no_wait_gpu, new_mem);
487
	nouveau_fence_unref(&fence);
488 489 490
	return ret;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
		BEGIN_NVC0(chan, 2, NvSubCopy, 0x0400, 8);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
		BEGIN_NVC0(chan, 8, NvSubCopy, 0x0300, 0x0386);
	}
	return ret;
}

B
Ben Skeggs 已提交
512 513 514 515
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
516 517 518
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2);
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1);
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

551
static int
552 553
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
554
{
555
	struct nouveau_mem *node = old_mem->mm_node;
556 557
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
558 559
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
560 561
	int ret;

562 563 564
	while (length) {
		u32 amount, stride, height;

565 566
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
567 568
		height  = amount / stride;

569 570
		if (new_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
571 572 573 574 575 576
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
			OUT_RING  (chan, 0);
577
			OUT_RING  (chan, 0);
578 579 580 581 582 583 584 585 586 587 588 589 590
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
			OUT_RING  (chan, 1);
		}
591 592
		if (old_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
593 594 595 596 597 598
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
			OUT_RING  (chan, 0);
599
			OUT_RING  (chan, 0);
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

			BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
			OUT_RING  (chan, 1);
		}

		ret = RING_SPACE(chan, 14);
615 616
		if (ret)
			return ret;
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635

		BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
		BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
636 637
	}

638 639 640
	return 0;
}

641 642 643 644 645 646 647 648 649
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
		return chan->gart_handle;
	return chan->vram_handle;
}

650 651 652 653
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
654 655
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
656 657 658 659 660 661 662 663 664 665 666
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

	BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

667 668 669 670 671 672 673
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
674

675 676
		BEGIN_RING(chan, NvSubM2MF,
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
677 678 679 680 681 682 683 684
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
685
		BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
686
		OUT_RING  (chan, 0);
687 688 689 690 691 692

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

693 694 695
	return 0;
}

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
static int
nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
		   struct ttm_mem_reg *mem, struct nouveau_vma *vma)
{
	struct nouveau_mem *node = mem->mm_node;
	int ret;

	ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT,
			     node->page_shift, NV_MEM_ACCESS_RO, vma);
	if (ret)
		return ret;

	if (mem->mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, node);
	else
711
		nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
712 713 714 715

	return 0;
}

716 717 718 719 720 721
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
		     bool no_wait_reserve, bool no_wait_gpu,
		     struct ttm_mem_reg *new_mem)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
722
	struct nouveau_channel *chan = chan = dev_priv->channel;
723
	struct nouveau_bo *nvbo = nouveau_bo(bo);
724
	struct ttm_mem_reg *old_mem = &bo->mem;
725 726
	int ret;

727
	mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
728

729 730 731
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
732
	 */
733
	if (dev_priv->card_type >= NV_50) {
734
		struct nouveau_mem *node = old_mem->mm_node;
735

736 737 738 739 740 741 742
		ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
		if (ret)
			goto out;

		ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
		if (ret)
			goto out;
743 744
	}

745 746 747
	if (dev_priv->card_type < NV_50)
		ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
	else
B
Ben Skeggs 已提交
748
	if (dev_priv->card_type < NV_C0)
749
		ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
B
Ben Skeggs 已提交
750
	else
751
	if (dev_priv->card_type < NV_E0)
B
Ben Skeggs 已提交
752
		ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
753 754
	else
		ret = nve0_bo_move_copy(chan, bo, &bo->mem, new_mem);
755 756 757 758 759
	if (ret == 0) {
		ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
						    no_wait_reserve,
						    no_wait_gpu, new_mem);
	}
760

761
out:
762
	mutex_unlock(&chan->mutex);
763
	return ret;
764 765 766 767
}

static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
768 769
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
770 771 772 773 774 775 776 777
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
778
	placement.placement = placement.busy_placement = &placement_memtype;
779 780 781

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
782
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
783 784 785 786 787 788 789
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

790
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
791 792 793
	if (ret)
		goto out;

794
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
795
out:
796
	ttm_bo_mem_put(bo, &tmp_mem);
797 798 799 800 801
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
802 803
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
804 805 806 807 808 809 810 811
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
812
	placement.placement = placement.busy_placement = &placement_memtype;
813 814 815

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
816
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
817 818 819
	if (ret)
		return ret;

820
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
821 822 823
	if (ret)
		goto out;

824
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
825 826 827 828
	if (ret)
		goto out;

out:
829
	ttm_bo_mem_put(bo, &tmp_mem);
830 831 832
	return ret;
}

833 834 835 836
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
837 838
	struct nouveau_vma *vma;

839 840 841 842
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

843
	list_for_each_entry(vma, &nvbo->vma_list, head) {
844
		if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
845 846
			nouveau_vm_map(vma, new_mem->mm_node);
		} else
847
		if (new_mem && new_mem->mem_type == TTM_PL_TT &&
848
		    nvbo->page_shift == vma->vm->spg_shift) {
D
Dave Airlie 已提交
849 850 851 852 853 854 855 856
			if (((struct nouveau_mem *)new_mem->mm_node)->sg)
				nouveau_vm_map_sg_table(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
			else
				nouveau_vm_map_sg(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
857 858 859
		} else {
			nouveau_vm_unmap(vma);
		}
860 861 862
	}
}

863
static int
864 865
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
		   struct nouveau_tile_reg **new_tile)
866 867 868
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct drm_device *dev = dev_priv->dev;
869
	struct nouveau_bo *nvbo = nouveau_bo(bo);
870
	u64 offset = new_mem->start << PAGE_SHIFT;
871

872 873
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
874 875
		return 0;

876
	if (dev_priv->card_type >= NV_10) {
877
		*new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
878 879
						nvbo->tile_mode,
						nvbo->tile_flags);
880 881
	}

882 883 884 885 886 887 888 889 890 891 892
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
		      struct nouveau_tile_reg *new_tile,
		      struct nouveau_tile_reg **old_tile)
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct drm_device *dev = dev_priv->dev;

893 894
	nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
	*old_tile = new_tile;
895 896 897 898
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
899 900
		bool no_wait_reserve, bool no_wait_gpu,
		struct ttm_mem_reg *new_mem)
901 902 903 904 905 906 907
{
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct nouveau_tile_reg *new_tile = NULL;
	int ret = 0;

908 909 910 911 912
	if (dev_priv->card_type < NV_50) {
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
913 914

	/* Fake bo copy. */
915 916 917 918
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
919
		goto out;
920 921
	}

922
	/* Software copy if the card isn't up and running yet. */
B
Ben Skeggs 已提交
923
	if (!dev_priv->channel) {
924 925 926 927
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
		goto out;
	}

928 929
	/* Hardware assisted copy. */
	if (new_mem->mem_type == TTM_PL_SYSTEM)
930
		ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
931
	else if (old_mem->mem_type == TTM_PL_SYSTEM)
932
		ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
933
	else
934
		ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
935

936 937 938 939
	if (!ret)
		goto out;

	/* Fallback to software copy. */
940
	ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
941 942

out:
943 944 945 946 947 948
	if (dev_priv->card_type < NV_50) {
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
949 950

	return ret;
951 952 953 954 955 956 957 958
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
	return 0;
}

959 960 961 962 963 964
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
	struct drm_device *dev = dev_priv->dev;
965
	int ret;
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
		if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
981
			mem->bus.offset = mem->start << PAGE_SHIFT;
982 983 984 985 986 987
			mem->bus.base = dev_priv->gart_info.aper_base;
			mem->bus.is_iomem = true;
		}
#endif
		break;
	case TTM_PL_VRAM:
988
	{
989
		struct nouveau_mem *node = mem->mm_node;
990
		u8 page_shift;
991 992 993 994 995 996 997 998

		if (!dev_priv->bar1_vm) {
			mem->bus.offset = mem->start << PAGE_SHIFT;
			mem->bus.base = pci_resource_start(dev->pdev, 1);
			mem->bus.is_iomem = true;
			break;
		}

999
		if (dev_priv->card_type >= NV_C0)
1000
			page_shift = node->page_shift;
1001 1002 1003
		else
			page_shift = 12;

B
Ben Skeggs 已提交
1004
		ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
1005
				     page_shift, NV_MEM_ACCESS_RW,
1006
				     &node->bar_vma);
1007 1008 1009
		if (ret)
			return ret;

1010
		nouveau_vm_map(&node->bar_vma, node);
1011
		if (ret) {
1012
			nouveau_vm_put(&node->bar_vma);
1013 1014 1015
			return ret;
		}

1016
		mem->bus.offset = node->bar_vma.offset;
1017 1018
		if (dev_priv->card_type == NV_50) /*XXX*/
			mem->bus.offset -= 0x0020000000ULL;
1019
		mem->bus.base = pci_resource_start(dev->pdev, 1);
1020
		mem->bus.is_iomem = true;
1021
	}
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1032
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
1033
	struct nouveau_mem *node = mem->mm_node;
1034 1035 1036 1037

	if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
		return;

1038
	if (!node->bar_vma.node)
1039 1040
		return;

1041 1042
	nouveau_vm_unmap(&node->bar_vma);
	nouveau_vm_put(&node->bar_vma);
1043 1044 1045 1046 1047
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1048 1049 1050 1051 1052 1053 1054
	struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1055 1056
		if (dev_priv->card_type < NV_50 ||
		    !nouveau_bo_tile_layout(nvbo))
1057 1058 1059 1060
			return 0;
	}

	/* make sure bo is in mappable vram */
1061
	if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
1062 1063 1064 1065 1066
		return 0;


	nvbo->placement.fpfn = 0;
	nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
1067
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1068
	return nouveau_bo_validate(nvbo, false, true, false);
1069 1070
}

1071 1072 1073
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
1074
	struct nouveau_fence *old_fence;
1075 1076

	if (likely(fence))
1077
		nouveau_fence_ref(fence);
1078

1079 1080 1081
	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
	nvbo->bo.sync_obj = fence;
1082
	spin_unlock(&nvbo->bo.bdev->fence_lock);
1083 1084

	nouveau_fence_unref(&old_fence);
1085 1086
}

1087 1088 1089
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1090
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1091 1092 1093 1094
	struct drm_nouveau_private *dev_priv;
	struct drm_device *dev;
	unsigned i;
	int r;
D
Dave Airlie 已提交
1095
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1096 1097 1098 1099

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1100 1101 1102 1103 1104 1105 1106 1107
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1108 1109 1110
	dev_priv = nouveau_bdev(ttm->bdev);
	dev = dev_priv->dev;

J
Jerome Glisse 已提交
1111 1112 1113 1114 1115 1116
#if __OS_HAS_AGP
	if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
		return ttm_agp_tt_populate(ttm);
	}
#endif

1117 1118
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1119
		return ttm_dma_populate((void *)ttm, dev->dev);
1120 1121 1122 1123 1124 1125 1126 1127 1128
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1129
		ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
1130 1131
						   0, PAGE_SIZE,
						   PCI_DMA_BIDIRECTIONAL);
1132
		if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
1133
			while (--i) {
1134
				pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1135
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1136
				ttm_dma->dma_address[i] = 0;
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1148
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1149 1150 1151
	struct drm_nouveau_private *dev_priv;
	struct drm_device *dev;
	unsigned i;
D
Dave Airlie 已提交
1152 1153 1154 1155
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1156 1157 1158 1159

	dev_priv = nouveau_bdev(ttm->bdev);
	dev = dev_priv->dev;

J
Jerome Glisse 已提交
1160 1161 1162 1163 1164 1165 1166
#if __OS_HAS_AGP
	if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1167 1168
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1169
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1170 1171 1172 1173 1174
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1175 1176
		if (ttm_dma->dma_address[i]) {
			pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1177 1178 1179 1180 1181 1182 1183
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}

1184
struct ttm_bo_driver nouveau_bo_driver = {
1185
	.ttm_tt_create = &nouveau_ttm_tt_create,
1186 1187
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1188 1189 1190
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1191
	.move_notify = nouveau_bo_move_ntfy,
1192 1193
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1194 1195 1196 1197 1198
	.sync_obj_signaled = __nouveau_fence_signalled,
	.sync_obj_wait = __nouveau_fence_wait,
	.sync_obj_flush = __nouveau_fence_flush,
	.sync_obj_unref = __nouveau_fence_unref,
	.sync_obj_ref = __nouveau_fence_ref,
1199 1200 1201
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1202 1203
};

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	struct nouveau_mem *node = nvbo->bo.mem.mm_node;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

	if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
D
Dave Airlie 已提交
1231 1232 1233 1234 1235 1236
	else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
		if (node->sg)
			nouveau_vm_map_sg_table(vma, 0, size, node);
		else
			nouveau_vm_map_sg(vma, 0, size, node);
	}
1237 1238

	list_add_tail(&vma->head, &nvbo->vma_list);
1239
	vma->refcount = 1;
1240 1241 1242 1243 1244 1245 1246 1247 1248
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
			spin_lock(&nvbo->bo.bdev->fence_lock);
1249
			ttm_bo_wait(&nvbo->bo, false, false, false);
1250 1251 1252 1253 1254 1255 1256 1257
			spin_unlock(&nvbo->bo.bdev->fence_lock);
			nouveau_vm_unmap(vma);
		}

		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}