i915_gpu_error.c 47.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

C
Chris Wilson 已提交
30 31
#include <linux/ascii85.h>
#include <linux/nmi.h>
32
#include <linux/pagevec.h>
C
Chris Wilson 已提交
33 34
#include <linux/scatterlist.h>
#include <linux/utsname.h>
35
#include <linux/zlib.h>
C
Chris Wilson 已提交
36

37 38
#include <drm/drm_print.h>

39
#include "display/intel_dmc.h"
40 41
#include "display/intel_overlay.h"

42
#include "gem/i915_gem_context.h"
43
#include "gem/i915_gem_lmem.h"
44
#include "gt/intel_gt.h"
45
#include "gt/intel_gt_pm.h"
46

47
#include "i915_drv.h"
48
#include "i915_gpu_error.h"
49
#include "i915_memcpy.h"
50
#include "i915_scatterlist.h"
51

52
#define ALLOW_FAIL (__GFP_KSWAPD_RECLAIM | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)
53 54
#define ATOMIC_MAYFAIL (GFP_ATOMIC | __GFP_NOWARN)

C
Chris Wilson 已提交
55 56
static void __sg_set_buf(struct scatterlist *sg,
			 void *addr, unsigned int len, loff_t it)
57
{
C
Chris Wilson 已提交
58 59 60 61
	sg->page_link = (unsigned long)virt_to_page(addr);
	sg->offset = offset_in_page(addr);
	sg->length = len;
	sg->dma_address = it;
62 63
}

C
Chris Wilson 已提交
64
static bool __i915_error_grow(struct drm_i915_error_state_buf *e, size_t len)
65
{
C
Chris Wilson 已提交
66
	if (!len)
67 68
		return false;

C
Chris Wilson 已提交
69 70 71 72 73 74 75 76
	if (e->bytes + len + 1 <= e->size)
		return true;

	if (e->bytes) {
		__sg_set_buf(e->cur++, e->buf, e->bytes, e->iter);
		e->iter += e->bytes;
		e->buf = NULL;
		e->bytes = 0;
77 78
	}

C
Chris Wilson 已提交
79 80
	if (e->cur == e->end) {
		struct scatterlist *sgl;
81

82
		sgl = (typeof(sgl))__get_free_page(ALLOW_FAIL);
C
Chris Wilson 已提交
83 84 85 86
		if (!sgl) {
			e->err = -ENOMEM;
			return false;
		}
87

C
Chris Wilson 已提交
88 89 90 91 92 93 94
		if (e->cur) {
			e->cur->offset = 0;
			e->cur->length = 0;
			e->cur->page_link =
				(unsigned long)sgl | SG_CHAIN;
		} else {
			e->sgl = sgl;
95 96
		}

C
Chris Wilson 已提交
97 98
		e->cur = sgl;
		e->end = sgl + SG_MAX_SINGLE_ALLOC - 1;
99 100
	}

C
Chris Wilson 已提交
101
	e->size = ALIGN(len + 1, SZ_64K);
102
	e->buf = kmalloc(e->size, ALLOW_FAIL);
C
Chris Wilson 已提交
103 104 105 106 107 108 109 110 111 112
	if (!e->buf) {
		e->size = PAGE_ALIGN(len + 1);
		e->buf = kmalloc(e->size, GFP_KERNEL);
	}
	if (!e->buf) {
		e->err = -ENOMEM;
		return false;
	}

	return true;
113 114
}

115
__printf(2, 0)
116
static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
C
Chris Wilson 已提交
117
			       const char *fmt, va_list args)
118
{
C
Chris Wilson 已提交
119 120
	va_list ap;
	int len;
121

C
Chris Wilson 已提交
122
	if (e->err)
123 124
		return;

C
Chris Wilson 已提交
125 126 127 128 129 130
	va_copy(ap, args);
	len = vsnprintf(NULL, 0, fmt, ap);
	va_end(ap);
	if (len <= 0) {
		e->err = len;
		return;
131 132
	}

C
Chris Wilson 已提交
133 134
	if (!__i915_error_grow(e, len))
		return;
135

C
Chris Wilson 已提交
136 137 138 139 140 141 142
	GEM_BUG_ON(e->bytes >= e->size);
	len = vscnprintf(e->buf + e->bytes, e->size - e->bytes, fmt, args);
	if (len < 0) {
		e->err = len;
		return;
	}
	e->bytes += len;
143 144
}

C
Chris Wilson 已提交
145
static void i915_error_puts(struct drm_i915_error_state_buf *e, const char *str)
146 147 148
{
	unsigned len;

C
Chris Wilson 已提交
149
	if (e->err || !str)
150 151 152
		return;

	len = strlen(str);
C
Chris Wilson 已提交
153 154
	if (!__i915_error_grow(e, len))
		return;
155

C
Chris Wilson 已提交
156
	GEM_BUG_ON(e->bytes + len > e->size);
157
	memcpy(e->buf + e->bytes, str, len);
C
Chris Wilson 已提交
158
	e->bytes += len;
159 160 161 162 163
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void __i915_printfn_error(struct drm_printer *p, struct va_format *vaf)
{
	i915_error_vprintf(p->arg, vaf->fmt, *vaf->va);
}

static inline struct drm_printer
i915_error_printer(struct drm_i915_error_state_buf *e)
{
	struct drm_printer p = {
		.printfn = __i915_printfn_error,
		.arg = e,
	};
	return p;
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
/* single threaded page allocator with a reserved stash for emergencies */
static void pool_fini(struct pagevec *pv)
{
	pagevec_release(pv);
}

static int pool_refill(struct pagevec *pv, gfp_t gfp)
{
	while (pagevec_space(pv)) {
		struct page *p;

		p = alloc_page(gfp);
		if (!p)
			return -ENOMEM;

		pagevec_add(pv, p);
	}

	return 0;
}

static int pool_init(struct pagevec *pv, gfp_t gfp)
{
	int err;

	pagevec_init(pv);

	err = pool_refill(pv, gfp);
	if (err)
		pool_fini(pv);

	return err;
}

static void *pool_alloc(struct pagevec *pv, gfp_t gfp)
{
	struct page *p;

	p = alloc_page(gfp);
	if (!p && pagevec_count(pv))
		p = pv->pages[--pv->nr];

	return p ? page_address(p) : NULL;
}

static void pool_free(struct pagevec *pv, void *addr)
{
	struct page *p = virt_to_page(addr);

	if (pagevec_space(pv))
		pagevec_add(pv, p);
	else
		__free_page(p);
}

234 235
#ifdef CONFIG_DRM_I915_COMPRESS_ERROR

236
struct i915_vma_compress {
237
	struct pagevec pool;
238 239 240 241
	struct z_stream_s zstream;
	void *tmp;
};

242
static bool compress_init(struct i915_vma_compress *c)
243
{
244
	struct z_stream_s *zstream = &c->zstream;
245

246
	if (pool_init(&c->pool, ALLOW_FAIL))
247 248
		return false;

249 250 251 252 253
	zstream->workspace =
		kmalloc(zlib_deflate_workspacesize(MAX_WBITS, MAX_MEM_LEVEL),
			ALLOW_FAIL);
	if (!zstream->workspace) {
		pool_fini(&c->pool);
254 255 256
		return false;
	}

257
	c->tmp = NULL;
258
	if (i915_has_memcpy_from_wc())
259
		c->tmp = pool_alloc(&c->pool, ALLOW_FAIL);
260

261 262 263
	return true;
}

264
static bool compress_start(struct i915_vma_compress *c)
265
{
266 267 268 269 270 271 272 273 274
	struct z_stream_s *zstream = &c->zstream;
	void *workspace = zstream->workspace;

	memset(zstream, 0, sizeof(*zstream));
	zstream->workspace = workspace;

	return zlib_deflateInit(zstream, Z_DEFAULT_COMPRESSION) == Z_OK;
}

275 276
static void *compress_next_page(struct i915_vma_compress *c,
				struct i915_vma_coredump *dst)
277
{
278 279
	void *page_addr;
	struct page *page;
280

281 282
	page_addr = pool_alloc(&c->pool, ALLOW_FAIL);
	if (!page_addr)
283 284
		return ERR_PTR(-ENOMEM);

285 286 287
	page = virt_to_page(page_addr);
	list_add_tail(&page->lru, &dst->page_list);
	return page_addr;
288 289
}

290
static int compress_page(struct i915_vma_compress *c,
291
			 void *src,
292 293
			 struct i915_vma_coredump *dst,
			 bool wc)
294
{
295 296
	struct z_stream_s *zstream = &c->zstream;

297
	zstream->next_in = src;
298
	if (wc && c->tmp && i915_memcpy_from_wc(c->tmp, src, PAGE_SIZE))
299
		zstream->next_in = c->tmp;
300 301 302 303
	zstream->avail_in = PAGE_SIZE;

	do {
		if (zstream->avail_out == 0) {
304
			zstream->next_out = compress_next_page(c, dst);
305 306
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);
307 308 309 310

			zstream->avail_out = PAGE_SIZE;
		}

311
		if (zlib_deflate(zstream, Z_NO_FLUSH) != Z_OK)
312
			return -EIO;
313 314

		cond_resched();
315 316 317 318 319 320 321 322 323
	} while (zstream->avail_in);

	/* Fallback to uncompressed if we increase size? */
	if (0 && zstream->total_out > zstream->total_in)
		return -E2BIG;

	return 0;
}

324 325
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
326
{
327 328
	struct z_stream_s *zstream = &c->zstream;

329 330 331
	do {
		switch (zlib_deflate(zstream, Z_FINISH)) {
		case Z_OK: /* more space requested */
332
			zstream->next_out = compress_next_page(c, dst);
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
			if (IS_ERR(zstream->next_out))
				return PTR_ERR(zstream->next_out);

			zstream->avail_out = PAGE_SIZE;
			break;

		case Z_STREAM_END:
			goto end;

		default: /* any error */
			return -EIO;
		}
	} while (1);

end:
	memset(zstream->next_out, 0, zstream->avail_out);
	dst->unused = zstream->avail_out;
	return 0;
}

353
static void compress_finish(struct i915_vma_compress *c)
354
{
355 356
	zlib_deflateEnd(&c->zstream);
}
357

358
static void compress_fini(struct i915_vma_compress *c)
359 360
{
	kfree(c->zstream.workspace);
361
	if (c->tmp)
362 363
		pool_free(&c->pool, c->tmp);
	pool_fini(&c->pool);
364 365 366 367 368 369 370 371 372
}

static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, ":");
}

#else

373
struct i915_vma_compress {
374
	struct pagevec pool;
375 376
};

377
static bool compress_init(struct i915_vma_compress *c)
378 379 380 381
{
	return pool_init(&c->pool, ALLOW_FAIL) == 0;
}

382
static bool compress_start(struct i915_vma_compress *c)
383 384 385 386
{
	return true;
}

387
static int compress_page(struct i915_vma_compress *c,
388
			 void *src,
389 390
			 struct i915_vma_coredump *dst,
			 bool wc)
391
{
392
	void *ptr;
393

394
	ptr = pool_alloc(&c->pool, ALLOW_FAIL);
395
	if (!ptr)
396 397
		return -ENOMEM;

398
	if (!(wc && i915_memcpy_from_wc(ptr, src, PAGE_SIZE)))
399
		memcpy(ptr, src, PAGE_SIZE);
400
	list_add_tail(&virt_to_page(ptr)->lru, &dst->page_list);
401
	cond_resched();
402 403 404 405

	return 0;
}

406 407
static int compress_flush(struct i915_vma_compress *c,
			  struct i915_vma_coredump *dst)
408 409 410 411
{
	return 0;
}

412
static void compress_finish(struct i915_vma_compress *c)
413 414 415
{
}

416
static void compress_fini(struct i915_vma_compress *c)
417 418 419 420
{
	pool_fini(&c->pool);
}

421 422 423 424 425 426 427
static void err_compression_marker(struct drm_i915_error_state_buf *m)
{
	err_puts(m, "~");
}

#endif

428
static void error_print_instdone(struct drm_i915_error_state_buf *m,
429
				 const struct intel_engine_coredump *ee)
430
{
431
	const struct sseu_dev_info *sseu = &ee->engine->gt->info.sseu;
432 433
	int slice;
	int subslice;
434
	int iter;
435

436 437 438
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

439
	if (ee->engine->class != RENDER_CLASS || GRAPHICS_VER(m->i915) <= 3)
440 441 442 443 444
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

445
	if (GRAPHICS_VER(m->i915) <= 6)
446 447
		return;

448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 50)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	} else {
		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.sampler[slice][subslice]);

		for_each_instdone_slice_subslice(m->i915, sseu, slice, subslice)
			err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.row[slice][subslice]);
	}
469

470
	if (GRAPHICS_VER(m->i915) < 12)
471 472
		return;

473 474 475 476 477 478 479
	if (GRAPHICS_VER_FULL(m->i915) >= IP_VER(12, 55)) {
		for_each_instdone_gslice_dss_xehp(m->i915, sseu, iter, slice, subslice)
			err_printf(m, "  GEOM_SVGUNIT_INSTDONE[%d][%d]: 0x%08x\n",
				   slice, subslice,
				   ee->instdone.geom_svg[slice][subslice]);
	}

480 481 482 483
	err_printf(m, "  SC_INSTDONE_EXTRA: 0x%08x\n",
		   ee->instdone.slice_common_extra[0]);
	err_printf(m, "  SC_INSTDONE_EXTRA2: 0x%08x\n",
		   ee->instdone.slice_common_extra[1]);
484 485
}

486 487
static void error_print_request(struct drm_i915_error_state_buf *m,
				const char *prefix,
488
				const struct i915_request_coredump *erq)
489 490 491 492
{
	if (!erq->seqno)
		return;

493
	err_printf(m, "%s pid %d, seqno %8x:%08x%s%s, prio %d, head %08x, tail %08x\n",
494
		   prefix, erq->pid, erq->context, erq->seqno,
495 496 497 498 499
		   test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			    &erq->flags) ? "!" : "",
		   test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
			    &erq->flags) ? "+" : "",
		   erq->sched_attr.priority,
500
		   erq->head, erq->tail);
501 502
}

503 504
static void error_print_context(struct drm_i915_error_state_buf *m,
				const char *header,
505
				const struct i915_gem_context_coredump *ctx)
506
{
507
	const u32 period = m->i915->gt.clock_period_ns;
508 509

	err_printf(m, "%s%s[%d] prio %d, guilty %d active %d, runtime total %lluns, avg %lluns\n",
C
Chris Wilson 已提交
510
		   header, ctx->comm, ctx->pid, ctx->sched_attr.priority,
511 512 513
		   ctx->guilty, ctx->active,
		   ctx->total_runtime * period,
		   mul_u32_u32(ctx->avg_runtime, period));
514 515
}

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static struct i915_vma_coredump *
__find_vma(struct i915_vma_coredump *vma, const char *name)
{
	while (vma) {
		if (strcmp(vma->name, name) == 0)
			return vma;
		vma = vma->next;
	}

	return NULL;
}

static struct i915_vma_coredump *
find_batch(const struct intel_engine_coredump *ee)
{
	return __find_vma(ee->vma, "batch");
}

534
static void error_print_engine(struct drm_i915_error_state_buf *m,
535
			       const struct intel_engine_coredump *ee)
536
{
537
	struct i915_vma_coredump *batch;
538 539
	int n;

540
	err_printf(m, "%s command stream:\n", ee->engine->name);
541
	err_printf(m, "  CCID:  0x%08x\n", ee->ccid);
542
	err_printf(m, "  START: 0x%08x\n", ee->start);
543
	err_printf(m, "  HEAD:  0x%08x [0x%08x]\n", ee->head, ee->rq_head);
544 545
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
546
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
547
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
548 549 550 551 552
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
553
	err_printf(m, "  ESR:   0x%08x\n", ee->esr);
554 555 556

	error_print_instdone(m, ee);

557 558 559 560
	batch = find_batch(ee);
	if (batch) {
		u64 start = batch->gtt_offset;
		u64 end = start + batch->gtt_size;
561 562 563 564 565

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
566
	if (GRAPHICS_VER(m->i915) >= 4) {
567
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
568 569 570
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
571
	}
572 573 574
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
575
	if (GRAPHICS_VER(m->i915) >= 6) {
576 577
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
578
	}
579
	if (HAS_PPGTT(m->i915)) {
580
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
581

582
		if (GRAPHICS_VER(m->i915) >= 8) {
583 584 585
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
586
					   i, ee->vm_info.pdp[i]);
587 588
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
589
				   ee->vm_info.pp_dir_base);
590 591
		}
	}
592
	err_printf(m, "  hung: %u\n", ee->hung);
593
	err_printf(m, "  engine reset count: %u\n", ee->reset_count);
594

595 596
	for (n = 0; n < ee->num_ports; n++) {
		err_printf(m, "  ELSP[%d]:", n);
597
		error_print_request(m, " ", &ee->execlist[n]);
598 599
	}

600
	error_print_context(m, "  Active context: ", &ee->context);
601 602 603 604 605 606 607 608 609 610 611
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

612
static void print_error_vma(struct drm_i915_error_state_buf *m,
613
			    const struct intel_engine_cs *engine,
614
			    const struct i915_vma_coredump *vma)
615
{
616
	char out[ASCII85_BUFSZ];
617
	struct page *page;
618

619
	if (!vma)
620 621
		return;

622 623 624 625
	err_printf(m, "%s --- %s = 0x%08x %08x\n",
		   engine ? engine->name : "global", vma->name,
		   upper_32_bits(vma->gtt_offset),
		   lower_32_bits(vma->gtt_offset));
626

627 628
	if (vma->gtt_page_sizes > I915_GTT_PAGE_SIZE_4K)
		err_printf(m, "gtt_page_sizes = 0x%08x\n", vma->gtt_page_sizes);
629

630
	err_compression_marker(m);
631
	list_for_each_entry(page, &vma->page_list, lru) {
632
		int i, len;
633
		const u32 *addr = page_address(page);
634 635

		len = PAGE_SIZE;
636
		if (page == list_last_entry(&vma->page_list, typeof(*page), lru))
637
			len -= vma->unused;
638 639
		len = ascii85_encode_len(len);

640
		for (i = 0; i < len; i++)
641
			err_puts(m, ascii85_encode(addr[i], out));
642
	}
643
	err_puts(m, "\n");
644 645
}

646
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
647
				   struct i915_gpu_coredump *error)
648
{
649 650
	struct drm_printer p = i915_error_printer(m);

651 652 653
	intel_device_info_print_static(&error->device_info, &p);
	intel_device_info_print_runtime(&error->runtime_info, &p);
	intel_driver_caps_print(&error->driver_caps, &p);
654 655
}

656
static void err_print_params(struct drm_i915_error_state_buf *m,
657
			     const struct i915_params *params)
658
{
659 660 661
	struct drm_printer p = i915_error_printer(m);

	i915_params_dump(params, &p);
662 663
}

664 665 666
static void err_print_pciid(struct drm_i915_error_state_buf *m,
			    struct drm_i915_private *i915)
{
667
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
668 669 670 671 672 673 674 675

	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
}

676
static void err_print_uc(struct drm_i915_error_state_buf *m,
677
			 const struct intel_uc_coredump *error_uc)
678 679 680 681 682
{
	struct drm_printer p = i915_error_printer(m);

	intel_uc_fw_dump(&error_uc->guc_fw, &p);
	intel_uc_fw_dump(&error_uc->huc_fw, &p);
683
	print_error_vma(m, NULL, error_uc->guc_log);
684 685
}

C
Chris Wilson 已提交
686
static void err_free_sgl(struct scatterlist *sgl)
687
{
C
Chris Wilson 已提交
688 689
	while (sgl) {
		struct scatterlist *sg;
690

C
Chris Wilson 已提交
691 692 693 694 695 696 697 698 699
		for (sg = sgl; !sg_is_chain(sg); sg++) {
			kfree(sg_virt(sg));
			if (sg_is_last(sg))
				break;
		}

		sg = sg_is_last(sg) ? NULL : sg_chain_ptr(sg);
		free_page((unsigned long)sgl);
		sgl = sg;
700
	}
C
Chris Wilson 已提交
701
}
702

703 704 705 706 707 708 709 710 711
static void err_print_gt_info(struct drm_i915_error_state_buf *m,
			      struct intel_gt_coredump *gt)
{
	struct drm_printer p = i915_error_printer(m);

	intel_gt_info_print(&gt->info, &p);
	intel_sseu_print_topology(&gt->info.sseu, &p);
}

712 713 714 715
static void err_print_gt(struct drm_i915_error_state_buf *m,
			 struct intel_gt_coredump *gt)
{
	const struct intel_engine_coredump *ee;
716
	int i;
717 718 719 720 721 722 723 724 725 726 727 728 729

	err_printf(m, "GT awake: %s\n", yesno(gt->awake));
	err_printf(m, "EIR: 0x%08x\n", gt->eir);
	err_printf(m, "IER: 0x%08x\n", gt->ier);
	for (i = 0; i < gt->ngtier; i++)
		err_printf(m, "GTIER[%d]: 0x%08x\n", i, gt->gtier[i]);
	err_printf(m, "PGTBL_ER: 0x%08x\n", gt->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", gt->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", gt->derrmr);

	for (i = 0; i < gt->nfence; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, gt->fence[i]);

730
	if (IS_GRAPHICS_VER(m->i915, 6, 11)) {
731 732 733 734
		err_printf(m, "ERROR: 0x%08x\n", gt->error);
		err_printf(m, "DONE_REG: 0x%08x\n", gt->done_reg);
	}

735
	if (GRAPHICS_VER(m->i915) >= 8)
736 737 738
		err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
			   gt->fault_data1, gt->fault_data0);

739
	if (GRAPHICS_VER(m->i915) == 7)
740 741
		err_printf(m, "ERR_INT: 0x%08x\n", gt->err_int);

742
	if (IS_GRAPHICS_VER(m->i915, 8, 11))
743 744
		err_printf(m, "GTT_CACHE_EN: 0x%08x\n", gt->gtt_cache);

745
	if (GRAPHICS_VER(m->i915) == 12)
746 747
		err_printf(m, "AUX_ERR_DBG: 0x%08x\n", gt->aux_err);

748
	if (GRAPHICS_VER(m->i915) >= 12) {
749 750
		int i;

751 752 753 754 755 756
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
757 758
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
759 760
				continue;

761 762
			err_printf(m, "  SFC_DONE[%d]: 0x%08x\n", i,
				   gt->sfc_done[i]);
763
		}
764 765 766 767 768 769 770 771 772 773 774 775 776 777

		err_printf(m, "  GAM_DONE: 0x%08x\n", gt->gam_done);
	}

	for (ee = gt->engine; ee; ee = ee->next) {
		const struct i915_vma_coredump *vma;

		error_print_engine(m, ee);
		for (vma = ee->vma; vma; vma = vma->next)
			print_error_vma(m, ee->engine, vma);
	}

	if (gt->uc)
		err_print_uc(m, gt->uc);
778 779

	err_print_gt_info(m, gt);
780 781
}

C
Chris Wilson 已提交
782
static void __err_print_to_sgl(struct drm_i915_error_state_buf *m,
783
			       struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
784
{
785
	const struct intel_engine_coredump *ee;
C
Chris Wilson 已提交
786
	struct timespec64 ts;
787

788 789
	if (*error->error_msg)
		err_printf(m, "%s\n", error->error_msg);
790 791 792
	err_printf(m, "Kernel: %s %s\n",
		   init_utsname()->release,
		   init_utsname()->machine);
793
	err_printf(m, "Driver: %s\n", DRIVER_DATE);
A
Arnd Bergmann 已提交
794 795 796 797 798 799 800 801 802
	ts = ktime_to_timespec64(error->time);
	err_printf(m, "Time: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->boottime);
	err_printf(m, "Boottime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
	ts = ktime_to_timespec64(error->uptime);
	err_printf(m, "Uptime: %lld s %ld us\n",
		   (s64)ts.tv_sec, ts.tv_nsec / NSEC_PER_USEC);
803 804
	err_printf(m, "Capture: %lu jiffies; %d ms ago\n",
		   error->capture, jiffies_to_msecs(jiffies - error->capture));
805

806
	for (ee = error->gt ? error->gt->engine : NULL; ee; ee = ee->next)
807
		err_printf(m, "Active process (on ring %s): %s [%d]\n",
808 809 810 811
			   ee->engine->name,
			   ee->context.comm,
			   ee->context.pid);

812
	err_printf(m, "Reset count: %u\n", error->reset_count);
813
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
814
	err_printf(m, "Platform: %s\n", intel_platform_name(error->device_info.platform));
815 816 817
	err_printf(m, "Subplatform: 0x%x\n",
		   intel_subplatform(&error->runtime_info,
				     error->device_info.platform));
C
Chris Wilson 已提交
818
	err_print_pciid(m, m->i915);
819

820
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
821

822
	if (HAS_DMC(m->i915)) {
823
		struct intel_dmc *dmc = &m->i915->dmc;
824 825

		err_printf(m, "DMC loaded: %s\n",
826
			   yesno(intel_dmc_has_payload(m->i915) != 0));
827
		err_printf(m, "DMC fw version: %d.%d\n",
828 829
			   DMC_VERSION_MAJOR(dmc->version),
			   DMC_VERSION_MINOR(dmc->version));
830 831
	}

832 833
	err_printf(m, "RPM wakelock: %s\n", yesno(error->wakelock));
	err_printf(m, "PM suspended: %s\n", yesno(error->suspended));
834

835 836
	if (error->gt)
		err_print_gt(m, error->gt);
837 838 839 840

	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

841
	err_print_capabilities(m, error);
842
	err_print_params(m, &error->params);
C
Chris Wilson 已提交
843 844
}

845
static int err_print_to_sgl(struct i915_gpu_coredump *error)
C
Chris Wilson 已提交
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
{
	struct drm_i915_error_state_buf m;

	if (IS_ERR(error))
		return PTR_ERR(error);

	if (READ_ONCE(error->sgl))
		return 0;

	memset(&m, 0, sizeof(m));
	m.i915 = error->i915;

	__err_print_to_sgl(&m, error);

	if (m.buf) {
		__sg_set_buf(m.cur++, m.buf, m.bytes, m.iter);
		m.bytes = 0;
		m.buf = NULL;
	}
	if (m.cur) {
		GEM_BUG_ON(m.end < m.cur);
		sg_mark_end(m.cur - 1);
	}
	GEM_BUG_ON(m.sgl && !m.cur);

	if (m.err) {
		err_free_sgl(m.sgl);
		return m.err;
	}
875

C
Chris Wilson 已提交
876 877
	if (cmpxchg(&error->sgl, NULL, m.sgl))
		err_free_sgl(m.sgl);
878 879 880 881

	return 0;
}

882 883
ssize_t i915_gpu_coredump_copy_to_buffer(struct i915_gpu_coredump *error,
					 char *buf, loff_t off, size_t rem)
884
{
C
Chris Wilson 已提交
885 886 887 888
	struct scatterlist *sg;
	size_t count;
	loff_t pos;
	int err;
889

C
Chris Wilson 已提交
890 891
	if (!error || !rem)
		return 0;
892

C
Chris Wilson 已提交
893 894 895
	err = err_print_to_sgl(error);
	if (err)
		return err;
896

C
Chris Wilson 已提交
897 898 899 900 901
	sg = READ_ONCE(error->fit);
	if (!sg || off < sg->dma_address)
		sg = error->sgl;
	if (!sg)
		return 0;
902

C
Chris Wilson 已提交
903 904 905 906 907 908 909 910 911
	pos = sg->dma_address;
	count = 0;
	do {
		size_t len, start;

		if (sg_is_chain(sg)) {
			sg = sg_chain_ptr(sg);
			GEM_BUG_ON(sg_is_chain(sg));
		}
912

C
Chris Wilson 已提交
913 914 915 916 917
		len = sg->length;
		if (pos + len <= off) {
			pos += len;
			continue;
		}
918

C
Chris Wilson 已提交
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
		start = sg->offset;
		if (pos < off) {
			GEM_BUG_ON(off - pos > len);
			len -= off - pos;
			start += off - pos;
			pos = off;
		}

		len = min(len, rem);
		GEM_BUG_ON(!len || len > sg->length);

		memcpy(buf, page_address(sg_page(sg)) + start, len);

		count += len;
		pos += len;

		buf += len;
		rem -= len;
		if (!rem) {
			WRITE_ONCE(error->fit, sg);
			break;
		}
	} while (!sg_is_last(sg++));

	return count;
944 945
}

946
static void i915_vma_coredump_free(struct i915_vma_coredump *vma)
947
{
948 949
	while (vma) {
		struct i915_vma_coredump *next = vma->next;
950
		struct page *page, *n;
951

952 953 954 955
		list_for_each_entry_safe(page, n, &vma->page_list, lru) {
			list_del_init(&page->lru);
			__free_page(page);
		}
956

957 958 959
		kfree(vma);
		vma = next;
	}
960 961
}

962
static void cleanup_params(struct i915_gpu_coredump *error)
963
{
964
	i915_params_free(&error->params);
965 966
}

967
static void cleanup_uc(struct intel_uc_coredump *uc)
968
{
969 970 971
	kfree(uc->guc_fw.path);
	kfree(uc->huc_fw.path);
	i915_vma_coredump_free(uc->guc_log);
972

973
	kfree(uc);
974 975
}

976
static void cleanup_gt(struct intel_gt_coredump *gt)
977
{
978 979 980 981
	while (gt->engine) {
		struct intel_engine_coredump *ee = gt->engine;

		gt->engine = ee->next;
982

983 984 985
		i915_vma_coredump_free(ee->vma);
		kfree(ee);
	}
986

987 988
	if (gt->uc)
		cleanup_uc(gt->uc);
989

990 991
	kfree(gt);
}
992

993 994 995 996
void __i915_gpu_coredump_free(struct kref *error_ref)
{
	struct i915_gpu_coredump *error =
		container_of(error_ref, typeof(*error), ref);
997

998 999 1000 1001 1002
	while (error->gt) {
		struct intel_gt_coredump *gt = error->gt;

		error->gt = gt->next;
		cleanup_gt(gt);
1003 1004 1005
	}

	kfree(error->overlay);
1006

1007
	cleanup_params(error);
1008

C
Chris Wilson 已提交
1009
	err_free_sgl(error->sgl);
1010 1011 1012
	kfree(error);
}

1013 1014 1015 1016 1017
static struct i915_vma_coredump *
i915_vma_coredump_create(const struct intel_gt *gt,
			 const struct i915_vma *vma,
			 const char *name,
			 struct i915_vma_compress *compress)
1018
{
1019
	struct i915_ggtt *ggtt = gt->ggtt;
1020
	const u64 slot = ggtt->error_capture.start;
1021
	struct i915_vma_coredump *dst;
1022
	struct sgt_iter iter;
1023
	int ret;
1024

1025 1026
	might_sleep();

1027
	if (!vma || !vma->pages || !compress)
C
Chris Wilson 已提交
1028 1029
		return NULL;

1030
	dst = kmalloc(sizeof(*dst), ALLOW_FAIL);
C
Chris Wilson 已提交
1031
	if (!dst)
1032 1033
		return NULL;

1034 1035 1036 1037 1038
	if (!compress_start(compress)) {
		kfree(dst);
		return NULL;
	}

1039
	INIT_LIST_HEAD(&dst->page_list);
1040 1041 1042
	strcpy(dst->name, name);
	dst->next = NULL;

1043 1044
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;
1045
	dst->gtt_page_sizes = vma->page_sizes.gtt;
1046 1047
	dst->unused = 0;

1048
	ret = -EINVAL;
1049
	if (drm_mm_node_allocated(&ggtt->error_capture)) {
1050
		void __iomem *s;
1051
		dma_addr_t dma;
1052

1053
		for_each_sgt_daddr(dma, iter, vma->pages) {
1054
			mutex_lock(&ggtt->error_mutex);
1055 1056
			ggtt->vm.insert_page(&ggtt->vm, dma, slot,
					     I915_CACHE_NONE, 0);
1057
			mb();
1058

1059
			s = io_mapping_map_wc(&ggtt->iomap, slot, PAGE_SIZE);
1060 1061 1062
			ret = compress_page(compress,
					    (void  __force *)s, dst,
					    true);
1063
			io_mapping_unmap(s);
1064 1065 1066 1067

			mb();
			ggtt->vm.clear_range(&ggtt->vm, slot, PAGE_SIZE);
			mutex_unlock(&ggtt->error_mutex);
1068 1069 1070
			if (ret)
				break;
		}
1071
	} else if (__i915_gem_object_is_lmem(vma->obj)) {
1072 1073 1074 1075 1076 1077
		struct intel_memory_region *mem = vma->obj->mm.region;
		dma_addr_t dma;

		for_each_sgt_daddr(dma, iter, vma->pages) {
			void __iomem *s;

1078 1079 1080
			s = io_mapping_map_wc(&mem->iomap,
					      dma - mem->region.start,
					      PAGE_SIZE);
1081 1082 1083
			ret = compress_page(compress,
					    (void __force *)s, dst,
					    true);
1084
			io_mapping_unmap(s);
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
			if (ret)
				break;
		}
	} else {
		struct page *page;

		for_each_sgt_page(page, iter, vma->pages) {
			void *s;

			drm_clflush_pages(&page, 1);

1096
			s = kmap(page);
1097
			ret = compress_page(compress, s, dst, false);
1098
			kunmap(page);
1099 1100 1101 1102 1103 1104

			drm_clflush_pages(&page, 1);

			if (ret)
				break;
		}
1105 1106
	}

1107
	if (ret || compress_flush(compress, dst)) {
1108 1109 1110 1111 1112 1113 1114
		struct page *page, *n;

		list_for_each_entry_safe_reverse(page, n, &dst->page_list, lru) {
			list_del_init(&page->lru);
			pool_free(&compress->pool, page_address(page));
		}

1115 1116 1117
		kfree(dst);
		dst = NULL;
	}
1118
	compress_finish(compress);
1119 1120

	return dst;
1121 1122
}

1123
static void gt_record_fences(struct intel_gt_coredump *gt)
1124
{
1125 1126
	struct i915_ggtt *ggtt = gt->_gt->ggtt;
	struct intel_uncore *uncore = gt->_gt->uncore;
1127 1128
	int i;

1129
	if (GRAPHICS_VER(uncore->i915) >= 6) {
1130 1131
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1132 1133
				intel_uncore_read64(uncore,
						    FENCE_REG_GEN6_LO(i));
1134
	} else if (GRAPHICS_VER(uncore->i915) >= 4) {
1135 1136
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1137 1138
				intel_uncore_read64(uncore,
						    FENCE_REG_965_LO(i));
1139
	} else {
1140 1141
		for (i = 0; i < ggtt->num_fences; i++)
			gt->fence[i] =
1142
				intel_uncore_read(uncore, FENCE_REG(i));
1143
	}
1144
	gt->nfence = i;
1145 1146
}

1147
static void engine_record_registers(struct intel_engine_coredump *ee)
1148
{
1149 1150
	const struct intel_engine_cs *engine = ee->engine;
	struct drm_i915_private *i915 = engine->i915;
1151

1152
	if (GRAPHICS_VER(i915) >= 6) {
1153
		ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
1154

1155
		if (GRAPHICS_VER(i915) >= 12)
1156 1157
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN12_RING_FAULT_REG);
1158
		else if (GRAPHICS_VER(i915) >= 8)
1159 1160
			ee->fault_reg = intel_uncore_read(engine->uncore,
							  GEN8_RING_FAULT_REG);
1161
		else
1162
			ee->fault_reg = GEN6_RING_FAULT_REG_READ(engine);
1163 1164
	}

1165
	if (GRAPHICS_VER(i915) >= 4) {
1166
		ee->esr = ENGINE_READ(engine, RING_ESR);
1167 1168 1169 1170 1171
		ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
		ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
		ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
		ee->instps = ENGINE_READ(engine, RING_INSTPS);
		ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
1172
		ee->ccid = ENGINE_READ(engine, CCID);
1173
		if (GRAPHICS_VER(i915) >= 8) {
1174 1175
			ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
			ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
1176
		}
1177
		ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
1178
	} else {
1179 1180 1181
		ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
		ee->ipeir = ENGINE_READ(engine, IPEIR);
		ee->ipehr = ENGINE_READ(engine, IPEHR);
1182 1183
	}

1184
	intel_engine_get_instdone(engine, &ee->instdone);
1185

1186
	ee->instpm = ENGINE_READ(engine, RING_INSTPM);
1187
	ee->acthd = intel_engine_get_active_head(engine);
1188 1189 1190 1191
	ee->start = ENGINE_READ(engine, RING_START);
	ee->head = ENGINE_READ(engine, RING_HEAD);
	ee->tail = ENGINE_READ(engine, RING_TAIL);
	ee->ctl = ENGINE_READ(engine, RING_CTL);
1192
	if (GRAPHICS_VER(i915) > 2)
1193
		ee->mode = ENGINE_READ(engine, RING_MI_MODE);
1194

1195
	if (!HWS_NEEDS_PHYSICAL(i915)) {
1196
		i915_reg_t mmio;
1197

1198
		if (GRAPHICS_VER(i915) == 7) {
1199
			switch (engine->id) {
1200
			default:
1201
				MISSING_CASE(engine->id);
1202
				fallthrough;
1203
			case RCS0:
1204 1205
				mmio = RENDER_HWS_PGA_GEN7;
				break;
1206
			case BCS0:
1207 1208
				mmio = BLT_HWS_PGA_GEN7;
				break;
1209
			case VCS0:
1210 1211
				mmio = BSD_HWS_PGA_GEN7;
				break;
1212
			case VECS0:
1213 1214 1215
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1216
		} else if (GRAPHICS_VER(engine->i915) == 6) {
1217
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1218 1219
		} else {
			/* XXX: gen8 returns to sanity */
1220
			mmio = RING_HWS_PGA(engine->mmio_base);
1221 1222
		}

1223
		ee->hws = intel_uncore_read(engine->uncore, mmio);
1224 1225
	}

1226
	ee->reset_count = i915_reset_engine_count(&i915->gpu_error, engine);
1227

1228
	if (HAS_PPGTT(i915)) {
1229 1230
		int i;

1231
		ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
1232

1233
		if (GRAPHICS_VER(i915) == 6) {
1234
			ee->vm_info.pp_dir_base =
1235
				ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
1236
		} else if (GRAPHICS_VER(i915) == 7) {
1237
			ee->vm_info.pp_dir_base =
1238
				ENGINE_READ(engine, RING_PP_DIR_BASE);
1239
		} else if (GRAPHICS_VER(i915) >= 8) {
1240 1241
			u32 base = engine->mmio_base;

1242
			for (i = 0; i < 4; i++) {
1243
				ee->vm_info.pdp[i] =
1244 1245
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_UDW(base, i));
1246 1247
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1248 1249
					intel_uncore_read(engine->uncore,
							  GEN8_RING_PDP_LDW(base, i));
1250
			}
1251
		}
1252
	}
1253 1254
}

1255
static void record_request(const struct i915_request *request,
1256
			   struct i915_request_coredump *erq)
1257
{
1258
	erq->flags = request->fence.flags;
1259 1260
	erq->context = request->fence.context;
	erq->seqno = request->fence.seqno;
1261
	erq->sched_attr = request->sched.attr;
1262 1263
	erq->head = request->head;
	erq->tail = request->tail;
1264 1265 1266

	erq->pid = 0;
	rcu_read_lock();
1267 1268 1269 1270 1271 1272 1273
	if (!intel_context_is_closed(request->context)) {
		const struct i915_gem_context *ctx;

		ctx = rcu_dereference(request->context->gem_context);
		if (ctx)
			erq->pid = pid_nr(ctx->pid);
	}
1274
	rcu_read_unlock();
1275 1276
}

1277
static void engine_record_execlists(struct intel_engine_coredump *ee)
1278
{
1279 1280
	const struct intel_engine_execlists * const el = &ee->engine->execlists;
	struct i915_request * const *port = el->active;
1281
	unsigned int n = 0;
1282

1283 1284
	while (*port)
		record_request(*port++, &ee->execlist[n++]);
1285 1286

	ee->num_ports = n;
1287 1288
}

1289
static bool record_context(struct i915_gem_context_coredump *e,
1290
			   const struct i915_request *rq)
1291
{
1292 1293
	struct i915_gem_context *ctx;
	struct task_struct *task;
1294
	bool simulated;
1295 1296 1297 1298 1299 1300

	rcu_read_lock();
	ctx = rcu_dereference(rq->context->gem_context);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1301
	if (!ctx)
1302
		return true;
1303

1304 1305 1306 1307 1308
	rcu_read_lock();
	task = pid_task(ctx->pid, PIDTYPE_PID);
	if (task) {
		strcpy(e->comm, task->comm);
		e->pid = task->pid;
1309
	}
1310
	rcu_read_unlock();
1311

1312
	e->sched_attr = ctx->sched;
1313 1314
	e->guilty = atomic_read(&ctx->guilty_count);
	e->active = atomic_read(&ctx->active_count);
1315

1316 1317 1318
	e->total_runtime = rq->context->runtime.total;
	e->avg_runtime = ewma_runtime_read(&rq->context->runtime.avg);

1319
	simulated = i915_gem_context_no_error_capture(ctx);
1320 1321

	i915_gem_context_put(ctx);
1322
	return simulated;
1323 1324
}

1325 1326 1327 1328
struct intel_engine_capture_vma {
	struct intel_engine_capture_vma *next;
	struct i915_vma *vma;
	char name[16];
1329 1330
};

1331 1332
static struct intel_engine_capture_vma *
capture_vma(struct intel_engine_capture_vma *next,
1333
	    struct i915_vma *vma,
1334 1335
	    const char *name,
	    gfp_t gfp)
1336
{
1337
	struct intel_engine_capture_vma *c;
1338 1339 1340 1341

	if (!vma)
		return next;

1342
	c = kmalloc(sizeof(*c), gfp);
1343 1344 1345
	if (!c)
		return next;

1346
	if (!i915_active_acquire_if_busy(&vma->active)) {
1347 1348 1349 1350
		kfree(c);
		return next;
	}

1351
	strcpy(c->name, name);
1352
	c->vma = vma; /* reference held while active */
1353 1354 1355 1356 1357

	c->next = next;
	return c;
}

1358 1359 1360 1361
static struct intel_engine_capture_vma *
capture_user(struct intel_engine_capture_vma *capture,
	     const struct i915_request *rq,
	     gfp_t gfp)
1362
{
1363
	struct i915_capture_list *c;
1364

1365 1366
	for (c = rq->capture_list; c; c = c->next)
		capture = capture_vma(capture, c->vma, "user", gfp);
1367 1368

	return capture;
1369 1370
}

1371 1372
static void add_vma(struct intel_engine_coredump *ee,
		    struct i915_vma_coredump *vma)
1373
{
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	if (vma) {
		vma->next = ee->vma;
		ee->vma = vma;
	}
}

struct intel_engine_coredump *
intel_engine_coredump_alloc(struct intel_engine_cs *engine, gfp_t gfp)
{
	struct intel_engine_coredump *ee;
1384

1385
	ee = kzalloc(sizeof(*ee), gfp);
1386
	if (!ee)
1387
		return NULL;
1388

1389
	ee->engine = engine;
1390

1391 1392
	engine_record_registers(ee);
	engine_record_execlists(ee);
1393

1394 1395
	return ee;
}
1396

1397 1398 1399 1400 1401 1402
struct intel_engine_capture_vma *
intel_engine_coredump_add_request(struct intel_engine_coredump *ee,
				  struct i915_request *rq,
				  gfp_t gfp)
{
	struct intel_engine_capture_vma *vma = NULL;
1403

1404 1405 1406
	ee->simulated |= record_context(&ee->context, rq);
	if (ee->simulated)
		return NULL;
1407

1408 1409 1410 1411 1412 1413 1414 1415 1416
	/*
	 * We need to copy these to an anonymous buffer
	 * as the simplest method to avoid being overwritten
	 * by userspace.
	 */
	vma = capture_vma(vma, rq->batch, "batch", gfp);
	vma = capture_user(vma, rq, gfp);
	vma = capture_vma(vma, rq->ring->vma, "ring", gfp);
	vma = capture_vma(vma, rq->context->state, "HW context", gfp);
1417

1418 1419 1420
	ee->rq_head = rq->head;
	ee->rq_post = rq->postfix;
	ee->rq_tail = rq->tail;
1421

1422 1423
	return vma;
}
1424

1425 1426 1427 1428 1429 1430
void
intel_engine_coredump_add_vma(struct intel_engine_coredump *ee,
			      struct intel_engine_capture_vma *capture,
			      struct i915_vma_compress *compress)
{
	const struct intel_engine_cs *engine = ee->engine;
1431

1432 1433 1434
	while (capture) {
		struct intel_engine_capture_vma *this = capture;
		struct i915_vma *vma = this->vma;
1435

1436 1437 1438 1439
		add_vma(ee,
			i915_vma_coredump_create(engine->gt,
						 vma, this->name,
						 compress));
1440

1441
		i915_active_release(&vma->active);
1442

1443 1444 1445
		capture = this->next;
		kfree(this);
	}
1446

1447 1448 1449 1450 1451
	add_vma(ee,
		i915_vma_coredump_create(engine->gt,
					 engine->status_page.vma,
					 "HW Status",
					 compress));
1452

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	add_vma(ee,
		i915_vma_coredump_create(engine->gt,
					 engine->wa_ctx.vma,
					 "WA context",
					 compress));
}

static struct intel_engine_coredump *
capture_engine(struct intel_engine_cs *engine,
	       struct i915_vma_compress *compress)
{
1464
	struct intel_engine_capture_vma *capture = NULL;
1465
	struct intel_engine_coredump *ee;
1466 1467
	struct intel_context *ce;
	struct i915_request *rq = NULL;
1468
	unsigned long flags;
1469

1470 1471 1472
	ee = intel_engine_coredump_alloc(engine, GFP_KERNEL);
	if (!ee)
		return NULL;
1473

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	ce = intel_engine_get_hung_context(engine);
	if (ce) {
		intel_engine_clear_hung_context(engine);
		rq = intel_context_find_active_request(ce);
		if (!rq || !i915_request_started(rq))
			goto no_request_capture;
	} else {
		/*
		 * Getting here with GuC enabled means it is a forced error capture
		 * with no actual hang. So, no need to attempt the execlist search.
		 */
		if (!intel_uc_uses_guc_submission(&engine->gt->uc)) {
			spin_lock_irqsave(&engine->sched_engine->lock, flags);
			rq = intel_engine_execlist_find_hung_request(engine);
			spin_unlock_irqrestore(&engine->sched_engine->lock,
					       flags);
		}
	}
1492 1493 1494 1495
	if (rq)
		capture = intel_engine_coredump_add_request(ee, rq,
							    ATOMIC_MAYFAIL);
	if (!capture) {
1496
no_request_capture:
1497 1498 1499
		kfree(ee);
		return NULL;
	}
1500

1501
	intel_engine_coredump_add_vma(ee, capture, compress);
1502

1503
	return ee;
1504 1505
}

1506
static void
1507
gt_record_engines(struct intel_gt_coredump *gt,
1508
		  intel_engine_mask_t engine_mask,
1509
		  struct i915_vma_compress *compress)
1510
{
1511 1512
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1513

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	for_each_engine(engine, gt->_gt, id) {
		struct intel_engine_coredump *ee;

		/* Refill our page pool before entering atomic section */
		pool_refill(&compress->pool, ALLOW_FAIL);

		ee = capture_engine(engine, compress);
		if (!ee)
			continue;

1524 1525
		ee->hung = engine->mask & engine_mask;

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
		gt->simulated |= ee->simulated;
		if (ee->simulated) {
			kfree(ee);
			continue;
		}

		ee->next = gt->engine;
		gt->engine = ee;
	}
}

static struct intel_uc_coredump *
gt_record_uc(struct intel_gt_coredump *gt,
	     struct i915_vma_compress *compress)
{
	const struct intel_uc *uc = &gt->_gt->uc;
	struct intel_uc_coredump *error_uc;

	error_uc = kzalloc(sizeof(*error_uc), ALLOW_FAIL);
	if (!error_uc)
		return NULL;
1547

1548 1549
	memcpy(&error_uc->guc_fw, &uc->guc.fw, sizeof(uc->guc.fw));
	memcpy(&error_uc->huc_fw, &uc->huc.fw, sizeof(uc->huc.fw));
1550 1551 1552 1553 1554

	/* Non-default firmware paths will be specified by the modparam.
	 * As modparams are generally accesible from the userspace make
	 * explicit copies of the firmware paths.
	 */
1555 1556
	error_uc->guc_fw.path = kstrdup(uc->guc.fw.path, ALLOW_FAIL);
	error_uc->huc_fw.path = kstrdup(uc->huc.fw.path, ALLOW_FAIL);
1557 1558 1559 1560 1561 1562 1563 1564
	error_uc->guc_log =
		i915_vma_coredump_create(gt->_gt,
					 uc->guc.log.vma, "GuC log buffer",
					 compress);

	return error_uc;
}

1565
/* Capture all registers which don't fit into another category. */
1566
static void gt_record_regs(struct intel_gt_coredump *gt)
1567
{
1568 1569
	struct intel_uncore *uncore = gt->_gt->uncore;
	struct drm_i915_private *i915 = uncore->i915;
1570
	int i;
1571

1572 1573
	/*
	 * General organization
1574 1575 1576 1577 1578 1579
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1580

1581
	/* 1: Registers specific to a single generation */
1582
	if (IS_VALLEYVIEW(i915)) {
1583 1584 1585
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ier = intel_uncore_read(uncore, VLV_IER);
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_VLV);
1586
	}
1587

1588
	if (GRAPHICS_VER(i915) == 7)
1589
		gt->err_int = intel_uncore_read(uncore, GEN7_ERR_INT);
1590

1591
	if (GRAPHICS_VER(i915) >= 12) {
1592 1593 1594 1595
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN12_FAULT_TLB_DATA1);
1596
	} else if (GRAPHICS_VER(i915) >= 8) {
1597 1598 1599 1600
		gt->fault_data0 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA0);
		gt->fault_data1 = intel_uncore_read(uncore,
						    GEN8_FAULT_TLB_DATA1);
1601 1602
	}

1603
	if (GRAPHICS_VER(i915) == 6) {
1604 1605 1606
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE);
		gt->gab_ctl = intel_uncore_read(uncore, GAB_CTL);
		gt->gfx_mode = intel_uncore_read(uncore, GFX_MODE);
1607
	}
1608

1609
	/* 2: Registers which belong to multiple generations */
1610
	if (GRAPHICS_VER(i915) >= 7)
1611
		gt->forcewake = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1612

1613
	if (GRAPHICS_VER(i915) >= 6) {
1614
		gt->derrmr = intel_uncore_read(uncore, DERRMR);
1615
		if (GRAPHICS_VER(i915) < 12) {
1616 1617
			gt->error = intel_uncore_read(uncore, ERROR_GEN6);
			gt->done_reg = intel_uncore_read(uncore, DONE_REG);
1618
		}
1619 1620
	}

1621
	/* 3: Feature specific registers */
1622
	if (IS_GRAPHICS_VER(i915, 6, 7)) {
1623 1624
		gt->gam_ecochk = intel_uncore_read(uncore, GAM_ECOCHK);
		gt->gac_eco = intel_uncore_read(uncore, GAC_ECO_BITS);
1625 1626
	}

1627
	if (IS_GRAPHICS_VER(i915, 8, 11))
1628
		gt->gtt_cache = intel_uncore_read(uncore, HSW_GTT_CACHE_EN);
1629

1630
	if (GRAPHICS_VER(i915) == 12)
1631
		gt->aux_err = intel_uncore_read(uncore, GEN12_AUX_ERR_DBG);
1632

1633
	if (GRAPHICS_VER(i915) >= 12) {
1634
		for (i = 0; i < GEN12_SFC_DONE_MAX; i++) {
1635 1636 1637 1638 1639
			/*
			 * SFC_DONE resides in the VD forcewake domain, so it
			 * only exists if the corresponding VCS engine is
			 * present.
			 */
1640 1641
			if ((gt->_gt->info.sfc_mask & BIT(i)) == 0 ||
			    !HAS_ENGINE(gt->_gt, _VCS(i * 2)))
1642 1643
				continue;

1644
			gt->sfc_done[i] =
1645 1646
				intel_uncore_read(uncore, GEN12_SFC_DONE(i));
		}
M
Mika Kuoppala 已提交
1647

1648
		gt->gam_done = intel_uncore_read(uncore, GEN12_GAM_DONE);
1649 1650
	}

1651
	/* 4: Everything else */
1652
	if (GRAPHICS_VER(i915) >= 11) {
1653 1654
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
		gt->gtier[0] =
1655 1656
			intel_uncore_read(uncore,
					  GEN11_RENDER_COPY_INTR_ENABLE);
1657
		gt->gtier[1] =
1658
			intel_uncore_read(uncore, GEN11_VCS_VECS_INTR_ENABLE);
1659
		gt->gtier[2] =
1660
			intel_uncore_read(uncore, GEN11_GUC_SG_INTR_ENABLE);
1661
		gt->gtier[3] =
1662 1663
			intel_uncore_read(uncore,
					  GEN11_GPM_WGBOXPERF_INTR_ENABLE);
1664
		gt->gtier[4] =
1665 1666
			intel_uncore_read(uncore,
					  GEN11_CRYPTO_RSVD_INTR_ENABLE);
1667
		gt->gtier[5] =
1668 1669
			intel_uncore_read(uncore,
					  GEN11_GUNIT_CSME_INTR_ENABLE);
1670
		gt->ngtier = 6;
1671
	} else if (GRAPHICS_VER(i915) >= 8) {
1672
		gt->ier = intel_uncore_read(uncore, GEN8_DE_MISC_IER);
1673
		for (i = 0; i < 4; i++)
1674 1675 1676
			gt->gtier[i] =
				intel_uncore_read(uncore, GEN8_GT_IER(i));
		gt->ngtier = 4;
1677
	} else if (HAS_PCH_SPLIT(i915)) {
1678 1679 1680
		gt->ier = intel_uncore_read(uncore, DEIER);
		gt->gtier[0] = intel_uncore_read(uncore, GTIER);
		gt->ngtier = 1;
1681
	} else if (GRAPHICS_VER(i915) == 2) {
1682
		gt->ier = intel_uncore_read16(uncore, GEN2_IER);
1683
	} else if (!IS_VALLEYVIEW(i915)) {
1684
		gt->ier = intel_uncore_read(uncore, GEN2_IER);
1685
	}
1686 1687 1688 1689
	gt->eir = intel_uncore_read(uncore, EIR);
	gt->pgtbl_er = intel_uncore_read(uncore, PGTBL_ER);
}

1690 1691 1692 1693 1694
static void gt_record_info(struct intel_gt_coredump *gt)
{
	memcpy(&gt->info, &gt->_gt->info, sizeof(struct intel_gt_info));
}

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
/*
 * Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static u32 generate_ecode(const struct intel_engine_coredump *ee)
{
	/*
	 * IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
	return ee ? ee->ipehr ^ ee->instdone.instdone : 0;
1714 1715
}

1716
static const char *error_msg(struct i915_gpu_coredump *error)
1717
{
1718
	struct intel_engine_coredump *first = NULL;
1719
	unsigned int hung_classes = 0;
1720
	struct intel_gt_coredump *gt;
1721
	int len;
1722

1723 1724 1725
	for (gt = error->gt; gt; gt = gt->next) {
		struct intel_engine_coredump *cs;

1726 1727
		for (cs = gt->engine; cs; cs = cs->next) {
			if (cs->hung) {
1728
				hung_classes |= BIT(cs->engine->uabi_class);
1729 1730 1731 1732
				if (!first)
					first = cs;
			}
		}
1733 1734
	}

1735
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1736
			"GPU HANG: ecode %d:%x:%08x",
1737
			GRAPHICS_VER(error->i915), hung_classes,
1738
			generate_ecode(first));
1739
	if (first && first->context.pid) {
1740
		/* Just show the first executing process, more is confusing */
1741 1742 1743
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1744
				 first->context.comm, first->context.pid);
1745
	}
1746

1747
	return error->error_msg;
1748 1749
}

1750
static void capture_gen(struct i915_gpu_coredump *error)
1751
{
1752 1753 1754 1755
	struct drm_i915_private *i915 = error->i915;

	error->wakelock = atomic_read(&i915->runtime_pm.wakeref_count);
	error->suspended = i915->runtime_pm.suspended;
1756

1757 1758 1759 1760
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1761 1762
	error->reset_count = i915_reset_count(&i915->gpu_error);
	error->suspend_count = i915->suspend_count;
1763

1764
	i915_params_copy(&error->params, &i915->params);
1765
	memcpy(&error->device_info,
1766
	       INTEL_INFO(i915),
1767
	       sizeof(error->device_info));
1768 1769 1770
	memcpy(&error->runtime_info,
	       RUNTIME_INFO(i915),
	       sizeof(error->runtime_info));
1771
	error->driver_caps = i915->caps;
1772 1773
}

1774 1775
struct i915_gpu_coredump *
i915_gpu_coredump_alloc(struct drm_i915_private *i915, gfp_t gfp)
1776
{
1777 1778
	struct i915_gpu_coredump *error;

1779
	if (!i915->params.error_capture)
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
		return NULL;

	error = kzalloc(sizeof(*error), gfp);
	if (!error)
		return NULL;

	kref_init(&error->ref);
	error->i915 = i915;

	error->time = ktime_get_real();
	error->boottime = ktime_get_boottime();
	error->uptime = ktime_sub(ktime_get(), i915->gt.last_init_time);
	error->capture = jiffies;

	capture_gen(error);

	return error;
1797 1798
}

1799 1800 1801 1802
#define DAY_AS_SECONDS(x) (24 * 60 * 60 * (x))

struct intel_gt_coredump *
intel_gt_coredump_alloc(struct intel_gt *gt, gfp_t gfp)
1803
{
1804
	struct intel_gt_coredump *gc;
1805

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	gc = kzalloc(sizeof(*gc), gfp);
	if (!gc)
		return NULL;

	gc->_gt = gt;
	gc->awake = intel_gt_pm_is_awake(gt);

	gt_record_regs(gc);
	gt_record_fences(gc);

	return gc;
}
1818

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
struct i915_vma_compress *
i915_vma_capture_prepare(struct intel_gt_coredump *gt)
{
	struct i915_vma_compress *compress;

	compress = kmalloc(sizeof(*compress), ALLOW_FAIL);
	if (!compress)
		return NULL;

	if (!compress_init(compress)) {
		kfree(compress);
		return NULL;
1831
	}
1832 1833

	return compress;
1834 1835
}

1836 1837 1838 1839 1840
void i915_vma_capture_finish(struct intel_gt_coredump *gt,
			     struct i915_vma_compress *compress)
{
	if (!compress)
		return;
1841

1842 1843 1844 1845
	compress_fini(compress);
	kfree(compress);
}

1846 1847
struct i915_gpu_coredump *
i915_gpu_coredump(struct intel_gt *gt, intel_engine_mask_t engine_mask)
1848
{
1849
	struct drm_i915_private *i915 = gt->i915;
1850
	struct i915_gpu_coredump *error;
1851

1852 1853 1854 1855 1856
	/* Check if GPU capture has been disabled */
	error = READ_ONCE(i915->gpu_error.first_error);
	if (IS_ERR(error))
		return error;

1857 1858
	error = i915_gpu_coredump_alloc(i915, ALLOW_FAIL);
	if (!error)
1859
		return ERR_PTR(-ENOMEM);
1860

1861
	error->gt = intel_gt_coredump_alloc(gt, ALLOW_FAIL);
1862 1863
	if (error->gt) {
		struct i915_vma_compress *compress;
1864

1865 1866 1867 1868 1869 1870
		compress = i915_vma_capture_prepare(error->gt);
		if (!compress) {
			kfree(error->gt);
			kfree(error);
			return ERR_PTR(-ENOMEM);
		}
1871

1872
		gt_record_info(error->gt);
1873
		gt_record_engines(error->gt, engine_mask, compress);
1874 1875 1876

		if (INTEL_INFO(i915)->has_gt_uc)
			error->gt->uc = gt_record_uc(error->gt, compress);
1877

1878 1879 1880 1881
		i915_vma_capture_finish(error->gt, compress);

		error->simulated |= error->gt->simulated;
	}
1882 1883 1884

	error->overlay = intel_overlay_capture_error_state(i915);

1885 1886 1887
	return error;
}

1888
void i915_error_state_store(struct i915_gpu_coredump *error)
1889
{
1890
	struct drm_i915_private *i915;
1891
	static bool warned;
1892

1893
	if (IS_ERR_OR_NULL(error))
1894 1895
		return;

1896
	i915 = error->i915;
1897
	drm_info(&i915->drm, "%s\n", error_msg(error));
1898

1899 1900
	if (error->simulated ||
	    cmpxchg(&i915->gpu_error.first_error, NULL, error))
1901 1902
		return;

1903
	i915_gpu_coredump_get(error);
1904

1905
	if (!xchg(&warned, true) &&
1906
	    ktime_get_real_seconds() - DRIVER_TIMESTAMP < DAY_AS_SECONDS(180)) {
1907
		pr_info("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
1908 1909
		pr_info("Please file a _new_ bug report at https://gitlab.freedesktop.org/drm/intel/issues/new.\n");
		pr_info("Please see https://gitlab.freedesktop.org/drm/intel/-/wikis/How-to-file-i915-bugs for details.\n");
1910 1911 1912 1913
		pr_info("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		pr_info("The GPU crash dump is required to analyze GPU hangs, so please always attach it.\n");
		pr_info("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			i915->drm.primary->index);
1914
	}
1915 1916
}

1917 1918
/**
 * i915_capture_error_state - capture an error record for later analysis
1919 1920 1921
 * @gt: intel_gt which originated the hang
 * @engine_mask: hung engines
 *
1922 1923 1924 1925 1926 1927
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1928 1929
void i915_capture_error_state(struct intel_gt *gt,
			      intel_engine_mask_t engine_mask)
1930 1931 1932
{
	struct i915_gpu_coredump *error;

1933
	error = i915_gpu_coredump(gt, engine_mask);
1934
	if (IS_ERR(error)) {
1935
		cmpxchg(&gt->i915->gpu_error.first_error, NULL, error);
1936 1937 1938 1939 1940 1941 1942 1943
		return;
	}

	i915_error_state_store(error);
	i915_gpu_coredump_put(error);
}

struct i915_gpu_coredump *
1944
i915_first_error_state(struct drm_i915_private *i915)
1945
{
1946
	struct i915_gpu_coredump *error;
1947

1948 1949
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1950
	if (!IS_ERR_OR_NULL(error))
1951
		i915_gpu_coredump_get(error);
1952
	spin_unlock_irq(&i915->gpu_error.lock);
1953

1954
	return error;
1955 1956
}

1957
void i915_reset_error_state(struct drm_i915_private *i915)
1958
{
1959
	struct i915_gpu_coredump *error;
1960

1961 1962
	spin_lock_irq(&i915->gpu_error.lock);
	error = i915->gpu_error.first_error;
1963 1964
	if (error != ERR_PTR(-ENODEV)) /* if disabled, always disabled */
		i915->gpu_error.first_error = NULL;
1965
	spin_unlock_irq(&i915->gpu_error.lock);
1966

1967
	if (!IS_ERR_OR_NULL(error))
1968
		i915_gpu_coredump_put(error);
1969 1970 1971 1972 1973 1974 1975 1976
}

void i915_disable_error_state(struct drm_i915_private *i915, int err)
{
	spin_lock_irq(&i915->gpu_error.lock);
	if (!i915->gpu_error.first_error)
		i915->gpu_error.first_error = ERR_PTR(err);
	spin_unlock_irq(&i915->gpu_error.lock);
1977
}