i915_drv.h 84.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "i915_gem_gtt.h"
39
#include <linux/io-mapping.h>
40
#include <linux/i2c.h>
41
#include <linux/i2c-algo-bit.h>
42
#include <drm/intel-gtt.h>
43
#include <linux/backlight.h>
44
#include <linux/hashtable.h>
45
#include <linux/intel-iommu.h>
46
#include <linux/kref.h>
47
#include <linux/pm_qos.h>
48

L
Linus Torvalds 已提交
49 50 51 52 53 54 55
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
56
#define DRIVER_DATE		"20140620"
L
Linus Torvalds 已提交
57

58
enum pipe {
59
	INVALID_PIPE = -1,
60 61
	PIPE_A = 0,
	PIPE_B,
62
	PIPE_C,
63 64
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
65
};
66
#define pipe_name(p) ((p) + 'A')
67

P
Paulo Zanoni 已提交
68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
72 73
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
74 75 76
};
#define transcoder_name(t) ((t) + 'A')

77 78 79
enum plane {
	PLANE_A = 0,
	PLANE_B,
80
	PLANE_C,
81
};
82
#define plane_name(p) ((p) + 'A')
83

84
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
85

86 87 88 89 90 91 92 93 94 95
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

96
#define I915_NUM_PHYS_VLV 2
97 98 99 100 101 102 103 104 105 106 107

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

108 109 110 111 112 113 114 115 116 117
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
118
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
119 120 121 122 123 124 125 126 127 128 129
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
130
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
131
	POWER_DOMAIN_AUDIO,
132
	POWER_DOMAIN_INIT,
133 134

	POWER_DOMAIN_NUM,
135 136 137 138 139
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
140 141 142
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
143

144 145 146 147 148 149 150 151 152 153 154 155 156
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

157 158 159 160 161 162
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
163

164
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
165
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
166

167 168 169
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

170 171 172
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

173 174 175 176
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

177 178 179 180
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

181
struct drm_i915_private;
182
struct i915_mmu_object;
183

184 185 186 187 188 189 190 191
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

192
struct intel_dpll_hw_state {
193
	uint32_t dpll;
194
	uint32_t dpll_md;
195 196
	uint32_t fp0;
	uint32_t fp1;
197 198
};

D
Daniel Vetter 已提交
199
struct intel_shared_dpll {
200 201 202
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
203 204 205
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
206
	struct intel_dpll_hw_state hw_state;
207 208
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
209 210 211 212
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
213 214 215
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
216 217
};

218 219 220 221 222 223 224 225 226 227 228 229 230
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

231 232 233 234 235 236
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
237 238 239
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
240 241
 * 1.2: Add Power Management
 * 1.3: Add vblank support
242
 * 1.4: Fix cmdbuffer path, add heap destroy
243
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
244 245
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
246 247
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
248
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
249 250
#define DRIVER_PATCHLEVEL	0

251
#define WATCH_LISTS	0
252
#define WATCH_GTT	0
253

254 255 256 257 258
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

259
struct intel_opregion {
260 261 262
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
263 264
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
265 266
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
267
	u32 __iomem *lid_state;
268
	struct work_struct asle_work;
269
};
270
#define OPREGION_SIZE            (8*1024)
271

272 273 274
struct intel_overlay;
struct intel_overlay_error_state;

275 276 277 278
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
279
#define I915_FENCE_REG_NONE -1
280 281 282
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
283 284

struct drm_i915_fence_reg {
285
	struct list_head lru_list;
286
	struct drm_i915_gem_object *obj;
287
	int pin_count;
288
};
289

290
struct sdvo_device_mapping {
C
Chris Wilson 已提交
291
	u8 initialized;
292 293 294
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
295
	u8 i2c_pin;
296
	u8 ddc_pin;
297 298
};

299 300
struct intel_display_error_state;

301
struct drm_i915_error_state {
302
	struct kref ref;
B
Ben Widawsky 已提交
303 304
	struct timeval time;

305
	char error_msg[128];
306
	u32 reset_count;
307
	u32 suspend_count;
308

B
Ben Widawsky 已提交
309
	/* Generic register state */
310 311
	u32 eir;
	u32 pgtbl_er;
312
	u32 ier;
B
Ben Widawsky 已提交
313
	u32 ccid;
314 315
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
316 317 318
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
319 320 321 322
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
323 324 325 326 327
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

328
	struct drm_i915_error_ring {
329
		bool valid;
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
355
		u64 acthd;
356
		u32 fault_reg;
357
		u64 faddr;
358 359 360
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

361 362 363 364
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
365
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
366

367 368 369
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
370
			u32 tail;
371
		} *requests;
372 373 374 375 376 377 378 379

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
380 381 382

		pid_t pid;
		char comm[TASK_COMM_LEN];
383
	} ring[I915_NUM_RINGS];
384
	struct drm_i915_error_buffer {
385
		u32 size;
386
		u32 name;
387
		u32 rseqno, wseqno;
388 389 390
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
391
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
392 393 394 395
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
396
		u32 userptr:1;
397
		s32 ring:4;
398
		u32 cache_level:3;
399
	} **active_bo, **pinned_bo;
400

401
	u32 *active_bo_count, *pinned_bo_count;
402 403
};

404
struct intel_connector;
405
struct intel_crtc_config;
406
struct intel_plane_config;
407
struct intel_crtc;
408 409
struct intel_limit;
struct dpll;
410

411
struct drm_i915_display_funcs {
412
	bool (*fbc_enabled)(struct drm_device *dev);
413
	void (*enable_fbc)(struct drm_crtc *crtc);
414 415 416
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
435
	void (*update_wm)(struct drm_crtc *crtc);
436 437
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
438
				 uint32_t sprite_width, int pixel_size,
439
				 bool enable, bool scaled);
440
	void (*modeset_global_resources)(struct drm_device *dev);
441 442 443 444
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
445 446
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
447 448 449
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
450 451
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
452
	void (*off)(struct drm_crtc *crtc);
453
	void (*write_eld)(struct drm_connector *connector,
454 455
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
456
	void (*fdi_link_train)(struct drm_crtc *crtc);
457
	void (*init_clock_gating)(struct drm_device *dev);
458 459
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
460
			  struct drm_i915_gem_object *obj,
461
			  struct intel_engine_cs *ring,
462
			  uint32_t flags);
463 464 465
	void (*update_primary_plane)(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y);
466
	void (*hpd_irq_setup)(struct drm_device *dev);
467 468 469 470 471
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
472 473 474 475 476 477 478

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
479 480
};

481
struct intel_uncore_funcs {
482 483 484 485
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
486 487 488 489 490 491 492 493 494 495 496 497 498 499

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
500 501
};

502 503 504 505 506 507 508
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
509

510 511 512
	unsigned fw_rendercount;
	unsigned fw_mediacount;

513
	struct timer_list force_wake_timer;
514 515
};

516 517 518 519 520 521 522 523 524 525 526 527 528 529
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
530
	func(is_preliminary) sep \
531 532 533 534 535 536 537
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
538
	func(has_llc) sep \
539 540
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
541

542 543
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
544

545
struct intel_device_info {
546
	u32 display_mmio_offset;
547
	u8 num_pipes:3;
548
	u8 num_sprites[I915_MAX_PIPES];
549
	u8 gen;
550
	u8 ring_mask; /* Rings supported by the HW */
551
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
552 553 554 555
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
556
	int cursor_offsets[I915_MAX_PIPES];
557 558
};

559 560 561
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

562 563
enum i915_cache_level {
	I915_CACHE_NONE = 0,
564 565 566 567 568
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
569
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
570 571
};

572 573 574 575 576 577
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
578 579 580 581 582 583

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
584
};
585 586 587

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
588
struct intel_context {
589
	struct kref ref;
590
	int id;
591
	bool is_initialized;
592
	uint8_t remap_slice;
593 594
	struct drm_i915_file_private *file_priv;
	struct drm_i915_gem_object *obj;
595
	struct i915_ctx_hang_stats hang_stats;
B
Ben Widawsky 已提交
596
	struct i915_address_space *vm;
597 598

	struct list_head link;
599 600
};

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

616 617 618
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
619 620 621 622 623 624 625 626 627 628
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
629 630
};

631 632 633 634
struct i915_drrs {
	struct intel_connector *connector;
};

R
Rodrigo Vivi 已提交
635 636 637
struct i915_psr {
	bool sink_support;
	bool source_ok;
638
	bool setup_done;
639 640 641
	bool enabled;
	bool active;
	struct delayed_work work;
642
};
643

644
enum intel_pch {
645
	PCH_NONE = 0,	/* No PCH present */
646 647
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
648
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
649
	PCH_NOP,
650 651
};

652 653 654 655 656
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

657
#define QUIRK_PIPEA_FORCE (1<<0)
658
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
659
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
660

661
struct intel_fbdev;
662
struct intel_fbc_work;
663

664 665
struct intel_gmbus {
	struct i2c_adapter adapter;
666
	u32 force_bit;
667
	u32 reg0;
668
	u32 gpio_reg;
669
	struct i2c_algo_bit_data bit_algo;
670 671 672
	struct drm_i915_private *dev_priv;
};

673
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
674 675 676
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
677
	u32 saveDSPARB;
J
Jesse Barnes 已提交
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
693
	u32 saveTRANSACONF;
694 695 696 697 698 699
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
700
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
701 702 703
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
704
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
705 706 707
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
708
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
709 710
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
711
	u32 saveBLC_HIST_CTL_B;
712 713
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
714 715 716 717 718 719 720 721 722 723 724
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
725
	u32 saveTRANSBCONF;
726 727 728 729 730 731
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
732
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
733 734 735
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
736
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
737 738
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
739 740 741
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
742 743 744
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
745 746
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
747 748 749 750 751 752
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
753
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
754 755 756 757
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
758 759 760
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
761 762 763 764 765 766
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
767 768
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
769 770 771 772 773
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
774
	u8 saveGR[25];
J
Jesse Barnes 已提交
775
	u8 saveAR_INDEX;
776
	u8 saveAR[21];
J
Jesse Barnes 已提交
777
	u8 saveDACMASK;
778
	u8 saveCR[37];
779
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
780 781 782 783 784 785 786
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
787 788 789 790 791 792 793 794 795 796 797
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
798 799 800 801 802 803 804 805 806 807
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
808 809 810 811 812 813 814 815 816 817
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
818
	u32 saveMCHBAR_RENDER_STANDBY;
819
	u32 savePCH_PORT_HOTPLUG;
820
};
821

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

883
struct intel_gen6_power_mgmt {
884
	/* work and pm_iir are protected by dev_priv->irq_lock */
885 886
	struct work_struct work;
	u32 pm_iir;
887

888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
906

907 908 909
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

910
	bool enabled;
911
	struct delayed_work delayed_resume_work;
912 913 914 915 916 917

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
918 919
};

D
Daniel Vetter 已提交
920 921 922
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
940 941 942

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
943 944
};

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

975 976
/* Power well structure for haswell */
struct i915_power_well {
977
	const char *name;
978
	bool always_on;
979 980
	/* power well enable/disable usage count */
	int count;
981
	unsigned long domains;
982
	unsigned long data;
983
	const struct i915_power_well_ops *ops;
984 985
};

986
struct i915_power_domains {
987 988 989 990 991
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
992
	bool initializing;
993
	int power_well_count;
994

995
	struct mutex lock;
996
	int domain_use_count[POWER_DOMAIN_NUM];
997
	struct i915_power_well *power_wells;
998 999
};

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1025
#define MAX_L3_SLICES 2
1026
struct intel_l3_parity {
1027
	u32 *remap_info[MAX_L3_SLICES];
1028
	struct work_struct error_work;
1029
	int which_slice;
1030 1031
};

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1051
	struct notifier_block oom_notifier;
1052
	struct shrinker shrinker;
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1067 1068 1069 1070 1071 1072 1073 1074 1075
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1076 1077 1078 1079 1080 1081
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1082 1083 1084 1085 1086 1087 1088 1089
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1090 1091 1092
	/* the indicator for dispatch video commands on two BSD rings */
	int bsd_ring_dispatch_index;

1093 1094 1095 1096 1097 1098
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1099
	spinlock_t object_stat_lock;
1100 1101 1102 1103
	size_t object_memory;
	u32 object_count;
};

1104 1105 1106 1107 1108 1109 1110 1111 1112
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1113 1114 1115 1116 1117
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1118 1119 1120 1121
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1122 1123 1124
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1125 1126 1127 1128 1129 1130 1131 1132
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1133 1134 1135

	unsigned long missed_irq_rings;

1136
	/**
M
Mika Kuoppala 已提交
1137
	 * State variable controlling the reset flow and count
1138
	 *
M
Mika Kuoppala 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1152 1153 1154 1155
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1156 1157 1158 1159
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1160
#define I915_WEDGED			(1 << 31)
1161 1162 1163 1164 1165 1166

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1167

1168 1169 1170 1171 1172 1173
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1174 1175 1176

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1177 1178
};

1179 1180 1181 1182 1183 1184
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1185 1186
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1187 1188 1189 1190

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1191 1192
};

1193 1194 1195 1196 1197 1198
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1211
	unsigned int has_mipi:1;
1212 1213 1214
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1215 1216
	enum drrs_support_type drrs_type;

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1227 1228
	struct {
		u16 pwm_freq_hz;
1229
		bool present;
1230 1231 1232
		bool active_low_pwm;
	} backlight;

1233 1234
	/* MIPI DSI */
	struct {
1235
		u16 port;
1236
		u16 panel_id;
1237 1238 1239 1240 1241 1242
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1243 1244
	} dsi;

1245 1246 1247
	int crt_ddc_pin;

	int child_dev_num;
1248
	union child_device_config *child_dev;
1249 1250

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1251 1252
};

1253 1254 1255 1256 1257
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1258 1259 1260 1261 1262 1263 1264 1265
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1266
struct ilk_wm_values {
1267 1268 1269 1270 1271 1272 1273 1274
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1275
/*
1276 1277 1278 1279
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1280
 *
1281 1282 1283
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1284
 *
1285 1286 1287 1288
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
 * default value is currently very conservative (see intel_init_runtime_pm), but
 * it can be changed with the standard runtime PM files from sysfs.
1289 1290 1291 1292 1293
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1294
 * case it happens.
1295
 *
1296
 * For more, read the Documentation/power/runtime_pm.txt.
1297
 */
1298 1299 1300
struct i915_runtime_pm {
	bool suspended;
	bool irqs_disabled;
1301 1302
};

1303 1304 1305 1306 1307
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1308
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1309 1310 1311 1312 1313
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1314
	INTEL_PIPE_CRC_SOURCE_AUTO,
1315 1316 1317
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1318
struct intel_pipe_crc_entry {
1319
	uint32_t frame;
1320 1321 1322
	uint32_t crc[5];
};

1323
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1324
struct intel_pipe_crc {
1325 1326
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1327
	struct intel_pipe_crc_entry *entries;
1328
	enum intel_pipe_crc_source source;
1329
	int head, tail;
1330
	wait_queue_head_t wq;
1331 1332
};

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
struct i915_frontbuffer_tracking {
	struct mutex lock;

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1344
struct drm_i915_private {
1345
	struct drm_device *dev;
1346
	struct kmem_cache *slab;
1347

1348
	const struct intel_device_info info;
1349 1350 1351 1352 1353

	int relative_constants_mode;

	void __iomem *regs;

1354
	struct intel_uncore uncore;
1355 1356 1357

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1358

1359 1360 1361 1362 1363 1364 1365 1366 1367
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1368 1369 1370
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1371 1372
	wait_queue_head_t gmbus_wait_queue;

1373
	struct pci_dev *bridge_dev;
1374
	struct intel_engine_cs ring[I915_NUM_RINGS];
1375
	uint32_t last_seqno, next_seqno;
1376 1377 1378 1379 1380 1381 1382

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1383 1384 1385
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1386 1387
	bool display_irqs_enabled;

1388 1389 1390
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1391
	/* DPIO indirect register protection */
1392
	struct mutex dpio_lock;
1393 1394

	/** Cached value of IMR to avoid reads in updating the bitfield */
1395 1396 1397 1398
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1399
	u32 gt_irq_mask;
1400
	u32 pm_irq_mask;
1401
	u32 pm_rps_events;
1402
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1403 1404

	struct work_struct hotplug_work;
1405
	bool enable_hotplug_processing;
1406 1407 1408 1409 1410 1411 1412 1413 1414
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1415
	u32 hpd_event_bits;
1416
	struct timer_list hotplug_reenable_timer;
1417

1418
	struct i915_fbc fbc;
1419
	struct i915_drrs drrs;
1420
	struct intel_opregion opregion;
1421
	struct intel_vbt_data vbt;
1422 1423 1424 1425

	/* overlay */
	struct intel_overlay *overlay;

1426 1427
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1428

1429 1430 1431 1432 1433 1434 1435 1436
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1437
	unsigned int vlv_cdclk_freq;
1438

1439 1440 1441 1442 1443 1444 1445
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1446 1447 1448 1449 1450 1451 1452
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1453
	unsigned short pch_id;
1454 1455 1456

	unsigned long quirks;

1457 1458
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1459

1460
	struct list_head vm_list; /* Global list of all address spaces */
1461
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1462

1463
	struct i915_gem_mm mm;
1464 1465 1466
#if defined(CONFIG_MMU_NOTIFIER)
	DECLARE_HASHTABLE(mmu_notifiers, 7);
#endif
1467 1468 1469

	/* Kernel Modesetting */

1470
	struct sdvo_device_mapping sdvo_mappings[2];
1471

1472 1473
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1474 1475
	wait_queue_head_t pending_flip_queue;

1476 1477 1478 1479
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1480 1481
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1482
	struct intel_ddi_plls ddi_plls;
1483
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1484

1485 1486 1487
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1488 1489
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1490 1491 1492

	struct i915_frontbuffer_tracking fb_tracking;

1493
	u16 orig_clock;
1494

1495
	bool mchbar_need_disable;
1496

1497 1498
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1499 1500 1501
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1502
	/* gen6+ rps state */
1503
	struct intel_gen6_power_mgmt rps;
1504

1505 1506
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1507
	struct intel_ilk_power_mgmt ips;
1508

1509
	struct i915_power_domains power_domains;
1510

R
Rodrigo Vivi 已提交
1511
	struct i915_psr psr;
1512

1513
	struct i915_gpu_error gpu_error;
1514

1515 1516
	struct drm_i915_gem_object *vlv_pctx;

1517
#ifdef CONFIG_DRM_I915_FBDEV
1518 1519
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1520
#endif
1521

1522 1523 1524 1525 1526 1527
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1528
	struct drm_property *broadcast_rgb_property;
1529
	struct drm_property *force_audio_property;
1530

1531
	uint32_t hw_context_size;
1532
	struct list_head context_list;
1533

1534
	u32 fdi_rx_config;
1535

1536
	u32 suspend_count;
1537
	struct i915_suspend_saved_registers regfile;
1538
	struct vlv_s0ix_state vlv_s0ix_state;
1539

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1552 1553

		/* current hardware state */
1554
		struct ilk_wm_values hw;
1555 1556
	} wm;

1557 1558
	struct i915_runtime_pm pm;

1559 1560 1561
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1562 1563
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1564 1565 1566 1567 1568

	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1569
};
L
Linus Torvalds 已提交
1570

1571 1572 1573 1574 1575
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1576 1577 1578 1579 1580
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1581 1582 1583 1584 1585 1586 1587
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1588
#define I915_GTT_OFFSET_NONE ((u32)-1)
1589

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
1606 1607
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
1608 1609
};

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
 * considered to be the frontbuffer for the given plane interface-vise. This
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
#define INTEL_FRONTBUFFER_BITS \
	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
	(1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe) \
	(1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
	(1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1629 1630
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
	(0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1631

1632
struct drm_i915_gem_object {
1633
	struct drm_gem_object base;
1634

1635 1636
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1637 1638 1639
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1640 1641
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1642
	struct list_head global_list;
1643

1644
	struct list_head ring_list;
1645 1646
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1647 1648

	/**
1649 1650 1651
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1652
	 */
1653
	unsigned int active:1;
1654 1655 1656 1657 1658

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1659
	unsigned int dirty:1;
1660 1661 1662 1663 1664 1665

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1666
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1667 1668 1669 1670

	/**
	 * Advice: are the backing pages purgeable?
	 */
1671
	unsigned int madv:2;
1672 1673 1674 1675

	/**
	 * Current tiling mode for the object.
	 */
1676
	unsigned int tiling_mode:2;
1677 1678 1679 1680 1681 1682 1683 1684
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1685

1686 1687 1688 1689
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1690
	unsigned int map_and_fenceable:1;
1691

1692 1693 1694 1695 1696
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1697 1698
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1699
	unsigned int pin_display:1;
1700

1701 1702 1703 1704 1705 1706
	/*
	 * Is the object to be mapped as read-only to the GPU
	 * Only honoured if hardware has relevant pte bit
	 */
	unsigned long gt_ro:1;

1707 1708 1709 1710 1711 1712
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1713
	unsigned int cache_level:3;
1714

1715
	unsigned int has_aliasing_ppgtt_mapping:1;
1716
	unsigned int has_global_gtt_mapping:1;
1717
	unsigned int has_dma_mapping:1;
1718

1719 1720
	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;

1721
	struct sg_table *pages;
1722
	int pages_pin_count;
1723

1724
	/* prime dma-buf support */
1725 1726 1727
	void *dma_buf_vmapping;
	int vmapping_count;

1728
	struct intel_engine_cs *ring;
1729

1730
	/** Breadcrumb of last rendering to the buffer. */
1731 1732
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1733 1734
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1735

1736
	/** Current tiling stride for the object, if it's tiled. */
1737
	uint32_t stride;
1738

1739 1740 1741
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1742
	/** Record of address bit 17 of each page at last unbind. */
1743
	unsigned long *bit_17;
1744

J
Jesse Barnes 已提交
1745
	/** User space pin count and filp owning the pin */
1746
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1747
	struct drm_file *pin_filp;
1748 1749

	/** for phy allocated objects */
1750
	drm_dma_handle_t *phys_handle;
1751

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	union {
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

			struct mm_struct *mm;
			struct i915_mmu_object *mn;
			struct work_struct *work;
		} userptr;
	};
};
1765
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1766

1767 1768 1769 1770
void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1782
	/** On Which ring this request was generated */
1783
	struct intel_engine_cs *ring;
1784

1785 1786 1787
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1788 1789 1790 1791
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1792 1793
	u32 tail;

1794
	/** Context related to this request */
1795
	struct intel_context *ctx;
1796

1797 1798 1799
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1800 1801 1802
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1803
	/** global list entry for this request */
1804
	struct list_head list;
1805

1806
	struct drm_i915_file_private *file_priv;
1807 1808
	/** file_priv list entry for this request */
	struct list_head client_list;
1809 1810 1811
};

struct drm_i915_file_private {
1812
	struct drm_i915_private *dev_priv;
1813
	struct drm_file *file;
1814

1815
	struct {
1816
		spinlock_t lock;
1817
		struct list_head request_list;
1818
		struct delayed_work idle_work;
1819
	} mm;
1820
	struct idr context_idr;
1821

1822
	atomic_t rps_wait_boost;
1823
	struct  intel_engine_cs *bsd_ring;
1824 1825
};

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
1891 1892 1893 1894
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
1895 1896 1897 1898 1899
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
1900 1901
		u32 condition_offset;
		u32 condition_mask;
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

1916
#define INTEL_INFO(dev)	(&to_i915(dev)->info)
1917

1918 1919
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1920
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1921
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1922
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1923 1924
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1925 1926 1927
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1928
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1929
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1930 1931
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1932 1933
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1934
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1935
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1936 1937 1938 1939 1940 1941
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1942
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1943
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1944
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1945
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1946
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1947
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1948
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1949 1950 1951 1952 1953
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1954
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1955
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1956
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1957
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1958 1959 1960
/* ULX machines are also considered ULT. */
#define IS_HSW_ULX(dev)		((dev)->pdev->device == 0x0A0E || \
				 (dev)->pdev->device == 0x0A1E)
1961
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1962

1963 1964 1965 1966 1967 1968
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1969 1970 1971 1972 1973
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1974
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1975
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1976

1977 1978 1979 1980
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
1981
#define BSD2_RING		(1<<VCS2)
1982
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
1983
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
1984 1985 1986 1987 1988
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
				 to_i915(dev)->ellc_size)
1989 1990
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1991
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
J
Jesse Barnes 已提交
1992 1993
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6)
#define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
1994
#define USES_PPGTT(dev)		intel_enable_ppgtt(dev, false)
1995
#define USES_FULL_PPGTT(dev)	intel_enable_ppgtt(dev, true)
1996

1997
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1998 1999
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

2000 2001
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2002 2003 2004 2005 2006 2007 2008 2009
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2010

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2024
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2025

2026
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
2027

2028
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2029
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
2030
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
2031
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
2032
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
P
Paulo Zanoni 已提交
2033

2034 2035 2036 2037 2038 2039 2040
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

2041
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2042
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2043 2044
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2045
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2046
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2047

2048 2049 2050
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2051

2052 2053
#define GT_FREQUENCY_MULTIPLIER 50

2054 2055
#include "i915_trace.h"

R
Rob Clark 已提交
2056
extern const struct drm_ioctl_desc i915_ioctls[];
2057 2058
extern int i915_max_ioctl;

2059 2060
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
2061 2062 2063
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2081
	int invert_brightness;
2082
	int enable_cmd_parser;
2083 2084 2085
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2086 2087
	bool prefault_disable;
	bool reset;
2088
	bool disable_display;
2089
	bool disable_vtd_wa;
2090
	int use_mmio_flip;
2091 2092 2093
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2094
				/* i915_dma.c */
2095
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2096
extern void i915_kernel_lost_context(struct drm_device * dev);
2097
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2098
extern int i915_driver_unload(struct drm_device *);
2099
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
2100
extern void i915_driver_lastclose(struct drm_device * dev);
2101 2102
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
2103 2104
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
2105
extern int i915_driver_device_is_agp(struct drm_device * dev);
2106
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2107 2108
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2109
#endif
2110
extern int i915_emit_box(struct drm_device *dev,
2111 2112
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2113
extern int intel_gpu_reset(struct drm_device *dev);
2114
extern int i915_reset(struct drm_device *dev);
2115 2116 2117 2118
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2119
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2120

2121
extern void intel_console_resume(struct work_struct *work);
2122

L
Linus Torvalds 已提交
2123
/* i915_irq.c */
2124
void i915_queue_hangcheck(struct drm_device *dev);
2125 2126 2127
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2128

2129 2130
void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
							int new_delay);
2131
extern void intel_irq_init(struct drm_device *dev);
2132
extern void intel_hpd_init(struct drm_device *dev);
2133 2134

extern void intel_uncore_sanitize(struct drm_device *dev);
2135 2136
extern void intel_uncore_early_sanitize(struct drm_device *dev,
					bool restore_forcewake);
2137 2138
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2139
extern void intel_uncore_fini(struct drm_device *dev);
2140
extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2141

2142
void
2143
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2144
		     u32 status_mask);
2145 2146

void
2147
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2148
		      u32 status_mask);
2149

2150 2151 2152
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);

2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2164 2165
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2166 2167 2168 2169 2170 2171
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2172 2173
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2174 2175 2176 2177 2178 2179
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2180 2181 2182 2183
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2184 2185
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2186 2187
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2188 2189 2190 2191 2192 2193 2194 2195
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2196 2197 2198
int i915_gem_init_userptr(struct drm_device *dev);
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2199 2200
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2201 2202
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2203
void i915_gem_load(struct drm_device *dev);
2204 2205
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2206 2207
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2208 2209
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2210 2211
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2212
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2213
void i915_gem_vma_destroy(struct i915_vma *vma);
2214

2215 2216
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2217
#define PIN_GLOBAL 0x4
2218 2219
#define PIN_OFFSET_BIAS 0x8
#define PIN_OFFSET_MASK (~4095)
2220
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2221
				     struct i915_address_space *vm,
2222
				     uint32_t alignment,
2223
				     uint64_t flags);
2224
int __must_check i915_vma_unbind(struct i915_vma *vma);
2225
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2226
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2227
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2228
void i915_gem_lastclose(struct drm_device *dev);
2229

2230 2231 2232
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2233
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2234 2235
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2236 2237 2238
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2239
		return sg_page_iter_page(&sg_iter);
2240 2241

	return NULL;
2242
}
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2254
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2255
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2256
			 struct intel_engine_cs *to);
B
Ben Widawsky 已提交
2257
void i915_vma_move_to_active(struct i915_vma *vma,
2258
			     struct intel_engine_cs *ring);
2259 2260 2261 2262 2263
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2264 2265 2266 2267 2268 2269 2270 2271 2272
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2273 2274
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2275
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2276
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2277

2278 2279
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2280

2281
struct drm_i915_gem_request *
2282
i915_gem_find_active_request(struct intel_engine_cs *ring);
2283

2284
bool i915_gem_retire_requests(struct drm_device *dev);
2285
void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2286
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2287
				      bool interruptible);
2288 2289
int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);

2290 2291 2292
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2293
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2294 2295 2296 2297
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2298 2299 2300 2301 2302 2303
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2304
}
2305

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2318
void i915_gem_reset(struct drm_device *dev);
2319
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2320
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2321
int __must_check i915_gem_init(struct drm_device *dev);
2322
int __must_check i915_gem_init_hw(struct drm_device *dev);
2323
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2324
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2325
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2326
int __must_check i915_gpu_idle(struct drm_device *dev);
2327
int __must_check i915_gem_suspend(struct drm_device *dev);
2328
int __i915_add_request(struct intel_engine_cs *ring,
2329
		       struct drm_file *file,
2330
		       struct drm_i915_gem_object *batch_obj,
2331 2332
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2333
	__i915_add_request(ring, NULL, NULL, seqno)
2334
int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2335
				 uint32_t seqno);
2336
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2337 2338 2339 2340
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2341 2342
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2343 2344
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2345
				     struct intel_engine_cs *pipelined);
2346
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2347
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2348
				int align);
2349
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2350
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2351

2352 2353
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2354
uint32_t
2355 2356
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2357

2358 2359 2360
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2361 2362 2363 2364 2365 2366
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2367 2368
void i915_gem_restore_fences(struct drm_device *dev);

2369 2370 2371 2372 2373 2374 2375 2376 2377
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2378 2379 2380
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2381 2382

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2383 2384 2385 2386 2387 2388 2389
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2417 2418 2419 2420

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2421
		      unsigned flags)
B
Ben Widawsky 已提交
2422
{
2423
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2424
}
2425

2426 2427 2428 2429 2430 2431 2432 2433
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2434
/* i915_gem_context.c */
2435
#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2436
int __must_check i915_gem_context_init(struct drm_device *dev);
2437
void i915_gem_context_fini(struct drm_device *dev);
2438
void i915_gem_context_reset(struct drm_device *dev);
2439
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2440
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2441
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2442
int i915_switch_context(struct intel_engine_cs *ring,
2443 2444
			struct intel_context *to);
struct intel_context *
2445
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2446
void i915_gem_context_free(struct kref *ctx_ref);
2447
static inline void i915_gem_context_reference(struct intel_context *ctx)
2448
{
2449
	kref_get(&ctx->ref);
2450 2451
}

2452
static inline void i915_gem_context_unreference(struct intel_context *ctx)
2453
{
2454
	kref_put(&ctx->ref, i915_gem_context_free);
2455 2456
}

2457
static inline bool i915_gem_context_is_default(const struct intel_context *c)
2458 2459 2460 2461
{
	return c->id == DEFAULT_CONTEXT_ID;
}

2462 2463 2464 2465
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2466

2467
/* i915_gem_render_state.c */
2468
int i915_gem_render_state_init(struct intel_engine_cs *ring);
2469 2470 2471 2472 2473 2474
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2475 2476
					  unsigned long start,
					  unsigned long end,
2477
					  unsigned flags);
2478 2479
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2480

2481
/* belongs in i915_gem_gtt.h */
2482
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2483 2484 2485 2486
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2487

2488 2489
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2490 2491
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2492
void i915_gem_cleanup_stolen(struct drm_device *dev);
2493 2494
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2495 2496 2497 2498 2499
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2500

2501
/* i915_gem_tiling.c */
2502
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2503
{
2504
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2505 2506 2507 2508 2509

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2510
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2511 2512
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2513 2514

/* i915_gem_debug.c */
2515 2516
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2517
#else
2518
#define i915_verify_lists(dev) 0
2519
#endif
L
Linus Torvalds 已提交
2520

2521
/* i915_debugfs.c */
2522 2523
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2524
#ifdef CONFIG_DEBUG_FS
2525 2526
void intel_display_crc_init(struct drm_device *dev);
#else
2527
static inline void intel_display_crc_init(struct drm_device *dev) {}
2528
#endif
2529 2530

/* i915_gpu_error.c */
2531 2532
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2533 2534
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2535 2536 2537 2538 2539 2540 2541
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2542 2543
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2544 2545 2546 2547 2548 2549 2550
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2551

2552
/* i915_cmd_parser.c */
2553
int i915_cmd_parser_get_version(void);
2554 2555 2556 2557
int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
int i915_parse_cmds(struct intel_engine_cs *ring,
2558 2559 2560 2561
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2562 2563 2564
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2565

2566 2567 2568
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2569

B
Ben Widawsky 已提交
2570 2571 2572 2573
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2574 2575 2576
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2577
static inline bool intel_gmbus_is_port_valid(unsigned port)
2578
{
2579
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2580 2581 2582 2583
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2584 2585
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2586
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2587 2588 2589
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2590 2591
extern void intel_i2c_reset(struct drm_device *dev);

2592
/* intel_opregion.c */
2593
struct intel_encoder;
2594
#ifdef CONFIG_ACPI
2595
extern int intel_opregion_setup(struct drm_device *dev);
2596 2597
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2598
extern void intel_opregion_asle_intr(struct drm_device *dev);
2599 2600
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2601 2602
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2603
#else
2604
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2605 2606
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2607
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2608 2609 2610 2611 2612
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2613 2614 2615 2616 2617
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2618
#endif
2619

J
Jesse Barnes 已提交
2620 2621 2622 2623 2624 2625 2626 2627 2628
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2629
/* modesetting */
2630
extern void intel_modeset_init_hw(struct drm_device *dev);
2631
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2632
extern void intel_modeset_init(struct drm_device *dev);
2633
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2634
extern void intel_modeset_cleanup(struct drm_device *dev);
2635
extern void intel_connector_unregister(struct intel_connector *);
2636
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2637 2638
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2639
extern void i915_redisable_vga(struct drm_device *dev);
2640
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2641
extern bool intel_fbc_enabled(struct drm_device *dev);
2642
extern void intel_disable_fbc(struct drm_device *dev);
2643
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2644
extern void intel_init_pch_refclk(struct drm_device *dev);
2645
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2646 2647 2648
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2649 2650
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2651
extern int intel_enable_rc6(const struct drm_device *dev);
2652

2653
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2654 2655
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2656 2657
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2658

2659 2660
void intel_notify_mmio_flip(struct intel_engine_cs *ring);

2661 2662
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2663 2664
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2665 2666

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2667
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2668 2669
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2670

B
Ben Widawsky 已提交
2671 2672 2673 2674
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2675 2676
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2677
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2678

B
Ben Widawsky 已提交
2679 2680
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2681 2682

/* intel_sideband.c */
2683 2684 2685
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2686 2687 2688 2689 2690 2691
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2692 2693
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2694 2695
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2696 2697
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2698 2699 2700 2701
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2702 2703
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2704

2705 2706
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2707

2708 2709 2710 2711 2712
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

2726 2727 2728 2729 2730 2731
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
2732 2733
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2734

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

2746 2747 2748
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2749 2750 2751 2752
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2753

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2764 2765 2766 2767 2768
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2784 2785 2786 2787 2788 2789 2790 2791 2792
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
2793
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
2804 2805 2806 2807
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
2808 2809 2810
	}
}

L
Linus Torvalds 已提交
2811
#endif