i915_drv.h 59.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80 81 82 83 84 85 86 87 88
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

89 90 91 92 93 94 95 96 97 98 99 100 101
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

102 103 104 105 106 107
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
108

109
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
110

111 112 113 114
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

115 116 117 118 119 120 121 122 123 124
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

125 126 127 128 129 130 131 132 133 134 135 136 137
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

138 139 140 141 142 143
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
144 145 146
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
147 148
 * 1.2: Add Power Management
 * 1.3: Add vblank support
149
 * 1.4: Fix cmdbuffer path, add heap destroy
150
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
151 152
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
153 154
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
155
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
156 157
#define DRIVER_PATCHLEVEL	0

158
#define WATCH_COHERENCY	0
159
#define WATCH_LISTS	0
160
#define WATCH_GTT	0
161

162 163 164 165 166 167 168 169 170
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
171
	struct drm_i915_gem_object *cur_obj;
172 173
};

174 175 176 177
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
178
struct drm_i915_private;
179

180
struct intel_opregion {
181 182 183 184 185
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
186
	u32 __iomem *lid_state;
187
};
188
#define OPREGION_SIZE            (8*1024)
189

190 191 192
struct intel_overlay;
struct intel_overlay_error_state;

193 194 195 196
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
197
#define I915_FENCE_REG_NONE -1
198 199 200
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
201 202

struct drm_i915_fence_reg {
203
	struct list_head lru_list;
204
	struct drm_i915_gem_object *obj;
205
	int pin_count;
206
};
207

208
struct sdvo_device_mapping {
C
Chris Wilson 已提交
209
	u8 initialized;
210 211 212
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
213
	u8 i2c_pin;
214
	u8 ddc_pin;
215 216
};

217 218
struct intel_display_error_state;

219
struct drm_i915_error_state {
220
	struct kref ref;
221 222
	u32 eir;
	u32 pgtbl_er;
223
	u32 ier;
B
Ben Widawsky 已提交
224
	u32 ccid;
225 226
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
227
	bool waiting[I915_NUM_RINGS];
228
	u32 pipestat[I915_MAX_PIPES];
229 230
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
231
	u32 ctl[I915_NUM_RINGS];
232 233 234 235
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
236
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
237
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
238
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
239 240 241
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
242
	u32 error; /* gen6+ */
243
	u32 err_int; /* gen7 */
244 245
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
246
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
247
	u32 seqno[I915_NUM_RINGS];
248
	u64 bbaddr;
249 250
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
251
	u32 faddr[I915_NUM_RINGS];
252
	u64 fence[I915_MAX_NUM_FENCES];
253
	struct timeval time;
254 255 256 257 258
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
259
		} *ringbuffer, *batchbuffer, *ctx;
260 261 262
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
263
			u32 tail;
264 265 266
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
267
	struct drm_i915_error_buffer {
268
		u32 size;
269
		u32 name;
270
		u32 rseqno, wseqno;
271 272 273
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
274
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
275 276 277 278
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
279
		s32 ring:4;
280
		u32 cache_level:2;
281 282
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
283
	struct intel_overlay_error_state *overlay;
284
	struct intel_display_error_state *display;
285 286
};

287
struct intel_crtc_config;
288
struct intel_crtc;
289

290
struct drm_i915_display_funcs {
291
	bool (*fbc_enabled)(struct drm_device *dev);
292 293 294 295
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
296
	void (*update_wm)(struct drm_device *dev);
297 298
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
299 300
	void (*update_linetime_wm)(struct drm_device *dev, int pipe,
				 struct drm_display_mode *mode);
301
	void (*modeset_global_resources)(struct drm_device *dev);
302 303 304 305
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
306 307 308
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
309 310
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
311
	void (*off)(struct drm_crtc *crtc);
312 313
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
314
	void (*fdi_link_train)(struct drm_crtc *crtc);
315
	void (*init_clock_gating)(struct drm_device *dev);
316 317 318
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
319 320
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
321
	void (*hpd_irq_setup)(struct drm_device *dev);
322 323 324 325 326 327 328
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

329 330 331 332 333
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

D
Daniel Vetter 已提交
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
#define DEV_INFO_FLAGS \
	DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
	DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
	DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
	DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_llc)

360
struct intel_device_info {
361
	u32 display_mmio_offset;
362
	u8 num_pipes:3;
363
	u8 gen;
364 365 366 367 368 369 370 371 372 373 374
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
375
	u8 is_valleyview:1;
376
	u8 has_force_wake:1;
377
	u8 is_haswell:1;
378 379 380 381 382 383 384 385 386
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
387
	u8 has_llc:1;
388 389
};

390 391 392 393 394 395
enum i915_cache_level {
	I915_CACHE_NONE = 0,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
};

B
Ben Widawsky 已提交
396 397 398 399 400 401 402 403 404 405
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
	unsigned long start;		/* Start offset of used GTT */
	size_t total;			/* Total size GTT can map */
406
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
407 408 409 410 411 412 413

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
414 415

	bool do_idle_maps;
416 417
	dma_addr_t scratch_page_dma;
	struct page *scratch_page;
418 419

	/* global gtt ops */
420
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
421 422
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
423
	void (*gtt_remove)(struct drm_device *dev);
424 425 426 427 428 429 430
	void (*gtt_clear_range)(struct drm_device *dev,
				unsigned int first_entry,
				unsigned int num_entries);
	void (*gtt_insert_entries)(struct drm_device *dev,
				   struct sg_table *st,
				   unsigned int pg_start,
				   enum i915_cache_level cache_level);
B
Ben Widawsky 已提交
431
};
432
#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
433

434 435 436
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
437
	struct drm_device *dev;
438 439 440 441 442
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
D
Daniel Vetter 已提交
443 444 445 446 447 448 449 450 451

	/* pte functions, mirroring the interface of the global gtt. */
	void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
			       struct sg_table *st,
			       unsigned int pg_start,
			       enum i915_cache_level cache_level);
452
	int (*enable)(struct drm_device *dev);
453
	void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
454 455
};

456 457 458 459 460

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
	int id;
461
	bool is_initialized;
462 463 464 465 466
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

467
enum no_fbc_reason {
C
Chris Wilson 已提交
468
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
469 470 471 472 473
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
474
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
475
	FBC_MODULE_PARAM,
476 477
};

478
enum intel_pch {
479
	PCH_NONE = 0,	/* No PCH present */
480 481
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
482
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
483
	PCH_NOP,
484 485
};

486 487 488 489 490
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

491
#define QUIRK_PIPEA_FORCE (1<<0)
492
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
493
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
494

495
struct intel_fbdev;
496
struct intel_fbc_work;
497

498 499
struct intel_gmbus {
	struct i2c_adapter adapter;
500
	u32 force_bit;
501
	u32 reg0;
502
	u32 gpio_reg;
503
	struct i2c_algo_bit_data bit_algo;
504 505 506
	struct drm_i915_private *dev_priv;
};

507
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
508 509 510
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
511
	u32 saveDSPARB;
J
Jesse Barnes 已提交
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
527
	u32 saveTRANSACONF;
528 529 530 531 532 533
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
534
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
535 536 537
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
538
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
539 540 541
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
542
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
543 544
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
545 546
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
547 548 549 550 551 552 553 554 555 556 557
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
558
	u32 saveTRANSBCONF;
559 560 561 562 563 564
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
565
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
566 567 568
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
569
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
570 571
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
572 573 574
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
575 576 577
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
578 579
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
580 581 582 583 584 585
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
586
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
587 588 589
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
590
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
591 592 593 594
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
595 596 597
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
598 599 600 601 602 603
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
604 605
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
606 607 608 609 610
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
611
	u8 saveGR[25];
J
Jesse Barnes 已提交
612
	u8 saveAR_INDEX;
613
	u8 saveAR[21];
J
Jesse Barnes 已提交
614
	u8 saveDACMASK;
615
	u8 saveCR[37];
616
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
617 618 619 620 621 622 623
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
624 625 626 627 628 629 630 631 632 633 634
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
635 636 637 638 639 640 641 642 643 644
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
645 646 647 648 649 650 651 652 653 654
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
655
	u32 saveMCHBAR_RENDER_STANDBY;
656
	u32 savePCH_PORT_HOTPLUG;
657
};
658 659 660 661 662 663 664 665 666 667 668 669 670

struct intel_gen6_power_mgmt {
	struct work_struct work;
	u32 pm_iir;
	/* lock - irqsave spinlock that protectects the work_struct and
	 * pm_iir. */
	spinlock_t lock;

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
671
	u8 hw_max;
672 673

	struct delayed_work delayed_resume_work;
674 675 676 677 678 679

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
680 681
};

D
Daniel Vetter 已提交
682 683 684
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
702 703 704

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
705 706
};

707 708 709 710 711 712 713 714 715 716 717 718 719
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

720 721 722 723 724
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** Memory allocator for GTT */
	struct drm_mm gtt_space;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	int gtt_mtrr;

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int suspended;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
	size_t object_memory;
	u32 object_count;
};

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd[I915_NUM_RINGS];
	uint32_t prev_instdone[I915_NUM_INSTDONE_REG];

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

	unsigned long last_reset;

832
	/**
833
	 * State variable and reset counter controlling the reset flow
834
	 *
835 836 837 838 839 840 841 842
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
867

868 869 870 871
	/* For gpu hang simulation. */
	unsigned int stop_rings;
};

872 873 874 875 876 877
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

878 879
typedef struct drm_i915_private {
	struct drm_device *dev;
880
	struct kmem_cache *slab;
881 882 883 884 885 886 887 888 889 890 891 892 893 894

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
895
	spinlock_t gt_lock;
896 897 898

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

899

900 901 902 903 904 905 906 907 908
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

909 910
	wait_queue_head_t gmbus_wait_queue;

911 912
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
913
	uint32_t last_seqno, next_seqno;
914 915 916 917 918 919 920 921 922

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

923 924 925
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

926
	/* DPIO indirect register protection */
927
	struct mutex dpio_lock;
928 929 930 931 932 933

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;

	struct work_struct hotplug_work;
934
	bool enable_hotplug_processing;
935 936

	int num_pch_pll;
937
	int num_plane;
938 939 940 941 942 943 944 945 946 947 948

	unsigned long cfb_size;
	unsigned int cfb_fb;
	enum plane cfb_plane;
	int cfb_y;
	struct intel_fbc_work *fbc_work;

	struct intel_opregion opregion;

	/* overlay */
	struct intel_overlay *overlay;
949
	unsigned int sprite_scaling_enabled;
950

951 952 953 954 955 956 957
	/* backlight */
	struct {
		int level;
		bool enabled;
		struct backlight_device *device;
	} backlight;

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
	/* LVDS info */
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits from the VBIOS */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
	bool no_aux_handshake;

	int crt_ddc_pin;
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
998
	unsigned short pch_id;
999 1000 1001

	unsigned long quirks;

1002 1003
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1004

B
Ben Widawsky 已提交
1005 1006
	struct i915_gtt gtt;

1007
	struct i915_gem_mm mm;
1008 1009 1010

	/* Kernel Modesetting */

1011
	struct sdvo_device_mapping sdvo_mappings[2];
1012 1013
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
1014 1015
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
1016

J
Jesse Barnes 已提交
1017 1018
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1019 1020
	wait_queue_head_t pending_flip_queue;

1021
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];
1022
	struct intel_ddi_plls ddi_plls;
1023

1024 1025 1026
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1027 1028
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1029
	u16 orig_clock;
Z
Zhao Yakui 已提交
1030 1031
	int child_dev_num;
	struct child_device_config *child_dev;
1032

1033
	bool mchbar_need_disable;
1034

1035 1036
	struct intel_l3_parity l3_parity;

1037
	/* gen6+ rps state */
1038
	struct intel_gen6_power_mgmt rps;
1039

1040 1041
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1042
	struct intel_ilk_power_mgmt ips;
1043 1044

	enum no_fbc_reason no_fbc_reason;
1045

1046 1047
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
1048

1049
	struct i915_gpu_error gpu_error;
1050

1051 1052
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1053

1054 1055 1056 1057 1058 1059
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1060
	struct drm_property *broadcast_rgb_property;
1061
	struct drm_property *force_audio_property;
1062

1063 1064
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1065

1066
	u32 fdi_rx_config;
1067

1068
	struct i915_suspend_saved_registers regfile;
1069 1070 1071 1072

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
L
Linus Torvalds 已提交
1073 1074
} drm_i915_private_t;

1075 1076 1077 1078 1079
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1080 1081 1082 1083 1084 1085 1086
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1087 1088
#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1107
struct drm_i915_gem_object {
1108
	struct drm_gem_object base;
1109

1110 1111
	const struct drm_i915_gem_object_ops *ops;

1112 1113
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
1114 1115
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
D
Daniel Vetter 已提交
1116
	struct list_head gtt_list;
1117

1118
	/** This object's place on the active/inactive lists */
1119 1120
	struct list_head ring_list;
	struct list_head mm_list;
1121 1122
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
1123 1124

	/**
1125 1126 1127
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1128
	 */
1129
	unsigned int active:1;
1130 1131 1132 1133 1134

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1135
	unsigned int dirty:1;
1136 1137 1138 1139 1140 1141

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1142
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1143 1144 1145 1146

	/**
	 * Advice: are the backing pages purgeable?
	 */
1147
	unsigned int madv:2;
1148 1149 1150 1151

	/**
	 * Current tiling mode for the object.
	 */
1152
	unsigned int tiling_mode:2;
1153 1154 1155 1156 1157 1158 1159 1160
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1171
	unsigned int pin_count:4;
1172
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1173

1174 1175 1176 1177
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1178
	unsigned int map_and_fenceable:1;
1179

1180 1181 1182 1183 1184
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1185 1186
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1187

1188 1189 1190 1191 1192 1193
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1194 1195
	unsigned int cache_level:2;

1196
	unsigned int has_aliasing_ppgtt_mapping:1;
1197
	unsigned int has_global_gtt_mapping:1;
1198
	unsigned int has_dma_mapping:1;
1199

1200
	struct sg_table *pages;
1201
	int pages_pin_count;
1202

1203
	/* prime dma-buf support */
1204 1205 1206
	void *dma_buf_vmapping;
	int vmapping_count;

1207 1208 1209 1210 1211
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1212
	struct drm_i915_gem_exec_object2 *exec_entry;
1213

1214 1215 1216 1217 1218 1219
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1220

1221 1222
	struct intel_ring_buffer *ring;

1223
	/** Breadcrumb of last rendering to the buffer. */
1224 1225
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1226 1227
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1228

1229
	/** Current tiling stride for the object, if it's tiled. */
1230
	uint32_t stride;
1231

1232
	/** Record of address bit 17 of each page at last unbind. */
1233
	unsigned long *bit_17;
1234

J
Jesse Barnes 已提交
1235 1236 1237
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1238 1239 1240

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1241
};
1242
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1243

1244
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1245

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1257 1258 1259
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1260 1261 1262
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1263 1264 1265
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1266 1267 1268
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1269
	/** global list entry for this request */
1270
	struct list_head list;
1271

1272
	struct drm_i915_file_private *file_priv;
1273 1274
	/** file_priv list entry for this request */
	struct list_head client_list;
1275 1276 1277 1278
};

struct drm_i915_file_private {
	struct {
1279
		spinlock_t lock;
1280
		struct list_head request_list;
1281
	} mm;
1282
	struct idr context_idr;
1283 1284
};

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1305
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1306 1307 1308
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1309 1310 1311
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1312
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1313
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1314
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1315 1316
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1317

1318 1319 1320 1321 1322 1323
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1324 1325 1326 1327 1328
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1329
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1330 1331 1332

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1333
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1334 1335
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1336
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1337
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1338

1339
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1340 1341
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1342 1343 1344
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1363
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1364

P
Paulo Zanoni 已提交
1365
#define HAS_DDI(dev)		(IS_HASWELL(dev))
P
Paulo Zanoni 已提交
1366
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
P
Paulo Zanoni 已提交
1367

1368 1369 1370 1371 1372 1373 1374
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1375
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1376
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1377 1378
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1379
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1380
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1381

1382 1383
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1384
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1385

1386 1387
#define GT_FREQUENCY_MULTIPLIER 50

1388 1389
#include "i915_trace.h"

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1411
extern struct drm_ioctl_desc i915_ioctls[];
1412
extern int i915_max_ioctl;
1413 1414 1415
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1416
extern int i915_semaphores __read_mostly;
1417
extern unsigned int i915_lvds_downclock __read_mostly;
1418
extern int i915_lvds_channel_mode __read_mostly;
1419
extern int i915_panel_use_ssc __read_mostly;
1420
extern int i915_vbt_sdvo_panel_type __read_mostly;
1421
extern int i915_enable_rc6 __read_mostly;
1422
extern int i915_enable_fbc __read_mostly;
1423
extern bool i915_enable_hangcheck __read_mostly;
1424
extern int i915_enable_ppgtt __read_mostly;
1425
extern unsigned int i915_preliminary_hw_support __read_mostly;
1426
extern int i915_disable_power_well __read_mostly;
1427

1428 1429
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1430 1431 1432
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1433
				/* i915_dma.c */
1434
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1435
extern void i915_kernel_lost_context(struct drm_device * dev);
1436
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1437
extern int i915_driver_unload(struct drm_device *);
1438
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1439
extern void i915_driver_lastclose(struct drm_device * dev);
1440 1441
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1442 1443
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1444
extern int i915_driver_device_is_agp(struct drm_device * dev);
1445
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1446 1447
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1448
#endif
1449
extern int i915_emit_box(struct drm_device *dev,
1450 1451
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1452
extern int intel_gpu_reset(struct drm_device *dev);
1453
extern int i915_reset(struct drm_device *dev);
1454 1455 1456 1457 1458
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1459
extern void intel_console_resume(struct work_struct *work);
1460

L
Linus Torvalds 已提交
1461
/* i915_irq.c */
B
Ben Gamari 已提交
1462
void i915_hangcheck_elapsed(unsigned long data);
1463
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1464

1465
extern void intel_irq_init(struct drm_device *dev);
1466
extern void intel_hpd_init(struct drm_device *dev);
1467
extern void intel_gt_init(struct drm_device *dev);
1468
extern void intel_gt_reset(struct drm_device *dev);
1469

1470 1471
void i915_error_state_free(struct kref *error_ref);

1472 1473 1474 1475 1476 1477
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1478
void intel_enable_asle(struct drm_device *dev);
1479

1480 1481 1482 1483 1484 1485
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1486

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1498 1499
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1500 1501 1502 1503 1504 1505
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1506 1507
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1508 1509 1510 1511 1512 1513
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1514 1515 1516 1517
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1518 1519
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1520 1521
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1522 1523 1524 1525 1526 1527 1528 1529
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1530 1531
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1532 1533
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1534
void i915_gem_load(struct drm_device *dev);
1535 1536
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1537
int i915_gem_init_object(struct drm_gem_object *obj);
1538 1539
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1540 1541
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1542
void i915_gem_free_object(struct drm_gem_object *obj);
1543

1544 1545
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1546 1547
				     bool map_and_fenceable,
				     bool nonblocking);
1548
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1549
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1550
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1551
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1552
void i915_gem_lastclose(struct drm_device *dev);
1553

1554
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1555 1556
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1557 1558 1559
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1560
		return sg_page_iter_page(&sg_iter);
1561 1562

	return NULL;
1563
}
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1575
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1576 1577
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1578
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1579
				    struct intel_ring_buffer *ring);
1580

1581 1582 1583 1584 1585 1586
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1587
			  uint32_t handle);
1588 1589 1590 1591 1592 1593 1594 1595 1596
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1597 1598
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1599
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1600
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1601

1602
static inline bool
1603 1604 1605 1606 1607
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1608 1609 1610
		return true;
	} else
		return false;
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1622
void i915_gem_retire_requests(struct drm_device *dev);
1623
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1624
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1625
				      bool interruptible);
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1636

1637
void i915_gem_reset(struct drm_device *dev);
1638
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1639 1640 1641
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1642
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1643
int __must_check i915_gem_init(struct drm_device *dev);
1644
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1645
void i915_gem_l3_remap(struct drm_device *dev);
1646
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1647
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1648
int __must_check i915_gpu_idle(struct drm_device *dev);
1649
int __must_check i915_gem_idle(struct drm_device *dev);
1650 1651
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
1652
		     u32 *seqno);
1653 1654
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1655
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1656 1657 1658 1659
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1660 1661
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1662 1663
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1664
				     struct intel_ring_buffer *pipelined);
1665
int i915_gem_attach_phys_object(struct drm_device *dev,
1666
				struct drm_i915_gem_object *obj,
1667 1668
				int id,
				int align);
1669
void i915_gem_detach_phys_object(struct drm_device *dev,
1670
				 struct drm_i915_gem_object *obj);
1671
void i915_gem_free_all_phys_object(struct drm_device *dev);
1672
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1673

1674 1675
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1676
uint32_t
1677 1678
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
1679

1680 1681 1682
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1683 1684 1685 1686 1687 1688
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1689 1690 1691 1692
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1693 1694
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1695 1696 1697 1698
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1699

1700
/* i915_gem_gtt.c */
1701
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1702 1703 1704 1705 1706
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1707

1708
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1709 1710
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1711
				enum i915_cache_level cache_level);
1712
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1713
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1714 1715 1716
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
1717
int i915_gem_gtt_init(struct drm_device *dev);
1718
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1719 1720 1721 1722 1723
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1724

1725
/* i915_gem_evict.c */
1726
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1727 1728
					  unsigned alignment,
					  unsigned cache_level,
1729 1730
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1731
int i915_gem_evict_everything(struct drm_device *dev);
1732

1733 1734
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
1735 1736
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1737
void i915_gem_cleanup_stolen(struct drm_device *dev);
1738 1739
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1740 1741 1742 1743 1744
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
1745
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1746

1747
/* i915_gem_tiling.c */
1748 1749 1750 1751 1752 1753 1754 1755
inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

1756
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1757 1758
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1759 1760

/* i915_gem_debug.c */
1761
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1762
			  const char *where, uint32_t mark);
1763 1764
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1765
#else
1766
#define i915_verify_lists(dev) 0
1767
#endif
1768 1769 1770
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1771
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1772

1773
/* i915_debugfs.c */
1774 1775
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1776

1777 1778 1779
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1780

1781 1782 1783
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
1784

B
Ben Widawsky 已提交
1785 1786 1787 1788
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1789 1790 1791
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1792 1793
extern inline bool intel_gmbus_is_port_valid(unsigned port)
{
1794
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1795 1796 1797 1798
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1799 1800
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1801 1802 1803 1804
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1805 1806
extern void intel_i2c_reset(struct drm_device *dev);

1807
/* intel_opregion.c */
1808 1809 1810 1811
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1812 1813 1814
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1815
#else
1816 1817
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1818 1819 1820
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1821
#endif
1822

J
Jesse Barnes 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1832
/* modesetting */
1833
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1834
extern void intel_modeset_init(struct drm_device *dev);
1835
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1836
extern void intel_modeset_cleanup(struct drm_device *dev);
1837
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1838 1839
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
1840
extern void i915_redisable_vga(struct drm_device *dev);
1841
extern bool intel_fbc_enabled(struct drm_device *dev);
1842
extern void intel_disable_fbc(struct drm_device *dev);
1843
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
1844
extern void intel_init_pch_refclk(struct drm_device *dev);
1845
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1846 1847
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1848
extern int intel_enable_rc6(const struct drm_device *dev);
1849

1850
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1851 1852
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1853

1854
/* overlay */
1855
#ifdef CONFIG_DEBUG_FS
1856 1857
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1858 1859 1860 1861 1862

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1863
#endif
1864

B
Ben Widawsky 已提交
1865 1866 1867 1868
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1869 1870
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1871
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1872

B
Ben Widawsky 已提交
1873 1874
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1875 1876
int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
B
Ben Widawsky 已提交
1877

1878
#define __i915_read(x, y) \
1879
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1880

1881 1882 1883 1884 1885 1886 1887
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1888 1889
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1906 1907
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1908 1909 1910

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1911 1912 1913 1914

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1915 1916 1917 1918
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
1919

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
1930 1931 1932 1933 1934
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

L
Linus Torvalds 已提交
1935
#endif