i915_drv.h 65.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)

109 110 111 112 113 114 115 116 117 118 119 120 121
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

122 123 124 125 126 127
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
128

129
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130

131 132 133 134
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

135 136
struct drm_i915_private;

137 138 139 140 141 142 143 144
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

145
struct intel_dpll_hw_state {
146
	uint32_t dpll;
147
	uint32_t dpll_md;
148 149
	uint32_t fp0;
	uint32_t fp1;
150 151
};

D
Daniel Vetter 已提交
152
struct intel_shared_dpll {
153 154 155
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
156 157 158
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
159
	struct intel_dpll_hw_state hw_state;
160 161
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
162 163 164 165
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
166 167 168
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
169 170
};

171 172 173 174 175 176 177 178 179 180 181 182 183
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

184 185 186 187 188 189
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
190 191 192
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
193 194
 * 1.2: Add Power Management
 * 1.3: Add vblank support
195
 * 1.4: Fix cmdbuffer path, add heap destroy
196
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
197 198
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
199 200
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
201
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
202 203
#define DRIVER_PATCHLEVEL	0

204
#define WATCH_COHERENCY	0
205
#define WATCH_LISTS	0
206
#define WATCH_GTT	0
207

208 209 210 211 212 213 214 215 216
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
217
	struct drm_i915_gem_object *cur_obj;
218 219
};

220 221 222 223 224
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

225
struct intel_opregion {
226 227 228 229 230
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
231
	u32 __iomem *lid_state;
232
};
233
#define OPREGION_SIZE            (8*1024)
234

235 236 237
struct intel_overlay;
struct intel_overlay_error_state;

238 239 240 241
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
242
#define I915_FENCE_REG_NONE -1
243 244 245
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
246 247

struct drm_i915_fence_reg {
248
	struct list_head lru_list;
249
	struct drm_i915_gem_object *obj;
250
	int pin_count;
251
};
252

253
struct sdvo_device_mapping {
C
Chris Wilson 已提交
254
	u8 initialized;
255 256 257
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
258
	u8 i2c_pin;
259
	u8 ddc_pin;
260 261
};

262 263
struct intel_display_error_state;

264
struct drm_i915_error_state {
265
	struct kref ref;
266 267
	u32 eir;
	u32 pgtbl_er;
268
	u32 ier;
B
Ben Widawsky 已提交
269
	u32 ccid;
270 271
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
272
	bool waiting[I915_NUM_RINGS];
273
	u32 pipestat[I915_MAX_PIPES];
274 275
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
276
	u32 ctl[I915_NUM_RINGS];
277 278 279 280
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
281
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
282
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
283
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
284 285 286
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
287
	u32 error; /* gen6+ */
288
	u32 err_int; /* gen7 */
289 290
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
291
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
292
	u32 seqno[I915_NUM_RINGS];
293
	u64 bbaddr;
294 295
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
296
	u32 faddr[I915_NUM_RINGS];
297
	u64 fence[I915_MAX_NUM_FENCES];
298
	struct timeval time;
299 300 301 302 303
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
304
		} *ringbuffer, *batchbuffer, *ctx;
305 306 307
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
308
			u32 tail;
309 310 311
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
312
	struct drm_i915_error_buffer {
313
		u32 size;
314
		u32 name;
315
		u32 rseqno, wseqno;
316 317 318
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
319
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
320 321 322 323
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
324
		s32 ring:4;
325
		u32 cache_level:2;
326 327
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
328
	struct intel_overlay_error_state *overlay;
329
	struct intel_display_error_state *display;
330 331
};

332
struct intel_crtc_config;
333
struct intel_crtc;
334 335
struct intel_limit;
struct dpll;
336

337
struct drm_i915_display_funcs {
338
	bool (*fbc_enabled)(struct drm_device *dev);
339 340 341 342
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
361
	void (*update_wm)(struct drm_device *dev);
362
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
363 364
				 uint32_t sprite_width, int pixel_size,
				 bool enable);
365
	void (*modeset_global_resources)(struct drm_device *dev);
366 367 368 369
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
370
	void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
371 372 373
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
374 375
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
376
	void (*off)(struct drm_crtc *crtc);
377 378
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
379
	void (*fdi_link_train)(struct drm_crtc *crtc);
380
	void (*init_clock_gating)(struct drm_device *dev);
381 382 383
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
384 385
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
386
	void (*hpd_irq_setup)(struct drm_device *dev);
387 388 389 390 391 392 393
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

394 395 396 397 398
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
	func(has_force_wake) sep \
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
	func(has_bsd_ring) sep \
	func(has_blt_ring) sep \
X
Xiang, Haihao 已提交
423
	func(has_vebox_ring) sep \
424
	func(has_llc) sep \
425 426
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
427

428 429
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
430

431
struct intel_device_info {
432
	u32 display_mmio_offset;
433
	u8 num_pipes:3;
434
	u8 gen;
435
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
436 437
};

438 439 440
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

441 442 443 444 445 446
enum i915_cache_level {
	I915_CACHE_NONE = 0,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
};

447 448
typedef uint32_t gen6_gtt_pte_t;

B
Ben Widawsky 已提交
449 450 451 452 453 454 455 456 457 458
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
	unsigned long start;		/* Start offset of used GTT */
	size_t total;			/* Total size GTT can map */
459
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
460 461 462 463 464 465 466

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
467 468

	bool do_idle_maps;
469 470 471 472
	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;
473

474
	int mtrr;
475 476

	/* global gtt ops */
477
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
478 479
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
480
	void (*gtt_remove)(struct drm_device *dev);
481 482 483 484 485 486 487
	void (*gtt_clear_range)(struct drm_device *dev,
				unsigned int first_entry,
				unsigned int num_entries);
	void (*gtt_insert_entries)(struct drm_device *dev,
				   struct sg_table *st,
				   unsigned int pg_start,
				   enum i915_cache_level cache_level);
488
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
489
				     enum i915_cache_level level);
B
Ben Widawsky 已提交
490
};
491
#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
492

493
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
494
	struct drm_device *dev;
495 496 497 498
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
D
Daniel Vetter 已提交
499 500 501 502 503 504 505 506 507

	/* pte functions, mirroring the interface of the global gtt. */
	void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
			       struct sg_table *st,
			       unsigned int pg_start,
			       enum i915_cache_level cache_level);
508
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
509
				     enum i915_cache_level level);
510
	int (*enable)(struct drm_device *dev);
511
	void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
512 513
};

514 515 516 517 518 519 520
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
};
521 522 523 524

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
525
	struct kref ref;
526
	int id;
527
	bool is_initialized;
528 529 530
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
531
	struct i915_ctx_hang_stats hang_stats;
532 533
};

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
		int interval;
	} *fbc_work;

	enum {
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
561 562
};

563

564
enum intel_pch {
565
	PCH_NONE = 0,	/* No PCH present */
566 567
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
568
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
569
	PCH_NOP,
570 571
};

572 573 574 575 576
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

577
#define QUIRK_PIPEA_FORCE (1<<0)
578
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
579
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
580

581
struct intel_fbdev;
582
struct intel_fbc_work;
583

584 585
struct intel_gmbus {
	struct i2c_adapter adapter;
586
	u32 force_bit;
587
	u32 reg0;
588
	u32 gpio_reg;
589
	struct i2c_algo_bit_data bit_algo;
590 591 592
	struct drm_i915_private *dev_priv;
};

593
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
594 595 596
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
597
	u32 saveDSPARB;
J
Jesse Barnes 已提交
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
613
	u32 saveTRANSACONF;
614 615 616 617 618 619
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
620
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
621 622 623
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
624
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
625 626 627
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
628
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
629 630
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
631 632
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
633 634 635 636 637 638 639 640 641 642 643
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
644
	u32 saveTRANSBCONF;
645 646 647 648 649 650
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
651
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
652 653 654
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
655
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
656 657
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
658 659 660
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
661 662 663
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
664 665
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
666 667 668 669 670 671
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
672
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
673 674 675
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
676
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
677 678 679 680
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
681 682 683
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
684 685 686 687 688 689
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
690 691
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
692 693 694 695 696
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
697
	u8 saveGR[25];
J
Jesse Barnes 已提交
698
	u8 saveAR_INDEX;
699
	u8 saveAR[21];
J
Jesse Barnes 已提交
700
	u8 saveDACMASK;
701
	u8 saveCR[37];
702
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
703 704 705 706 707 708 709
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
710 711 712 713 714 715 716 717 718 719 720
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
721 722 723 724 725 726 727 728 729 730
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
731 732 733 734 735 736 737 738 739 740
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
741
	u32 saveMCHBAR_RENDER_STANDBY;
742
	u32 savePCH_PORT_HOTPLUG;
743
};
744 745

struct intel_gen6_power_mgmt {
746
	/* work and pm_iir are protected by dev_priv->irq_lock */
747 748
	struct work_struct work;
	u32 pm_iir;
749 750 751

	/* On vlv we need to manually drop to Vmin with a delayed work. */
	struct delayed_work vlv_work;
752 753 754 755 756 757

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
758
	u8 rpe_delay;
759
	u8 hw_max;
760 761

	struct delayed_work delayed_resume_work;
762 763 764 765 766 767

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
768 769
};

D
Daniel Vetter 已提交
770 771 772
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
790 791 792

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
793 794
};

795 796 797 798 799 800 801 802 803
/* Power well structure for haswell */
struct i915_power_well {
	struct drm_device *device;
	spinlock_t lock;
	/* power well enable/disable usage count */
	int count;
	int i915_request;
};

804 805 806 807 808 809 810 811 812 813 814 815 816
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

817 818 819 820 821 822 823 824 825 826 827 828
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

829 830 831 832 833
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** Memory allocator for GTT */
	struct drm_mm gtt_space;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
	size_t object_memory;
	u32 object_count;
};

912 913 914 915 916 917 918 919 920
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

921 922 923 924 925
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

926 927 928 929 930 931 932 933 934 935 936 937 938 939
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

	unsigned long last_reset;

940
	/**
941
	 * State variable and reset counter controlling the reset flow
942
	 *
943 944 945 946 947 948 949 950
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
975

976 977 978 979
	/* For gpu hang simulation. */
	unsigned int stop_rings;
};

980 981 982 983 984 985
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

	int crt_ddc_pin;

	int child_dev_num;
	struct child_device_config *child_dev;
};

1017 1018
typedef struct drm_i915_private {
	struct drm_device *dev;
1019
	struct kmem_cache *slab;
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
1034
	spinlock_t gt_lock;
1035 1036 1037

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1038

1039 1040 1041 1042 1043 1044 1045 1046 1047
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1048 1049
	wait_queue_head_t gmbus_wait_queue;

1050 1051
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1052
	uint32_t last_seqno, next_seqno;
1053 1054 1055 1056 1057 1058 1059 1060 1061

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1062 1063 1064
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1065
	/* DPIO indirect register protection */
1066
	struct mutex dpio_lock;
1067 1068 1069 1070 1071 1072

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;

	struct work_struct hotplug_work;
1073
	bool enable_hotplug_processing;
1074 1075 1076 1077 1078 1079 1080 1081 1082
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1083
	u32 hpd_event_bits;
1084
	struct timer_list hotplug_reenable_timer;
1085

1086
	int num_plane;
1087

1088
	struct i915_fbc fbc;
1089
	struct intel_opregion opregion;
1090
	struct intel_vbt_data vbt;
1091 1092 1093

	/* overlay */
	struct intel_overlay *overlay;
1094
	unsigned int sprite_scaling_enabled;
1095

1096 1097 1098 1099
	/* backlight */
	struct {
		int level;
		bool enabled;
1100
		spinlock_t lock; /* bl registers and the above bl fields */
1101 1102 1103
		struct backlight_device *device;
	} backlight;

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1120
	unsigned short pch_id;
1121 1122 1123

	unsigned long quirks;

1124 1125
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1126

B
Ben Widawsky 已提交
1127 1128
	struct i915_gtt gtt;

1129
	struct i915_gem_mm mm;
1130 1131 1132

	/* Kernel Modesetting */

1133
	struct sdvo_device_mapping sdvo_mappings[2];
1134

J
Jesse Barnes 已提交
1135 1136
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1137 1138
	wait_queue_head_t pending_flip_queue;

D
Daniel Vetter 已提交
1139 1140
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1141
	struct intel_ddi_plls ddi_plls;
1142

1143 1144 1145
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1146 1147
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1148
	u16 orig_clock;
1149

1150
	bool mchbar_need_disable;
1151

1152 1153
	struct intel_l3_parity l3_parity;

1154
	/* gen6+ rps state */
1155
	struct intel_gen6_power_mgmt rps;
1156

1157 1158
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1159
	struct intel_ilk_power_mgmt ips;
1160

1161 1162 1163
	/* Haswell power well */
	struct i915_power_well power_well;

1164
	struct i915_gpu_error gpu_error;
1165

1166 1167
	struct drm_i915_gem_object *vlv_pctx;

1168 1169
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1170

1171 1172 1173 1174 1175 1176
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1177
	struct drm_property *broadcast_rgb_property;
1178
	struct drm_property *force_audio_property;
1179

1180 1181
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1182

1183
	u32 fdi_rx_config;
1184

1185
	struct i915_suspend_saved_registers regfile;
1186 1187 1188 1189

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1190 1191
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
L
Linus Torvalds 已提交
1192 1193
} drm_i915_private_t;

1194 1195 1196 1197 1198
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1199 1200 1201 1202 1203 1204 1205
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1206
#define I915_GTT_OFFSET_NONE ((u32)-1)
1207

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1226
struct drm_i915_gem_object {
1227
	struct drm_gem_object base;
1228

1229 1230
	const struct drm_i915_gem_object_ops *ops;

1231
	/** Current space allocated to this object in the GTT, if any. */
1232
	struct drm_mm_node gtt_space;
1233 1234
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1235
	struct list_head global_list;
1236

1237
	/** This object's place on the active/inactive lists */
1238 1239
	struct list_head ring_list;
	struct list_head mm_list;
1240 1241
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
1242 1243

	/**
1244 1245 1246
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1247
	 */
1248
	unsigned int active:1;
1249 1250 1251 1252 1253

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1254
	unsigned int dirty:1;
1255 1256 1257 1258 1259 1260

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1261
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1262 1263 1264 1265

	/**
	 * Advice: are the backing pages purgeable?
	 */
1266
	unsigned int madv:2;
1267 1268 1269 1270

	/**
	 * Current tiling mode for the object.
	 */
1271
	unsigned int tiling_mode:2;
1272 1273 1274 1275 1276 1277 1278 1279
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1290
	unsigned int pin_count:4;
1291
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1292

1293 1294 1295 1296
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1297
	unsigned int map_and_fenceable:1;
1298

1299 1300 1301 1302 1303
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1304 1305
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1306

1307 1308 1309 1310 1311 1312
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1313 1314
	unsigned int cache_level:2;

1315
	unsigned int has_aliasing_ppgtt_mapping:1;
1316
	unsigned int has_global_gtt_mapping:1;
1317
	unsigned int has_dma_mapping:1;
1318

1319
	struct sg_table *pages;
1320
	int pages_pin_count;
1321

1322
	/* prime dma-buf support */
1323 1324 1325
	void *dma_buf_vmapping;
	int vmapping_count;

1326 1327 1328 1329 1330
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1331
	struct drm_i915_gem_exec_object2 *exec_entry;
1332

1333 1334
	struct intel_ring_buffer *ring;

1335
	/** Breadcrumb of last rendering to the buffer. */
1336 1337
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1338 1339
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1340

1341
	/** Current tiling stride for the object, if it's tiled. */
1342
	uint32_t stride;
1343

1344
	/** Record of address bit 17 of each page at last unbind. */
1345
	unsigned long *bit_17;
1346

J
Jesse Barnes 已提交
1347 1348 1349
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1350 1351 1352

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1353
};
1354
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1355

1356
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1357

1358 1359 1360 1361
/* Offset of the first PTE pointing to this object */
static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
{
1362
	return o->gtt_space.start;
1363 1364 1365 1366 1367 1368
}

/* Whether or not this object is currently mapped by the translation tables */
static inline bool
i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *o)
{
1369
	return drm_mm_node_allocated(&o->gtt_space);
1370 1371 1372 1373 1374 1375 1376 1377 1378
}

/* The size used in the translation tables may be larger than the actual size of
 * the object on GEN2/GEN3 because of the way tiling is handled. See
 * i915_gem_get_gtt_size() for more details.
 */
static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
{
1379
	return o->gtt_space.size;
1380 1381 1382 1383 1384 1385
}

static inline void
i915_gem_obj_ggtt_set_color(struct drm_i915_gem_object *o,
			    enum i915_cache_level color)
{
1386
	o->gtt_space.color = color;
1387 1388
}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1400 1401 1402
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1403 1404 1405
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1406 1407 1408 1409
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1410 1411
	u32 tail;

1412 1413 1414
	/** Context related to this request */
	struct i915_hw_context *ctx;

1415 1416 1417
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1418 1419 1420
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1421
	/** global list entry for this request */
1422
	struct list_head list;
1423

1424
	struct drm_i915_file_private *file_priv;
1425 1426
	/** file_priv list entry for this request */
	struct list_head client_list;
1427 1428 1429 1430
};

struct drm_i915_file_private {
	struct {
1431
		spinlock_t lock;
1432
		struct list_head request_list;
1433
	} mm;
1434
	struct idr context_idr;
1435 1436

	struct i915_ctx_hang_stats hang_stats;
1437 1438
};

1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1459
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1460 1461 1462
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1463 1464 1465
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1466
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1467
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1468
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1469 1470
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1471

1472 1473 1474 1475 1476 1477
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1478 1479 1480 1481 1482
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1483
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1484 1485 1486

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
X
Xiang, Haihao 已提交
1487
#define HAS_VEBOX(dev)          (INTEL_INFO(dev)->has_vebox_ring)
1488
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1489 1490
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1491
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1492
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1493

1494
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1495 1496
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1497 1498 1499
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1518 1519
#define HAS_IPS(dev)		(IS_ULT(dev))

1520
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1521

1522
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1523
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1524
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
P
Paulo Zanoni 已提交
1525

1526 1527 1528 1529 1530 1531 1532
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1533
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1534
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1535 1536
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1537
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1538
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1539

1540 1541
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1542
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1543

1544 1545
#define GT_FREQUENCY_MULTIPLIER 50

1546 1547
#include "i915_trace.h"

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1569
extern struct drm_ioctl_desc i915_ioctls[];
1570
extern int i915_max_ioctl;
1571 1572 1573
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1574
extern int i915_semaphores __read_mostly;
1575
extern unsigned int i915_lvds_downclock __read_mostly;
1576
extern int i915_lvds_channel_mode __read_mostly;
1577
extern int i915_panel_use_ssc __read_mostly;
1578
extern int i915_vbt_sdvo_panel_type __read_mostly;
1579
extern int i915_enable_rc6 __read_mostly;
1580
extern int i915_enable_fbc __read_mostly;
1581
extern bool i915_enable_hangcheck __read_mostly;
1582
extern int i915_enable_ppgtt __read_mostly;
1583
extern unsigned int i915_preliminary_hw_support __read_mostly;
1584
extern int i915_disable_power_well __read_mostly;
1585
extern int i915_enable_ips __read_mostly;
1586
extern bool i915_fastboot __read_mostly;
1587

1588 1589
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1590 1591 1592
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1593
				/* i915_dma.c */
1594
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1595
extern void i915_kernel_lost_context(struct drm_device * dev);
1596
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1597
extern int i915_driver_unload(struct drm_device *);
1598
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1599
extern void i915_driver_lastclose(struct drm_device * dev);
1600 1601
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1602 1603
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1604
extern int i915_driver_device_is_agp(struct drm_device * dev);
1605
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1606 1607
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1608
#endif
1609
extern int i915_emit_box(struct drm_device *dev,
1610 1611
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1612
extern int intel_gpu_reset(struct drm_device *dev);
1613
extern int i915_reset(struct drm_device *dev);
1614 1615 1616 1617 1618
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1619
extern void intel_console_resume(struct work_struct *work);
1620

L
Linus Torvalds 已提交
1621
/* i915_irq.c */
B
Ben Gamari 已提交
1622
void i915_hangcheck_elapsed(unsigned long data);
1623
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1624

1625
extern void intel_irq_init(struct drm_device *dev);
1626
extern void intel_hpd_init(struct drm_device *dev);
1627
extern void intel_gt_init(struct drm_device *dev);
1628
extern void intel_gt_reset(struct drm_device *dev);
1629

1630 1631 1632 1633 1634 1635
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1647 1648
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1649 1650 1651 1652 1653 1654
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1655 1656
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1657 1658 1659 1660 1661 1662
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1663 1664 1665 1666
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1667 1668
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1669 1670
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1671 1672 1673 1674 1675 1676 1677 1678
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1679 1680
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1681 1682
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1683
void i915_gem_load(struct drm_device *dev);
1684 1685
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1686
int i915_gem_init_object(struct drm_gem_object *obj);
1687 1688
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1689 1690
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1691
void i915_gem_free_object(struct drm_gem_object *obj);
1692

1693 1694
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1695 1696
				     bool map_and_fenceable,
				     bool nonblocking);
1697
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1698
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1699
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1700
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1701
void i915_gem_lastclose(struct drm_device *dev);
1702

1703
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1704 1705
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1706 1707 1708
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1709
		return sg_page_iter_page(&sg_iter);
1710 1711

	return NULL;
1712
}
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1724
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1725 1726
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1727
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1728
				    struct intel_ring_buffer *ring);
1729

1730 1731 1732 1733 1734
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
1735 1736 1737 1738 1739 1740 1741 1742 1743
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1744 1745
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1746
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1747
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1748

1749
static inline bool
1750 1751 1752 1753 1754
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1755 1756 1757
		return true;
	} else
		return false;
1758 1759 1760 1761 1762 1763 1764
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1765
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1766 1767 1768 1769
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1770
void i915_gem_retire_requests(struct drm_device *dev);
1771
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1772
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1773
				      bool interruptible);
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1784

1785
void i915_gem_reset(struct drm_device *dev);
1786
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1787 1788 1789
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1790
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1791
int __must_check i915_gem_init(struct drm_device *dev);
1792
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1793
void i915_gem_l3_remap(struct drm_device *dev);
1794
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1795
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1796
int __must_check i915_gpu_idle(struct drm_device *dev);
1797
int __must_check i915_gem_idle(struct drm_device *dev);
1798 1799
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
1800
		       struct drm_i915_gem_object *batch_obj,
1801 1802
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
1803
	__i915_add_request(ring, NULL, NULL, seqno)
1804 1805
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1806
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1807 1808 1809 1810
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1811 1812
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1813 1814
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1815
				     struct intel_ring_buffer *pipelined);
1816
int i915_gem_attach_phys_object(struct drm_device *dev,
1817
				struct drm_i915_gem_object *obj,
1818 1819
				int id,
				int align);
1820
void i915_gem_detach_phys_object(struct drm_device *dev,
1821
				 struct drm_i915_gem_object *obj);
1822
void i915_gem_free_all_phys_object(struct drm_device *dev);
1823
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1824

1825 1826
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1827
uint32_t
1828 1829
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
1830

1831 1832 1833
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1834 1835 1836 1837 1838 1839
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1840 1841
void i915_gem_restore_fences(struct drm_device *dev);

1842 1843 1844 1845
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1846 1847
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

1859 1860 1861 1862
struct i915_ctx_hang_stats * __must_check
i915_gem_context_get_hang_stats(struct intel_ring_buffer *ring,
				struct drm_file *file,
				u32 id);
1863 1864 1865 1866
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1867

1868
/* i915_gem_gtt.c */
1869
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1870 1871 1872 1873 1874
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1875

1876
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1877 1878
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1879
				enum i915_cache_level cache_level);
1880
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1881
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1882 1883 1884
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
1885
int i915_gem_gtt_init(struct drm_device *dev);
1886
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1887 1888 1889 1890 1891
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1892

1893
/* i915_gem_evict.c */
1894
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1895 1896
					  unsigned alignment,
					  unsigned cache_level,
1897 1898
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1899
int i915_gem_evict_everything(struct drm_device *dev);
1900

1901 1902
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
1903 1904
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1905
void i915_gem_cleanup_stolen(struct drm_device *dev);
1906 1907
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1908 1909 1910 1911 1912
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
1913
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1914

1915
/* i915_gem_tiling.c */
1916 1917 1918 1919 1920 1921 1922 1923
inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

1924
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1925 1926
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1927 1928

/* i915_gem_debug.c */
1929
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1930
			  const char *where, uint32_t mark);
1931 1932
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1933
#else
1934
#define i915_verify_lists(dev) 0
1935
#endif
1936 1937 1938
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1939
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1940

1941
/* i915_debugfs.c */
1942 1943
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1944 1945

/* i915_gpu_error.c */
1946 1947
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
1948 1949
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
1950 1951 1952 1953 1954 1955 1956
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
1957 1958 1959 1960 1961 1962 1963 1964
void i915_capture_error_state(struct drm_device *dev);
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
1965

1966 1967 1968
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1969

1970 1971 1972
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
1973

B
Ben Widawsky 已提交
1974 1975 1976 1977
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1978 1979 1980
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1981
static inline bool intel_gmbus_is_port_valid(unsigned port)
1982
{
1983
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1984 1985 1986 1987
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1988 1989
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1990
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1991 1992 1993
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1994 1995
extern void intel_i2c_reset(struct drm_device *dev);

1996
/* intel_opregion.c */
1997 1998 1999 2000
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2001
extern void intel_opregion_asle_intr(struct drm_device *dev);
2002
#else
2003 2004
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2005
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2006
#endif
2007

J
Jesse Barnes 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2017
/* modesetting */
2018
extern void intel_modeset_init_hw(struct drm_device *dev);
2019
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2020
extern void intel_modeset_init(struct drm_device *dev);
2021
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2022
extern void intel_modeset_cleanup(struct drm_device *dev);
2023
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2024 2025
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2026
extern void i915_redisable_vga(struct drm_device *dev);
2027
extern bool intel_fbc_enabled(struct drm_device *dev);
2028
extern void intel_disable_fbc(struct drm_device *dev);
2029
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2030
extern void intel_init_pch_refclk(struct drm_device *dev);
2031
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2032 2033 2034
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2035 2036
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2037
extern int intel_enable_rc6(const struct drm_device *dev);
2038

2039
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2040 2041
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2042

2043 2044
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2045 2046
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2047 2048

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2049
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2050 2051
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2052

B
Ben Widawsky 已提交
2053 2054 2055 2056
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2057 2058
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2059
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2060

B
Ben Widawsky 已提交
2061 2062
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2063 2064

/* intel_sideband.c */
2065 2066 2067
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2068 2069
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
2070 2071 2072 2073
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2074

2075 2076
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
2077

2078
#define __i915_read(x, y) \
2079
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
2080

2081 2082 2083 2084 2085 2086 2087
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
2088 2089
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
2106 2107
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
2108 2109 2110

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
2111 2112 2113 2114

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2115 2116 2117 2118
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2119

2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2130 2131 2132 2133 2134
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

L
Linus Torvalds 已提交
2150
#endif