i915_drv.h 41.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <drm/intel-gtt.h>
39

L
Linus Torvalds 已提交
40 41 42 43 44 45 46
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
47
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
48

49 50 51
enum pipe {
	PIPE_A = 0,
	PIPE_B,
52 53
	PIPE_C,
	I915_MAX_PIPES
54
};
55
#define pipe_name(p) ((p) + 'A')
56

57 58 59
enum plane {
	PLANE_A = 0,
	PLANE_B,
60
	PLANE_C,
61
};
62
#define plane_name(p) ((p) + 'A')
63

64 65
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

66 67
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

L
Linus Torvalds 已提交
68 69 70
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
71 72
 * 1.2: Add Power Management
 * 1.3: Add vblank support
73
 * 1.4: Fix cmdbuffer path, add heap destroy
74
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
75 76
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
77 78
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
79
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
80 81
#define DRIVER_PATCHLEVEL	0

82
#define WATCH_COHERENCY	0
83
#define WATCH_LISTS	0
84

85 86 87 88 89 90 91 92 93
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
94
	struct drm_i915_gem_object *cur_obj;
95 96
};

L
Linus Torvalds 已提交
97 98 99 100 101
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
102
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
103 104
};

105 106 107 108 109
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

110 111 112 113 114
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
115
	void *vbt;
116
	u32 __iomem *lid_state;
117
};
118
#define OPREGION_SIZE            (8*1024)
119

120 121 122
struct intel_overlay;
struct intel_overlay_error_state;

123 124 125 126
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
127 128 129
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
130
	struct list_head lru_list;
131
	struct drm_i915_gem_object *obj;
132
	uint32_t setup_seqno;
133
};
134

135
struct sdvo_device_mapping {
C
Chris Wilson 已提交
136
	u8 initialized;
137 138 139
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
140 141
	u8 i2c_pin;
	u8 i2c_speed;
142
	u8 ddc_pin;
143 144
};

145 146
struct intel_display_error_state;

147 148 149
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
150
	u32 pipestat[I915_MAX_PIPES];
151 152 153 154
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
155 156 157 158 159 160
	u32 error; /* gen6+ */
	u32 bcs_acthd; /* gen6+ blt engine */
	u32 bcs_ipehr;
	u32 bcs_ipeir;
	u32 bcs_instdone;
	u32 bcs_seqno;
161 162 163 164 165
	u32 vcs_acthd; /* gen6+ bsd engine */
	u32 vcs_ipehr;
	u32 vcs_ipeir;
	u32 vcs_instdone;
	u32 vcs_seqno;
166 167 168 169
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
170
	u64 bbaddr;
171
	u64 fence[16];
172
	struct timeval time;
173 174 175 176
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
177
	} *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
178
	struct drm_i915_error_buffer {
179
		u32 size;
180 181 182 183 184
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
185
		s32 fence_reg:5;
186 187 188 189
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
190
		u32 ring:4;
191
		u32 cache_level:2;
192 193
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
194
	struct intel_overlay_error_state *overlay;
195
	struct intel_display_error_state *display;
196 197
};

198 199
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
200
	bool (*fbc_enabled)(struct drm_device *dev);
201 202 203 204
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
205
	void (*update_wm)(struct drm_device *dev);
206 207 208 209 210 211
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);

212 213 214 215 216 217 218 219
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

220
struct intel_device_info {
221
	u8 gen;
222
	u8 is_mobile : 1;
223
	u8 is_i85x : 1;
224 225 226 227 228 229
	u8 is_i915g : 1;
	u8 is_i945gm : 1;
	u8 is_g33 : 1;
	u8 need_gfx_hws : 1;
	u8 is_g4x : 1;
	u8 is_pineview : 1;
230 231
	u8 is_broadwater : 1;
	u8 is_crestline : 1;
232 233 234
	u8 has_fbc : 1;
	u8 has_pipe_cxsr : 1;
	u8 has_hotplug : 1;
235
	u8 cursor_needs_physical : 1;
236 237
	u8 has_overlay : 1;
	u8 overlay_needs_physical : 1;
238
	u8 supports_tv : 1;
239
	u8 has_bsd_ring : 1;
240
	u8 has_blt_ring : 1;
241 242
};

243
enum no_fbc_reason {
C
Chris Wilson 已提交
244
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
245 246 247 248 249
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
250
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
251 252
};

253 254 255 256 257
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

258 259
#define QUIRK_PIPEA_FORCE (1<<0)

260
struct intel_fbdev;
261

L
Linus Torvalds 已提交
262
typedef struct drm_i915_private {
263 264
	struct drm_device *dev;

265 266
	const struct intel_device_info *info;

267
	int has_gem;
268
	int relative_constants_mode;
269

270
	void __iomem *regs;
L
Linus Torvalds 已提交
271

272 273
	struct intel_gmbus {
		struct i2c_adapter adapter;
C
Chris Wilson 已提交
274 275
		struct i2c_adapter *force_bit;
		u32 reg0;
276 277
	} *gmbus;

278
	struct pci_dev *bridge_dev;
279
	struct intel_ring_buffer ring[I915_NUM_RINGS];
280
	uint32_t next_seqno;
L
Linus Torvalds 已提交
281

282
	drm_dma_handle_t *status_page_dmah;
283
	uint32_t counter;
284
	drm_local_map_t hws_map;
285 286
	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
L
Linus Torvalds 已提交
287

J
Jesse Barnes 已提交
288 289
	struct resource mch_res;

290
	unsigned int cpp;
L
Linus Torvalds 已提交
291 292 293 294 295 296
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	atomic_t irq_received;
297 298 299

	/* protects the irq masks */
	spinlock_t irq_lock;
300
	/** Cached value of IMR to avoid reads in updating the bitfield */
301
	u32 pipestat[2];
302 303 304
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;
L
Linus Torvalds 已提交
305

306 307 308
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
309 310 311
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
312
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
313
	int vblank_pipe;
314
	int num_pipe;
315

B
Ben Gamari 已提交
316
	/* For hangcheck timer */
C
Chris Wilson 已提交
317
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
B
Ben Gamari 已提交
318 319 320
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
321 322
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
323

324 325
	unsigned long cfb_size;
	unsigned long cfb_pitch;
C
Chris Wilson 已提交
326
	unsigned long cfb_offset;
327 328
	int cfb_fence;
	int cfb_plane;
C
Chris Wilson 已提交
329
	int cfb_y;
330

331 332
	struct intel_opregion opregion;

333 334 335
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
336
	/* LVDS info */
337
	int backlight_level;  /* restore backlight to this value */
338
	bool backlight_enabled;
J
Jesse Barnes 已提交
339
	struct drm_display_mode *panel_fixed_mode;
340 341
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
342 343

	/* Feature bits from the VBIOS */
344 345 346 347
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
348 349
	unsigned int lvds_use_ssc:1;
	int lvds_ssc_freq;
350
	struct {
351 352 353 354 355 356 357 358 359
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
360
	} edp;
J
Jesse Barnes 已提交
361
	bool no_aux_handshake;
J
Jesse Barnes 已提交
362

363 364
	struct notifier_block lid_notifier;

365
	int crt_ddc_pin;
366 367 368 369
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

370
	unsigned int fsb_freq, mem_freq, is_ddr3;
371

372 373
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
374
	struct work_struct error_work;
375
	struct completion error_completion;
376
	struct workqueue_struct *wq;
377

378 379 380
	/* Display functions */
	struct drm_i915_display_funcs display;

381 382 383
	/* PCH chipset type */
	enum intel_pch pch_type;

384 385
	unsigned long quirks;

J
Jesse Barnes 已提交
386
	/* Register state */
387
	bool modeset_on_lid;
J
Jesse Barnes 已提交
388 389 390
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
391
	u32 saveDSPARB;
392
	u32 saveHWS;
J
Jesse Barnes 已提交
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
408
	u32 saveTRANSACONF;
409 410 411 412 413 414
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
415
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
416 417 418
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
419
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
420 421 422
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
423
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
424 425
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
426 427
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
428 429 430 431 432 433 434 435 436 437 438
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
439
	u32 saveTRANSBCONF;
440 441 442 443 444 445
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
446
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
447 448 449
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
450
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
451 452
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
453 454 455
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
456 457 458
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
459 460
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
461 462 463 464 465 466
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
467
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
468 469 470
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
471
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
472 473 474 475
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
476 477 478
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
479 480 481 482 483 484
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
485 486
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
487 488 489 490 491
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
492
	u8 saveGR[25];
J
Jesse Barnes 已提交
493
	u8 saveAR_INDEX;
494
	u8 saveAR[21];
J
Jesse Barnes 已提交
495
	u8 saveDACMASK;
496
	u8 saveCR[37];
497
	uint64_t saveFENCE[16];
498 499 500 501 502 503 504
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
505 506 507 508 509 510 511 512 513 514 515
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
516 517 518 519 520 521 522 523 524 525
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
526 527 528 529 530 531 532 533 534 535
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
536
	u32 saveMCHBAR_RENDER_STANDBY;
537 538

	struct {
539
		/** Bridge to intel-gtt-ko */
540
		const struct intel_gtt *gtt;
541
		/** Memory allocator for GTT stolen memory */
542
		struct drm_mm stolen;
543
		/** Memory allocator for GTT */
544
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
545 546 547
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
		struct list_head gtt_list;
548 549 550

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
551
		unsigned long gtt_mappable_end;
552
		unsigned long gtt_end;
553

554
		struct io_mapping *gtt_mapping;
555
		int gtt_mtrr;
556

557
		struct shrinker inactive_shrinker;
558

559 560 561 562 563 564 565 566 567 568 569
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

570 571 572 573 574
		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
575 576
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
577 578 579 580 581 582 583 584
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
585 586
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
587 588 589 590 591 592
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

C
Chris Wilson 已提交
593 594 595 596 597 598
		/**
		 * LRU list of objects which are not in the ringbuffer but
		 * are still pinned in the GTT.
		 */
		struct list_head pinned_list;

599 600 601
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

602 603 604 605 606 607 608 609
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

610 611 612 613 614 615 616 617 618
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

619 620 621 622 623 624
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

625 626 627 628 629 630 631 632 633 634 635 636 637 638
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
639
		 * It prevents command submission from occurring and makes
640 641
		 * every pending request fail
		 */
642
		atomic_t wedged;
643 644 645 646 647

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
648 649 650

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
651

652 653
		/* accounting, useful for userland debugging */
		size_t gtt_total;
654 655
		size_t mappable_gtt_total;
		size_t object_memory;
656
		u32 object_count;
657
	} mm;
658
	struct sdvo_device_mapping sdvo_mappings[2];
659 660
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
661 662
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
663
	int panel_t3, panel_t12;
664

665 666 667
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;
668
	bool flip_pending_is_done;
669

670 671 672
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
673 674
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
675 676 677 678
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
679 680
	int child_dev_num;
	struct child_device_config *child_dev;
681
	struct drm_connector *int_lvds_connector;
682

683
	bool mchbar_need_disable;
684 685 686 687

	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
688 689 690
	u8 fmax;
	u8 fstart;

691 692 693 694 695 696 697 698
	u64 last_count1;
	unsigned long last_time1;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	int c_m;
	int r_t;
	u8 corr;
699
	spinlock_t *mchdev_lock;
700 701

	enum no_fbc_reason no_fbc_reason;
702

703 704
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
705

706 707
	unsigned long last_gpu_reset;

708 709
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
710 711

	struct drm_property *broadcast_rgb_property;
L
Linus Torvalds 已提交
712 713
} drm_i915_private_t;

714 715 716 717 718 719
enum i915_cache_level {
	I915_CACHE_NONE,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+ */
};

720
struct drm_i915_gem_object {
721
	struct drm_gem_object base;
722 723 724

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
725
	struct list_head gtt_list;
726 727

	/** This object's place on the active/flushing/inactive lists */
728 729
	struct list_head ring_list;
	struct list_head mm_list;
730 731
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
732 733
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
734 735 736 737 738 739

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
740
	unsigned int active : 1;
741 742 743 744 745

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
746 747
	unsigned int dirty : 1;

748 749 750 751 752 753
	/**
	 * This is set if the object has been written to since the last
	 * GPU flush.
	 */
	unsigned int pending_gpu_write : 1;

754 755 756 757 758 759 760
	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 *
	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
	 */
761
	signed int fence_reg : 5;
762 763 764 765 766 767 768 769 770 771

	/**
	 * Advice: are the backing pages purgeable?
	 */
	unsigned int madv : 2;

	/**
	 * Current tiling mode for the object.
	 */
	unsigned int tiling_mode : 2;
772
	unsigned int tiling_changed : 1;
773 774 775 776 777 778 779 780 781 782

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
783
	unsigned int pin_count : 4;
784
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
785

786 787 788 789 790 791
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
	unsigned int map_and_fenceable : 1;

792 793 794 795 796 797 798 799
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
	unsigned int fault_mappable : 1;
	unsigned int pin_mappable : 1;

800 801 802 803 804 805
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

806 807
	unsigned int cache_level:2;

808
	struct page **pages;
809

D
Daniel Vetter 已提交
810 811 812 813 814 815
	/**
	 * DMAR support
	 */
	struct scatterlist *sg_list;
	int num_sg;

816 817 818 819 820
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
821
	struct drm_i915_gem_exec_object2 *exec_entry;
822

823 824 825 826 827 828
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
829

830 831
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;
832 833 834 835 836
	struct intel_ring_buffer *ring;

	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
	struct intel_ring_buffer *last_fenced_ring;
837

838
	/** Current tiling stride for the object, if it's tiled. */
839
	uint32_t stride;
840

841
	/** Record of address bit 17 of each page at last unbind. */
842
	unsigned long *bit_17;
843

844

845
	/**
846 847
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
848 849
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
850 851 852 853

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
854 855 856

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
857

858 859 860 861 862 863
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
864 865
};

866
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
867

868 869 870 871 872 873 874 875 876 877 878
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
879 880 881
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

882 883 884 885 886 887
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

888
	/** global list entry for this request */
889
	struct list_head list;
890

891
	struct drm_i915_file_private *file_priv;
892 893
	/** file_priv list entry for this request */
	struct list_head client_list;
894 895 896 897
};

struct drm_i915_file_private {
	struct {
898
		struct spinlock lock;
899
		struct list_head request_list;
900 901 902
	} mm;
};

J
Jesse Barnes 已提交
903 904 905 906 907 908 909
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)

#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

942
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))

#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)

970 971
#include "i915_trace.h"

972
extern struct drm_ioctl_desc i915_ioctls[];
973
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
974
extern unsigned int i915_fbpercrtc;
975
extern int i915_panel_ignore_lid;
976
extern unsigned int i915_powersave;
977
extern unsigned int i915_semaphores;
978
extern unsigned int i915_lvds_downclock;
979
extern unsigned int i915_panel_use_ssc;
980
extern int i915_vbt_sdvo_panel_type;
C
Chris Wilson 已提交
981
extern unsigned int i915_enable_rc6;
982

983 984
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
985 986
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
987 988 989
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
990
				/* i915_dma.c */
991
extern void i915_kernel_lost_context(struct drm_device * dev);
992
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
993
extern int i915_driver_unload(struct drm_device *);
994
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
995
extern void i915_driver_lastclose(struct drm_device * dev);
996 997
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
998 999
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1000
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
1001 1002
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1003
extern int i915_emit_box(struct drm_device *dev,
1004 1005
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1006
extern int i915_reset(struct drm_device *dev, u8 flags);
1007 1008 1009 1010 1011
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1012

L
Linus Torvalds 已提交
1013
/* i915_irq.c */
B
Ben Gamari 已提交
1014
void i915_hangcheck_elapsed(unsigned long data);
1015
void i915_handle_error(struct drm_device *dev, bool wedged);
1016 1017 1018 1019
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
L
Linus Torvalds 已提交
1020 1021

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
1022
extern void i915_driver_irq_preinstall(struct drm_device * dev);
1023
extern int i915_driver_irq_postinstall(struct drm_device *dev);
1024
extern void i915_driver_irq_uninstall(struct drm_device * dev);
1025 1026 1027 1028
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1029 1030 1031
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
1032
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
1033 1034
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
L
Linus Torvalds 已提交
1035

1036 1037 1038 1039 1040 1041
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1042
void intel_enable_asle (struct drm_device *dev);
1043 1044 1045 1046 1047 1048 1049
int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags);

int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
			     int *vpos, int *hpos);
1050

1051 1052 1053 1054 1055 1056
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1057

L
Linus Torvalds 已提交
1058
/* i915_mem.c */
1059 1060 1061 1062 1063 1064 1065 1066
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
1067
extern void i915_mem_takedown(struct mem_block **heap);
1068
extern void i915_mem_release(struct drm_device * dev,
1069
			     struct drm_file *file_priv, struct mem_block *heap);
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1081 1082
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1083 1084 1085 1086 1087 1088
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1089 1090
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1091 1092 1093 1094 1095 1096 1097 1098
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1099 1100
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1101 1102 1103 1104 1105 1106 1107 1108
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1109 1110
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1111 1112
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
C
Chris Wilson 已提交
1113
int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1114 1115
				     uint32_t invalidate_domains,
				     uint32_t flush_domains);
1116 1117
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1118
void i915_gem_free_object(struct drm_gem_object *obj);
1119 1120 1121
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
				     bool map_and_fenceable);
1122
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1123
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1124
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1125
void i915_gem_lastclose(struct drm_device *dev);
1126

1127
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1128
int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1129
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1130 1131
				    struct intel_ring_buffer *ring,
				    u32 seqno);
1132

1133 1134 1135 1136 1137 1138 1139
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
			  uint32_t handle);			  
1140 1141 1142 1143 1144 1145 1146 1147 1148
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1149
static inline u32
C
Chris Wilson 已提交
1150
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1151
{
C
Chris Wilson 已提交
1152
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1153 1154 1155
	return ring->outstanding_lazy_request = dev_priv->next_seqno;
}

1156
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1157
					   struct intel_ring_buffer *pipelined);
1158
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1159

1160
void i915_gem_retire_requests(struct drm_device *dev);
1161
void i915_gem_reset(struct drm_device *dev);
1162
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1163 1164 1165
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1166
int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
1167
int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
J
Jesse Barnes 已提交
1168
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1169 1170 1171 1172 1173 1174
void i915_gem_do_init(struct drm_device *dev,
		      unsigned long start,
		      unsigned long mappable_end,
		      unsigned long end);
int __must_check i915_gpu_idle(struct drm_device *dev);
int __must_check i915_gem_idle(struct drm_device *dev);
C
Chris Wilson 已提交
1175 1176 1177 1178
int __must_check i915_add_request(struct intel_ring_buffer *ring,
				  struct drm_file *file,
				  struct drm_i915_gem_request *request);
int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1179
				   uint32_t seqno);
1180
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1181 1182 1183 1184 1185 1186
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *pipelined);
1187
int i915_gem_attach_phys_object(struct drm_device *dev,
1188
				struct drm_i915_gem_object *obj,
1189 1190
				int id,
				int align);
1191
void i915_gem_detach_phys_object(struct drm_device *dev,
1192
				 struct drm_i915_gem_object *obj);
1193
void i915_gem_free_all_phys_object(struct drm_device *dev);
1194
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1195

1196 1197 1198
uint32_t
i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);

1199 1200
/* i915_gem_gtt.c */
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1201
int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
1202
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1203

1204
/* i915_gem_evict.c */
1205 1206 1207 1208 1209 1210
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
					  unsigned alignment, bool mappable);
int __must_check i915_gem_evict_everything(struct drm_device *dev,
					   bool purgeable_only);
int __must_check i915_gem_evict_inactive(struct drm_device *dev,
					 bool purgeable_only);
1211

1212 1213
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1214 1215
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1216 1217

/* i915_gem_debug.c */
1218
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1219
			  const char *where, uint32_t mark);
1220 1221
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1222
#else
1223
#define i915_verify_lists(dev) 0
1224
#endif
1225 1226 1227
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1228
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1229

1230
/* i915_debugfs.c */
1231 1232
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1233

1234 1235 1236
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1237 1238 1239 1240

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1241

1242 1243 1244
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
C
Chris Wilson 已提交
1245 1246
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1247 1248 1249 1250
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1251 1252
extern void intel_i2c_reset(struct drm_device *dev);

1253
/* intel_opregion.c */
1254 1255 1256 1257
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1258 1259 1260
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1261
#else
1262 1263
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1264 1265 1266
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1267
#endif
1268

J
Jesse Barnes 已提交
1269 1270 1271 1272 1273 1274 1275 1276 1277
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1278 1279
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
1280
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1281
extern void intel_modeset_cleanup(struct drm_device *dev);
1282
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1283
extern void i8xx_disable_fbc(struct drm_device *dev);
1284
extern void g4x_disable_fbc(struct drm_device *dev);
1285
extern void ironlake_disable_fbc(struct drm_device *dev);
1286 1287 1288
extern void intel_disable_fbc(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern bool intel_fbc_enabled(struct drm_device *dev);
1289
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
J
Jesse Barnes 已提交
1290
extern void ironlake_enable_rc6(struct drm_device *dev);
1291
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1292
extern void intel_detect_pch (struct drm_device *dev);
1293
extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1294

1295
/* overlay */
1296
#ifdef CONFIG_DEBUG_FS
1297 1298
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1299 1300 1301 1302 1303

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1304
#endif
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
	intel_ring_advance(LP_RING(dev_priv))

1317 1318 1319 1320 1321 1322
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
1323
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
1324
	if (LP_RING(dev->dev_private)->obj == NULL)			\
1325
		LOCK_TEST_WITH_RETURN(dev, file);			\
1326 1327
} while (0)

1328

1329 1330 1331
#define __i915_read(x, y) \
static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = read##y(dev_priv->regs + reg); \
C
Chris Wilson 已提交
1332
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	return val; \
}
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
C
Chris Wilson 已提交
1343
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	write##y(val, dev_priv->regs + reg); \
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1362 1363
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1364 1365 1366

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1367 1368 1369 1370

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1371

1372 1373 1374 1375
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1376 1377 1378 1379 1380
void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);

static inline u32 i915_gt_read(struct drm_i915_private *dev_priv, u32 reg)
1381
{
1382 1383 1384
	u32 val;

	if (dev_priv->info->gen >= 6) {
1385
		__gen6_gt_force_wake_get(dev_priv);
1386
		val = I915_READ(reg);
1387
		__gen6_gt_force_wake_put(dev_priv);
1388 1389 1390 1391
	} else
		val = I915_READ(reg);

	return val;
1392 1393
}

1394 1395
static inline void i915_gt_write(struct drm_i915_private *dev_priv,
				u32 reg, u32 val)
1396
{
1397 1398 1399
	if (dev_priv->info->gen >= 6)
		__gen6_gt_wait_for_fifo(dev_priv);
	I915_WRITE(reg, val);
1400
}
L
Linus Torvalds 已提交
1401
#endif