amdgpu_vm.c 71.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

57 58 59 60 61 62 63 64 65
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

66 67 68
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
69
struct amdgpu_pte_update_params {
70 71
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
72 73
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
74 75 76 77
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
78
	/* Function which actually does the update */
79 80
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
81
		     uint64_t addr, unsigned count, uint32_t incr,
82
		     uint64_t flags);
83 84 85 86 87 88
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
89 90
};

91 92 93 94 95 96
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

97 98 99 100 101 102 103 104 105 106
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
107 108 109 110 111 112 113
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
114
			adev->vm_manager.block_size;
115 116 117 118 119 120 121 122 123
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
124 125
}

A
Alex Deucher 已提交
126
/**
127
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
128 129 130
 *
 * @adev: amdgpu_device pointer
 *
131
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
132
 */
133 134
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
135
{
136 137
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
138

139
	if (level == adev->vm_manager.root_level)
140
		/* For the root directory */
141
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
142
	else if (level != AMDGPU_VM_PTB)
143 144 145
		/* Everything in between */
		return 512;
	else
146
		/* For the page tables on the leaves */
147
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
148 149 150
}

/**
151
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
152 153 154
 *
 * @adev: amdgpu_device pointer
 *
155
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
156
 */
157
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
158
{
159
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
160 161 162
}

/**
163
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
164 165
 *
 * @vm: vm providing the BOs
166
 * @validated: head of validation list
167
 * @entry: entry to add
A
Alex Deucher 已提交
168 169
 *
 * Add the page directory to the list of BOs to
170
 * validate for command submission.
A
Alex Deucher 已提交
171
 */
172 173 174
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
175
{
176
	entry->robj = vm->root.base.bo;
177
	entry->priority = 0;
178
	entry->tv.bo = &entry->robj->tbo;
179
	entry->tv.shared = true;
180
	entry->user_pages = NULL;
181 182
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
183

184
/**
185
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
186
 *
187
 * @adev: amdgpu device pointer
188
 * @vm: vm providing the BOs
189 190 191 192 193
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
194 195 196
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
197
{
198
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
199 200
	int r;

201 202 203 204
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
205

206 207 208 209
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
210

211 212 213 214 215 216
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
217

218 219 220 221 222 223
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
224

225 226
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
227 228 229 230
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
231

232
		spin_lock(&vm->status_lock);
233 234 235 236
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
237
	}
238
	spin_unlock(&vm->status_lock);
239

240
	return 0;
241 242
}

243
/**
244
 * amdgpu_vm_ready - check VM is ready for updates
245
 *
246
 * @vm: VM to check
A
Alex Deucher 已提交
247
 *
248
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
249
 */
250
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
251
{
252
	bool ready;
A
Alex Deucher 已提交
253

254 255 256
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
257

258
	return ready;
259 260
}

261 262 263 264 265 266 267 268 269 270
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
271 272
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
273 274 275
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
276
	unsigned entries, ats_entries;
277 278
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
279
	uint64_t addr;
280 281
	int r;

282 283 284 285 286 287 288 289 290 291 292 293 294 295
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
296
	} else {
297
		ats_entries = 0;
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

330 331 332
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
333 334 335 336 337
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

338 339 340 341 342 343 344
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
345 346 347 348 349

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

350 351 352 353 354 355 356 357 358
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

359
/**
360 361 362 363 364 365 366 367 368 369 370 371 372
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
373
				  unsigned level, bool ats)
374
{
375
	unsigned shift = amdgpu_vm_level_shift(adev, level);
376
	unsigned pt_idx, from, to;
377
	u64 flags;
378
	int r;
379 380 381 382

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
383 384 385
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
386 387 388 389 390
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

391 392 393 394 395
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
396 397

	++level;
398 399
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
400

401
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
402 403 404 405 406 407
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

408 409
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
410
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
411 412 413
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

414
		if (!entry->base.bo) {
415 416 417 418 419 420 421 422 423 424
			struct amdgpu_bo_param bp;

			memset(&bp, 0, sizeof(bp));
			bp.size = amdgpu_vm_bo_size(adev, level);
			bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
			bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
			bp.flags = flags;
			bp.type = ttm_bo_type_kernel;
			bp.resv = resv;
			r = amdgpu_bo_create(adev, &bp, &pt);
425 426 427
			if (r)
				return r;

428
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
429
			if (r) {
430
				amdgpu_bo_unref(&pt->shadow);
431 432 433 434
				amdgpu_bo_unref(&pt);
				return r;
			}

435 436 437
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
438
					amdgpu_bo_unref(&pt->shadow);
439 440 441 442 443
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

444 445 446
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
447
			pt->parent = amdgpu_bo_ref(parent->base.bo);
448

449 450 451
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
452 453 454
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
455 456
		}

457
		if (level < AMDGPU_VM_PTB) {
458 459 460 461
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
462
						   sub_eaddr, level, ats);
463 464 465 466 467 468 469 470
			if (r)
				return r;
		}
	}

	return 0;
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
486
	bool ats = false;
487 488 489 490 491 492

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
493 494 495

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
496 497 498 499

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

500 501 502 503 504 505
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

506
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
507
				      adev->vm_manager.root_level, ats);
508 509
}

510 511 512 513 514 515
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
516
{
517
	const struct amdgpu_ip_block *ip_block;
518 519 520
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
521

522
	has_compute_vm_bug = false;
523

524
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
525 526 527 528 529 530 531 532 533
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
534

535 536 537 538 539
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
540
		else
541
			ring->has_compute_vm_bug = false;
542 543 544
	}
}

545 546
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
547
{
548 549
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
550 551
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
552
	bool gds_switch_needed;
553
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
554

555
	if (job->vmid == 0)
556
		return false;
557
	id = &id_mgr->ids[job->vmid];
558 559 560 561 562 563 564
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
565

566
	if (amdgpu_vmid_had_gpu_reset(adev, id))
567
		return true;
A
Alex Xie 已提交
568

569
	return vm_flush_needed || gds_switch_needed;
570 571
}

572 573
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
574
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
575 576
}

A
Alex Deucher 已提交
577 578 579 580
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
581
 * @vmid: vmid number to use
582
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
583
 *
584
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
585
 */
M
Monk Liu 已提交
586
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
587
{
588
	struct amdgpu_device *adev = ring->adev;
589
	unsigned vmhub = ring->funcs->vmhub;
590
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
591
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
592
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
593 594 595 596 597 598
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
599
	bool vm_flush_needed = job->vm_needs_flush;
600 601 602 603
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
604
	unsigned patch_offset = 0;
605
	int r;
606

607
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
608 609
		gds_switch_needed = true;
		vm_flush_needed = true;
610
		pasid_mapping_needed = true;
611
	}
612

613 614 615 616 617
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
618
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
619
		return 0;
620

621 622
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
623

M
Monk Liu 已提交
624 625 626
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

627
	if (vm_flush_needed) {
628
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
629
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
630 631 632 633
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
634

635
	if (vm_flush_needed || pasid_mapping_needed) {
636 637 638
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
639
	}
640

641
	if (vm_flush_needed) {
642
		mutex_lock(&id_mgr->lock);
643
		dma_fence_put(id->last_flush);
644 645 646
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
647
		mutex_unlock(&id_mgr->lock);
648
	}
649

650 651 652 653 654 655 656
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

657
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
658 659 660 661 662 663
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
664
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
665 666 667 668 669 670 671 672 673 674 675 676
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
677
	}
678
	return 0;
679 680
}

A
Alex Deucher 已提交
681 682 683 684 685 686
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
687
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
688 689 690 691 692 693 694 695 696 697
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

698 699
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
700 701 702 703 704 705 706
			return bo_va;
		}
	}
	return NULL;
}

/**
707
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
708
 *
709
 * @params: see amdgpu_pte_update_params definition
710
 * @bo: PD/PT to update
A
Alex Deucher 已提交
711 712 713 714 715 716 717 718 719
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
720
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
721
				  struct amdgpu_bo *bo,
722 723
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
724
				  uint64_t flags)
A
Alex Deucher 已提交
725
{
726
	pe += amdgpu_bo_gpu_offset(bo);
727
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
728

729
	if (count < 3) {
730 731
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
732 733

	} else {
734
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
735 736 737 738
				      count, incr, flags);
	}
}

739 740 741 742
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
743
 * @bo: PD/PT to update
744 745 746 747 748 749 750 751 752
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
753
				   struct amdgpu_bo *bo,
754 755
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
756
				   uint64_t flags)
757
{
758
	uint64_t src = (params->src + (addr >> 12) * 8);
759

760
	pe += amdgpu_bo_gpu_offset(bo);
761 762 763
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
764 765
}

A
Alex Deucher 已提交
766
/**
767
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
768
 *
769
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
770 771 772
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
773
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
774
 */
775
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
776 777 778
{
	uint64_t result;

779 780
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
781

782 783
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
784

785
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
786 787 788 789

	return result;
}

790 791 792 793
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
794
 * @bo: PD/PT to update
795 796 797 798 799 800 801 802 803
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
804
				   struct amdgpu_bo *bo,
805 806 807 808 809
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
810
	uint64_t value;
811

812 813
	pe += (unsigned long)amdgpu_bo_kptr(bo);

814 815
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

816
	for (i = 0; i < count; i++) {
817 818 819
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
820 821
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
822 823 824 825
		addr += incr;
	}
}

826 827
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
828 829 830 831 832
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
833
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
834 835 836 837 838 839
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

840
/*
841
 * amdgpu_vm_update_pde - update a single level in the hierarchy
842
 *
843
 * @param: parameters for the update
844
 * @vm: requested vm
845
 * @parent: parent directory
846
 * @entry: entry to update
847
 *
848
 * Makes sure the requested entry in parent is up to date.
849
 */
850 851 852 853
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
854
{
855
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
856 857
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
858

859 860 861
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
862

863
	for (level = 0, pbo = bo->parent; pbo; ++level)
864 865
		pbo = pbo->parent;

866
	level += params->adev->vm_manager.root_level;
867
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
868
	flags = AMDGPU_PTE_VALID;
869
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
870 871 872 873
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
874 875
}

876 877 878 879 880 881 882
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
883 884 885 886
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
887
{
888
	unsigned pt_idx, num_entries;
889 890 891 892 893

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
894 895
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
896 897
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

898
		if (!entry->base.bo)
899 900
			continue;

901
		spin_lock(&vm->status_lock);
902 903
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
904
		spin_unlock(&vm->status_lock);
905
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
906 907 908
	}
}

909 910 911 912 913 914 915 916 917 918 919 920
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
921 922 923
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
924
	int r = 0;
925

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

949 950
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
951 952
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
953 954 955 956 957
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
958
		list_del_init(&bo_base->vm_status);
959 960 961
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
962
		if (!bo) {
963
			spin_lock(&vm->status_lock);
964
			continue;
965
		}
966 967 968 969 970 971 972 973 974 975 976 977

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		spin_lock(&vm->status_lock);
		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
978 979
	}
	spin_unlock(&vm->status_lock);
980

981 982 983
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
984
		amdgpu_asic_flush_hdp(adev, NULL);
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1007 1008
	}

1009 1010 1011 1012 1013 1014
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1015 1016
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1017
	amdgpu_job_free(job);
1018
	return r;
1019 1020
}

1021
/**
1022
 * amdgpu_vm_find_entry - find the entry for an address
1023 1024 1025
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1026 1027
 * @entry: resulting entry or NULL
 * @parent: parent entry
1028
 *
1029
 * Find the vm_pt entry and it's parent for the given address.
1030
 */
1031 1032 1033
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1034
{
1035
	unsigned level = p->adev->vm_manager.root_level;
1036

1037 1038 1039
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1040
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1041

1042
		*parent = *entry;
1043 1044
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1045 1046
	}

1047
	if (level != AMDGPU_VM_PTB)
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1063 1064 1065 1066 1067
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1068
{
1069
	uint64_t pde;
1070 1071

	/* In the case of a mixed PT the PDE must point to it*/
1072 1073
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1074
		/* Set the huge page flag to stop scanning at this PDE */
1075 1076 1077
		flags |= AMDGPU_PDE_PTE;
	}

1078 1079 1080 1081 1082 1083 1084 1085
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			spin_lock(&p->vm->status_lock);
			list_move(&entry->base.vm_status, &p->vm->relocated);
			spin_unlock(&p->vm->status_lock);
		}
1086
		return;
1087
	}
1088

1089
	entry->huge = true;
1090
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1091

1092 1093 1094 1095
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1096 1097
}

A
Alex Deucher 已提交
1098 1099 1100
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1101
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1102 1103 1104
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1105
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1106 1107
 * @flags: mapping flags
 *
1108
 * Update the page tables in the range @start - @end.
1109
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1110
 */
1111
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1112
				  uint64_t start, uint64_t end,
1113
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1114
{
1115 1116
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1117

1118
	uint64_t addr, pe_start;
1119
	struct amdgpu_bo *pt;
1120
	unsigned nptes;
A
Alex Deucher 已提交
1121 1122

	/* walk over the address space and update the page tables */
1123 1124 1125 1126 1127 1128 1129
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1130

A
Alex Deucher 已提交
1131 1132 1133
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1134
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1135

1136 1137
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1138
		/* We don't need to update PTEs for huge pages */
1139
		if (entry->huge)
1140 1141
			continue;

1142
		pt = entry->base.bo;
1143 1144 1145 1146 1147
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1148
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1149 1150
	}

1151
	return 0;
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1163
 * Returns 0 for success, -EINVAL for failure.
1164
 */
1165
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1166
				uint64_t start, uint64_t end,
1167
				uint64_t dst, uint64_t flags)
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1187 1188
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1189 1190

	/* system pages are non continuously */
1191
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1192
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1211 1212
		if (r)
			return r;
1213

1214 1215
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1216
	}
1217 1218

	return 0;
A
Alex Deucher 已提交
1219 1220 1221 1222 1223 1224
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1225
 * @exclusive: fence we need to sync to
1226
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1227
 * @vm: requested vm
1228 1229 1230
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1231 1232 1233
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1234
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1235 1236 1237
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1238
				       struct dma_fence *exclusive,
1239
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1240
				       struct amdgpu_vm *vm,
1241
				       uint64_t start, uint64_t last,
1242
				       uint64_t flags, uint64_t addr,
1243
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1244
{
1245
	struct amdgpu_ring *ring;
1246
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1247
	unsigned nptes, ncmds, ndw;
1248
	struct amdgpu_job *job;
1249
	struct amdgpu_pte_update_params params;
1250
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1251 1252
	int r;

1253 1254
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1255
	params.vm = vm;
1256

1257 1258 1259 1260
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1261 1262 1263 1264 1265 1266 1267 1268
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1269
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1270 1271 1272 1273 1274 1275 1276 1277 1278
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1279
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1280

1281
	nptes = last - start + 1;
A
Alex Deucher 已提交
1282 1283

	/*
1284
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1285
	 *  entries or 2k dwords (whatever is smaller)
1286 1287
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1288
	 */
1289 1290 1291 1292
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1293 1294 1295 1296

	/* padding, etc. */
	ndw = 64;

1297
	if (pages_addr) {
1298
		/* copy commands needed */
1299
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1300

1301
		/* and also PTEs */
A
Alex Deucher 已提交
1302 1303
		ndw += nptes * 2;

1304 1305
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1306 1307
	} else {
		/* set page commands needed */
1308
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1309

1310
		/* extra commands for begin/end fragments */
1311
		ndw += 2 * 10 * adev->vm_manager.fragment_size;
1312 1313

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1314 1315
	}

1316 1317
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1318
		return r;
1319

1320
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1321

1322
	if (pages_addr) {
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1336
		addr = 0;
1337 1338
	}

1339
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1340 1341 1342
	if (r)
		goto error_free;

1343
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1344
			     owner, false);
1345 1346
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1347

1348
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1349 1350 1351
	if (r)
		goto error_free;

1352 1353 1354
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1355

1356 1357
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1358 1359
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1360 1361
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1362

1363
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1364 1365
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1366
	return 0;
C
Chunming Zhou 已提交
1367 1368

error_free:
1369
	amdgpu_job_free(job);
1370
	return r;
A
Alex Deucher 已提交
1371 1372
}

1373 1374 1375 1376
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1377
 * @exclusive: fence we need to sync to
1378
 * @pages_addr: DMA addresses to use for mapping
1379 1380
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1381
 * @flags: HW flags for the mapping
1382
 * @nodes: array of drm_mm_nodes with the MC addresses
1383 1384 1385 1386 1387 1388 1389
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1390
				      struct dma_fence *exclusive,
1391
				      dma_addr_t *pages_addr,
1392 1393
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1394
				      uint64_t flags,
1395
				      struct drm_mm_node *nodes,
1396
				      struct dma_fence **fence)
1397
{
1398
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1399
	uint64_t pfn, start = mapping->start;
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1410 1411 1412
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1413 1414 1415
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1416 1417 1418 1419 1420 1421
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1422 1423
	trace_amdgpu_vm_bo_update(mapping);

1424 1425 1426 1427 1428 1429
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1430
	}
1431

1432
	do {
1433
		dma_addr_t *dma_addr = NULL;
1434 1435
		uint64_t max_entries;
		uint64_t addr, last;
1436

1437 1438 1439 1440 1441 1442 1443 1444
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1445

1446
		if (pages_addr) {
1447 1448
			uint64_t count;

1449
			max_entries = min(max_entries, 16ull * 1024ull);
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1466 1467
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1468
			addr += pfn << PAGE_SHIFT;
1469 1470
		}

1471
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1472
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1473 1474 1475 1476 1477
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1478 1479 1480 1481 1482
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1483
		start = last + 1;
1484

1485
	} while (unlikely(start != mapping->last + 1));
1486 1487 1488 1489

	return 0;
}

A
Alex Deucher 已提交
1490 1491 1492 1493 1494
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1495
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1496 1497 1498 1499 1500 1501
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1502
			bool clear)
A
Alex Deucher 已提交
1503
{
1504 1505
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1506
	struct amdgpu_bo_va_mapping *mapping;
1507
	dma_addr_t *pages_addr = NULL;
1508
	struct ttm_mem_reg *mem;
1509
	struct drm_mm_node *nodes;
1510
	struct dma_fence *exclusive, **last_update;
1511
	uint64_t flags;
A
Alex Deucher 已提交
1512 1513
	int r;

1514
	if (clear || !bo_va->base.bo) {
1515
		mem = NULL;
1516
		nodes = NULL;
1517 1518
		exclusive = NULL;
	} else {
1519 1520
		struct ttm_dma_tt *ttm;

1521
		mem = &bo_va->base.bo->tbo.mem;
1522 1523
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1524 1525
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1526
			pages_addr = ttm->dma_address;
1527
		}
1528
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1529 1530
	}

1531
	if (bo)
1532
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1533
	else
1534
		flags = 0x0;
A
Alex Deucher 已提交
1535

1536 1537 1538 1539 1540
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1541 1542
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1543
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1544

1545 1546
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1547
	}
1548 1549

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1550
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1551
					       mapping, flags, nodes,
1552
					       last_update);
A
Alex Deucher 已提交
1553 1554 1555 1556
		if (r)
			return r;
	}

1557 1558 1559
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1560
		amdgpu_asic_flush_hdp(adev, NULL);
1561 1562
	}

A
Alex Deucher 已提交
1563
	spin_lock(&vm->status_lock);
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		unsigned mem_type = bo->tbo.mem.mem_type;

		/* If the BO is not in its preferred location add it back to
		 * the evicted list so that it gets validated again on the
		 * next command submission.
		 */
		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_del_init(&bo_va->base.vm_status);
	} else {
		list_del_init(&bo_va->base.vm_status);
	}
A
Alex Deucher 已提交
1578 1579
	spin_unlock(&vm->status_lock);

1580 1581 1582 1583 1584 1585
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1586 1587
	}

A
Alex Deucher 已提交
1588 1589 1590
	return 0;
}

1591 1592 1593 1594 1595 1596 1597 1598 1599
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1600
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1601
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1602 1603 1604
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1605
/**
1606
 * amdgpu_vm_prt_get - add a PRT user
1607 1608 1609
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1610
	if (!adev->gmc.gmc_funcs->set_prt)
1611 1612
		return;

1613 1614 1615 1616
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1617 1618 1619 1620 1621
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1622
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1623 1624 1625
		amdgpu_vm_update_prt_state(adev);
}

1626
/**
1627
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1628 1629 1630 1631 1632
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1633
	amdgpu_vm_prt_put(cb->adev);
1634 1635 1636
	kfree(cb);
}

1637 1638 1639 1640 1641 1642
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1643
	struct amdgpu_prt_cb *cb;
1644

1645
	if (!adev->gmc.gmc_funcs->set_prt)
1646 1647 1648
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1649 1650 1651 1652 1653
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1654
		amdgpu_vm_prt_put(adev);
1655 1656 1657 1658 1659 1660 1661 1662
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1678 1679 1680 1681
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1682

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1693
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1694 1695 1696
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1697

1698 1699 1700 1701 1702 1703 1704 1705 1706
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1707
	}
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1719 1720
}

A
Alex Deucher 已提交
1721 1722 1723 1724 1725
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1726 1727
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1728 1729 1730 1731 1732 1733 1734
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1735 1736
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1737 1738
{
	struct amdgpu_bo_va_mapping *mapping;
1739
	uint64_t init_pte_value = 0;
1740
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1741 1742 1743 1744 1745 1746
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1747

1748
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1749
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1750

1751
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1752
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1753
						init_pte_value, 0, &f);
1754
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1755
		if (r) {
1756
			dma_fence_put(f);
A
Alex Deucher 已提交
1757
			return r;
1758
		}
1759
	}
A
Alex Deucher 已提交
1760

1761 1762 1763 1764 1765
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1766
	}
1767

A
Alex Deucher 已提交
1768 1769 1770 1771 1772
	return 0;

}

/**
1773
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1774 1775 1776
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1777
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1778
 *
1779
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1780 1781
 * Returns 0 for success.
 *
1782
 * PTs have to be reserved!
A
Alex Deucher 已提交
1783
 */
1784
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1785
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1786
{
1787
	bool clear;
1788
	int r = 0;
A
Alex Deucher 已提交
1789 1790

	spin_lock(&vm->status_lock);
1791
	while (!list_empty(&vm->moved)) {
1792
		struct amdgpu_bo_va *bo_va;
1793
		struct reservation_object *resv;
1794

1795
		bo_va = list_first_entry(&vm->moved,
1796
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
1797
		spin_unlock(&vm->status_lock);
1798

1799 1800
		resv = bo_va->base.bo->tbo.resv;

1801
		/* Per VM BOs never need to bo cleared in the page tables */
1802 1803 1804
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1805
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1806 1807 1808 1809
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1810 1811

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
1812 1813 1814
		if (r)
			return r;

1815 1816 1817
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1818 1819 1820 1821
		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1822
	return r;
A
Alex Deucher 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1832
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
1848 1849 1850 1851 1852
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
1853
	bo_va->ref_count = 1;
1854 1855
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
1856

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	if (!bo)
		return bo_va;

	list_add_tail(&bo_va->base.bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return bo_va;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return bo_va;

	/*
	 * We checked all the prerequisites, but it looks like this per VM BO
	 * is currently evicted. add the BO to the evicted list to make sure it
	 * is validated on next VM use to avoid fault.
	 * */
	spin_lock(&vm->status_lock);
	list_move_tail(&bo_va->base.vm_status, &vm->evicted);
	spin_unlock(&vm->status_lock);
A
Alex Deucher 已提交
1877 1878 1879 1880

	return bo_va;
}

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

1898
	mapping->bo_va = bo_va;
1899 1900 1901 1902 1903 1904 1905 1906
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
1907 1908
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
1909 1910 1911 1912 1913
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1926
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1927 1928 1929 1930
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1931
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1932
{
1933
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1934 1935
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1936 1937
	uint64_t eaddr;

1938 1939
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1940
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1941 1942
		return -EINVAL;

A
Alex Deucher 已提交
1943
	/* make sure object fit at this offset */
1944
	eaddr = saddr + size - 1;
1945
	if (saddr >= eaddr ||
1946
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
1947 1948 1949 1950 1951
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1952 1953
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1954 1955
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1956
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1957
			tmp->start, tmp->last + 1);
1958
		return -EINVAL;
A
Alex Deucher 已提交
1959 1960 1961
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1962 1963
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1964

1965 1966
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1967 1968 1969
	mapping->offset = offset;
	mapping->flags = flags;

1970
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
1996
	struct amdgpu_bo *bo = bo_va->base.bo;
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2008
	    (bo && offset + size > amdgpu_bo_size(bo)))
2009 2010 2011 2012 2013 2014 2015
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2016
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2017 2018 2019 2020 2021 2022 2023 2024
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2025 2026
	mapping->start = saddr;
	mapping->last = eaddr;
2027 2028 2029
	mapping->offset = offset;
	mapping->flags = flags;

2030
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2031

A
Alex Deucher 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2045
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2046 2047 2048 2049 2050 2051
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2052
	struct amdgpu_vm *vm = bo_va->base.vm;
2053
	bool valid = true;
A
Alex Deucher 已提交
2054

2055
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2056

2057
	list_for_each_entry(mapping, &bo_va->valids, list) {
2058
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2059 2060 2061
			break;
	}

2062 2063 2064 2065
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2066
			if (mapping->start == saddr)
2067 2068 2069
				break;
		}

2070
		if (&mapping->list == &bo_va->invalids)
2071
			return -ENOENT;
A
Alex Deucher 已提交
2072
	}
2073

A
Alex Deucher 已提交
2074
	list_del(&mapping->list);
2075
	amdgpu_vm_it_remove(mapping, &vm->va);
2076
	mapping->bo_va = NULL;
2077
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2078

2079
	if (valid)
A
Alex Deucher 已提交
2080
		list_add(&mapping->list, &vm->freed);
2081
	else
2082 2083
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2084 2085 2086 2087

	return 0;
}

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2115
	INIT_LIST_HEAD(&before->list);
2116 2117 2118 2119 2120 2121

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2122
	INIT_LIST_HEAD(&after->list);
2123 2124

	/* Now gather all removed mappings */
2125 2126
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2127
		/* Remember mapping split at the start */
2128 2129 2130
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2131 2132 2133 2134 2135 2136
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2137 2138 2139
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2140
			after->offset = tmp->offset;
2141
			after->offset += after->start - tmp->start;
2142 2143 2144 2145 2146 2147
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2148 2149

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2150 2151 2152 2153
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2154
		amdgpu_vm_it_remove(tmp, &vm->va);
2155 2156
		list_del(&tmp->list);

2157 2158 2159 2160
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2161

2162
		tmp->bo_va = NULL;
2163 2164 2165 2166
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2167 2168
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2169
		amdgpu_vm_it_insert(before, &vm->va);
2170 2171 2172 2173 2174 2175 2176
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2177
	if (!list_empty(&after->list)) {
2178
		amdgpu_vm_it_insert(after, &vm->va);
2179 2180 2181 2182 2183 2184 2185 2186 2187
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2201 2202 2203 2204 2205 2206
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2207
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2208 2209 2210 2211 2212 2213 2214
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2215
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2216

2217
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2218 2219

	spin_lock(&vm->status_lock);
2220
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2221 2222
	spin_unlock(&vm->status_lock);

2223
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2224
		list_del(&mapping->list);
2225
		amdgpu_vm_it_remove(mapping, &vm->va);
2226
		mapping->bo_va = NULL;
2227
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2228 2229 2230 2231
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2232
		amdgpu_vm_it_remove(mapping, &vm->va);
2233 2234
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2235
	}
2236

2237
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2248
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2249 2250
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2251
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2252
{
2253 2254 2255
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2256 2257
		struct amdgpu_vm *vm = bo_base->vm;

2258
		bo_base->moved = true;
2259 2260
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2261 2262 2263 2264 2265
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2266 2267 2268 2269
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2270 2271 2272 2273 2274
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2275
			continue;
2276
		}
2277

2278 2279
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2280
			list_add(&bo_base->vm_status, &vm->moved);
2281
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2282 2283 2284
	}
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2298 2299
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2300 2301 2302 2303
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2304
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2305 2306
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2307
{
2308 2309 2310
	uint64_t tmp;

	/* adjust vm size first */
2311 2312 2313
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2314
		vm_size = amdgpu_vm_size;
2315 2316 2317 2318 2319 2320
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2321 2322

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2323 2324

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2325 2326
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2327 2328
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2342
	/* block size depends on vm size and hw setup*/
2343
	if (amdgpu_vm_block_size != -1)
2344
		adev->vm_manager.block_size =
2345 2346 2347 2348 2349
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2350
	else
2351
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2352

2353 2354 2355 2356
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2357

2358 2359 2360
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2361
		 adev->vm_manager.fragment_size);
2362 2363
}

A
Alex Deucher 已提交
2364 2365 2366 2367 2368
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2369
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2370
 *
2371
 * Init @vm fields.
A
Alex Deucher 已提交
2372
 */
2373
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2374
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2375
{
2376
	struct amdgpu_bo_param bp;
A
Alex Deucher 已提交
2377
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2378
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2379 2380
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2381
	struct drm_sched_rq *rq;
2382
	unsigned long size;
2383
	uint64_t flags;
2384
	int r, i;
A
Alex Deucher 已提交
2385

2386
	vm->va = RB_ROOT_CACHED;
2387 2388
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2389
	spin_lock_init(&vm->status_lock);
2390
	INIT_LIST_HEAD(&vm->evicted);
2391
	INIT_LIST_HEAD(&vm->relocated);
2392
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2393
	INIT_LIST_HEAD(&vm->freed);
2394

2395
	/* create scheduler entity for page table updates */
2396 2397 2398 2399

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2400 2401
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2402
				  rq, amdgpu_sched_jobs, NULL);
2403
	if (r)
2404
		return r;
2405

Y
Yong Zhao 已提交
2406 2407 2408
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2409 2410
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2411

2412
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2413
			vm->pte_support_ats = true;
2414
	} else {
2415 2416
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2417
	}
2418 2419 2420 2421
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2422
	vm->last_update = NULL;
2423

2424
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2425 2426 2427
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
2428
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2429

2430
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2431 2432 2433 2434 2435 2436 2437 2438
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = align;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = flags;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
	r = amdgpu_bo_create(adev, &bp, &vm->root.base.bo);
A
Alex Deucher 已提交
2439
	if (r)
2440 2441
		goto error_free_sched_entity;

2442 2443 2444 2445
	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		goto error_free_root;

2446
	r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2447 2448
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2449 2450 2451
	if (r)
		goto error_unreserve;

2452 2453
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
2454 2455
	list_add_tail(&vm->root.base.vm_status, &vm->evicted);
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2456

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2468 2469
	}

2470
	INIT_KFIFO(vm->faults);
2471
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2472 2473

	return 0;
2474

2475 2476 2477
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2478
error_free_root:
2479 2480 2481
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2482 2483

error_free_sched_entity:
2484
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2485 2486

	return r;
A
Alex Deucher 已提交
2487 2488
}

2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
 * Returns 0 for success, -errno for errors.
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2556 2557 2558
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2559 2560 2561
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2562 2563 2564
 *
 * Free the page directory or page table level and all sub levels.
 */
2565 2566 2567
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2568
{
2569
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2570

2571 2572 2573 2574 2575
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2576 2577
	}

2578 2579 2580 2581
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2582

2583
	kvfree(parent->entries);
2584 2585
}

A
Alex Deucher 已提交
2586 2587 2588 2589 2590 2591
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2592
 * Tear down @vm.
A
Alex Deucher 已提交
2593 2594 2595 2596 2597
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2598
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2599
	struct amdgpu_bo *root;
2600
	u64 fault;
2601
	int i, r;
A
Alex Deucher 已提交
2602

2603 2604
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2605 2606 2607 2608
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2609 2610 2611 2612 2613 2614 2615 2616
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2617
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2618

2619
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2620 2621
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2622 2623
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2624
		list_del(&mapping->list);
2625
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2626 2627 2628
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2629
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2630
			amdgpu_vm_prt_fini(adev, vm);
2631
			prt_fini_needed = false;
2632
		}
2633

A
Alex Deucher 已提交
2634
		list_del(&mapping->list);
2635
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2636 2637
	}

2638 2639 2640 2641 2642
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2643 2644
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2645 2646 2647
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2648
	dma_fence_put(vm->last_update);
2649
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2650
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2651
}
2652

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2669
	if (!vm) {
2670
		/* VM not found, can't track fault credit */
2671
		spin_unlock(&adev->vm_manager.pasid_lock);
2672
		return true;
2673
	}
2674 2675

	/* No lock needed. only accessed by IRQ handler */
2676
	if (!vm->fault_credit) {
2677
		/* Too many faults in this VM */
2678
		spin_unlock(&adev->vm_manager.pasid_lock);
2679
		return false;
2680
	}
2681 2682

	vm->fault_credit--;
2683
	spin_unlock(&adev->vm_manager.pasid_lock);
2684 2685 2686
	return true;
}

2687 2688 2689 2690 2691 2692 2693 2694 2695
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2696
	unsigned i;
2697

2698
	amdgpu_vmid_mgr_init(adev);
2699

2700 2701
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2702 2703 2704
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2705
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2706
	spin_lock_init(&adev->vm_manager.prt_lock);
2707
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2725 2726
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2727 2728
}

2729 2730 2731 2732 2733 2734 2735 2736 2737
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2738 2739 2740
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2741
	amdgpu_vmid_mgr_fini(adev);
2742
}
C
Chunming Zhou 已提交
2743 2744 2745 2746

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2747 2748 2749
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2750 2751 2752

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2753
		/* current, we only have requirement to reserve vmid from gfxhub */
2754
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2755 2756 2757
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2758
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2759
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2760 2761 2762 2763 2764 2765 2766
		break;
	default:
		return -EINVAL;
	}

	return 0;
}