fsl_ssi.c 47.7 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38 39
#include <linux/device.h>
#include <linux/delay.h>
40
#include <linux/slab.h>
41
#include <linux/spinlock.h>
42
#include <linux/of.h>
43 44
#include <linux/of_address.h>
#include <linux/of_irq.h>
45
#include <linux/of_platform.h>
46 47 48 49 50 51

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
52
#include <sound/dmaengine_pcm.h>
53 54

#include "fsl_ssi.h"
55
#include "imx-pcm.h"
56 57 58 59 60 61 62 63 64

/**
 * FSLSSI_I2S_RATES: sample rates supported by the I2S
 *
 * This driver currently only supports the SSI running in I2S slave mode,
 * which means the codec determines the sample rate.  Therefore, we tell
 * ALSA that we support all rates and let the codec driver decide what rates
 * are really supported.
 */
65
#define FSLSSI_I2S_RATES SNDRV_PCM_RATE_CONTINUOUS
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | SNDRV_PCM_FMTBIT_S24_BE)
#else
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE)
#endif

89 90 91 92 93 94
#define FSLSSI_SIER_DBG_RX_FLAGS (CCSR_SSI_SIER_RFF0_EN | \
		CCSR_SSI_SIER_RLS_EN | CCSR_SSI_SIER_RFS_EN | \
		CCSR_SSI_SIER_ROE0_EN | CCSR_SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS (CCSR_SSI_SIER_TFE0_EN | \
		CCSR_SSI_SIER_TLS_EN | CCSR_SSI_SIER_TFS_EN | \
		CCSR_SSI_SIER_TUE0_EN | CCSR_SSI_SIER_TFRC_EN)
95 96 97 98

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
99
	FSL_SSI_MX35,
100 101 102
	FSL_SSI_MX51,
};

103 104 105 106 107 108 109 110 111 112 113
struct fsl_ssi_reg_val {
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

struct fsl_ssi_rxtx_reg_val {
	struct fsl_ssi_reg_val rx;
	struct fsl_ssi_reg_val tx;
};
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_SACCEN:
	case CCSR_SSI_SACCDIS:
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_STX0:
	case CCSR_SSI_STX1:
	case CCSR_SSI_SRX0:
	case CCSR_SSI_SRX1:
	case CCSR_SSI_SISR:
	case CCSR_SSI_SFCSR:
135
	case CCSR_SSI_SACNT:
136 137 138 139 140 141 142 143 144 145
	case CCSR_SSI_SACADD:
	case CCSR_SSI_SACDAT:
	case CCSR_SSI_SATAG:
	case CCSR_SSI_SACCST:
		return true;
	default:
		return false;
	}
}

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_SRX0:
	case CCSR_SSI_SRX1:
	case CCSR_SSI_SISR:
	case CCSR_SSI_SACADD:
	case CCSR_SSI_SACDAT:
	case CCSR_SSI_SATAG:
		return true;
	default:
		return false;
	}
}

161 162 163 164 165 166 167 168 169 170 171 172
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_SRX0:
	case CCSR_SSI_SRX1:
	case CCSR_SSI_SACCST:
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
173 174 175 176 177 178
static const struct regmap_config fsl_ssi_regconfig = {
	.max_register = CCSR_SSI_SACCDIS,
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
179
	.num_reg_defaults_raw = CCSR_SSI_SACCDIS / sizeof(uint32_t) + 1,
180 181
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
182
	.precious_reg = fsl_ssi_precious_reg,
183 184
	.writeable_reg = fsl_ssi_writeable_reg,
	.cache_type = REGCACHE_RBTREE,
M
Markus Pargmann 已提交
185
};
186

187 188
struct fsl_ssi_soc_data {
	bool imx;
189
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
190 191 192 193
	bool offline_config;
	u32 sisr_write_mask;
};

194 195 196
/**
 * fsl_ssi_private: per-SSI private data
 *
M
Markus Pargmann 已提交
197
 * @reg: Pointer to the regmap registers
198
 * @irq: IRQ of this SSI
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
 * @i2s_mode: i2s and network mode configuration of the device. Is used to
 * switch between normal and i2s/network mode
 * mode depending on the number of channels
 * @use_dma: DMA is used or FIQ with stream filter
 * @use_dual_fifo: DMA with support for both FIFOs used
 * @fifo_deph: Depth of the SSI FIFOs
 * @rxtx_reg_val: Specific register settings for receive/transmit configuration
 *
 * @clk: SSI clock
 * @baudclk: SSI baud clock for master mode
 * @baudclk_streams: Active streams that are using baudclk
 * @bitclk_freq: bitclock frequency set by .set_dai_sysclk
 *
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
 * @pdev: Pointer to pdev used for deprecated fsl-ssi sound card
 *
 * @dbg_stats: Debugging statistics
 *
225
 * @soc: SoC specific data
226 227
 */
struct fsl_ssi_private {
M
Markus Pargmann 已提交
228
	struct regmap *regs;
229
	int irq;
230
	struct snd_soc_dai_driver cpu_dai_drv;
231

232 233
	unsigned int dai_fmt;
	u8 i2s_mode;
234
	bool use_dma;
235
	bool use_dual_fifo;
236
	bool has_ipg_clk_name;
237 238 239
	unsigned int fifo_depth;
	struct fsl_ssi_rxtx_reg_val rxtx_reg_val;

240
	struct clk *clk;
241
	struct clk *baudclk;
242
	unsigned int baudclk_streams;
243
	unsigned int bitclk_freq;
244

245
	/* regcache for volatile regs */
246
	u32 regcache_sfcsr;
247
	u32 regcache_sacnt;
248

249
	/* DMA params */
250 251
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
252 253 254
	dma_addr_t ssi_phys;

	/* params for non-dma FIQ stream filtered mode */
255
	struct imx_pcm_fiq_params fiq_params;
256 257 258 259

	/* Used when using fsl-ssi as sound-card. This is only used by ppc and
	 * should be replaced with simple-sound-card. */
	struct platform_device *pdev;
260

261
	struct fsl_ssi_dbg dbg_stats;
262

263
	const struct fsl_ssi_soc_data *soc;
264
	struct device *dev;
265
};
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282

/*
 * imx51 and later SoCs have a slightly different IP that allows the
 * SSI configuration while the SSI unit is running.
 *
 * More important, it is necessary on those SoCs to configure the
 * sperate TX/RX DMA bits just before starting the stream
 * (fsl_ssi_trigger). The SDMA unit has to be configured before fsl_ssi
 * sends any DMA requests to the SDMA unit, otherwise it is not defined
 * how the SDMA unit handles the DMA request.
 *
 * SDMA units are present on devices starting at imx35 but the imx35
 * reference manual states that the DMA bits should not be changed
 * while the SSI unit is running (SSIEN). So we support the necessary
 * online configuration of fsl-ssi starting at imx51.
 */

283 284 285 286 287 288 289 290 291 292
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
	.sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
			CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
			CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
293
	.imx21regs = true,
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
	.sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
			CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
			CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
	.sisr_write_mask = CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
		CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

static bool fsl_ssi_is_ac97(struct fsl_ssi_private *ssi_private)
{
324 325
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
		SND_SOC_DAIFMT_AC97;
326 327
}

328 329 330 331 332 333
static bool fsl_ssi_is_i2s_master(struct fsl_ssi_private *ssi_private)
{
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
		SND_SOC_DAIFMT_CBS_CFS;
}

334 335 336 337 338
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi_private *ssi_private)
{
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
		SND_SOC_DAIFMT_CBM_CFS;
}
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
/**
 * fsl_ssi_isr: SSI interrupt handler
 *
 * Although it's possible to use the interrupt handler to send and receive
 * data to/from the SSI, we use the DMA instead.  Programming is more
 * complicated, but the performance is much better.
 *
 * This interrupt handler is used only to gather statistics.
 *
 * @irq: IRQ of the SSI device
 * @dev_id: pointer to the ssi_private structure for this SSI device
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
	struct fsl_ssi_private *ssi_private = dev_id;
M
Markus Pargmann 已提交
354
	struct regmap *regs = ssi_private->regs;
355
	__be32 sisr;
356
	__be32 sisr2;
357 358 359 360 361

	/* We got an interrupt, so read the status register to see what we
	   were interrupted for.  We mask it with the Interrupt Enable register
	   so that we only check for events that we're interested in.
	 */
M
Markus Pargmann 已提交
362
	regmap_read(regs, CCSR_SSI_SISR, &sisr);
363

364
	sisr2 = sisr & ssi_private->soc->sisr_write_mask;
365 366
	/* Clear the bits that we set */
	if (sisr2)
M
Markus Pargmann 已提交
367
		regmap_write(regs, CCSR_SSI_SISR, sisr2);
368

369
	fsl_ssi_dbg_isr(&ssi_private->dbg_stats, sisr);
370

371
	return IRQ_HANDLED;
372 373
}

374 375 376 377 378 379
/*
 * Enable/Disable all rx/tx config flags at once.
 */
static void fsl_ssi_rxtx_config(struct fsl_ssi_private *ssi_private,
		bool enable)
{
M
Markus Pargmann 已提交
380
	struct regmap *regs = ssi_private->regs;
381 382 383
	struct fsl_ssi_rxtx_reg_val *vals = &ssi_private->rxtx_reg_val;

	if (enable) {
M
Markus Pargmann 已提交
384 385 386 387 388 389 390 391 392
		regmap_update_bits(regs, CCSR_SSI_SIER,
				vals->rx.sier | vals->tx.sier,
				vals->rx.sier | vals->tx.sier);
		regmap_update_bits(regs, CCSR_SSI_SRCR,
				vals->rx.srcr | vals->tx.srcr,
				vals->rx.srcr | vals->tx.srcr);
		regmap_update_bits(regs, CCSR_SSI_STCR,
				vals->rx.stcr | vals->tx.stcr,
				vals->rx.stcr | vals->tx.stcr);
393
	} else {
M
Markus Pargmann 已提交
394 395 396 397 398 399
		regmap_update_bits(regs, CCSR_SSI_SRCR,
				vals->rx.srcr | vals->tx.srcr, 0);
		regmap_update_bits(regs, CCSR_SSI_STCR,
				vals->rx.stcr | vals->tx.stcr, 0);
		regmap_update_bits(regs, CCSR_SSI_SIER,
				vals->rx.sier | vals->tx.sier, 0);
400 401 402
	}
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
/*
 * Clear RX or TX FIFO to remove samples from the previous
 * stream session which may be still present in the FIFO and
 * may introduce bad samples and/or channel slipping.
 *
 * Note: The SOR is not documented in recent IMX datasheet, but
 * is described in IMX51 reference manual at section 56.3.3.15.
 */
static void fsl_ssi_fifo_clear(struct fsl_ssi_private *ssi_private,
		bool is_rx)
{
	if (is_rx) {
		regmap_update_bits(ssi_private->regs, CCSR_SSI_SOR,
			CCSR_SSI_SOR_RX_CLR, CCSR_SSI_SOR_RX_CLR);
	} else {
		regmap_update_bits(ssi_private->regs, CCSR_SSI_SOR,
			CCSR_SSI_SOR_TX_CLR, CCSR_SSI_SOR_TX_CLR);
	}
}

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
/*
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

443 444 445 446 447 448 449
/*
 * Enable/Disable a ssi configuration. You have to pass either
 * ssi_private->rxtx_reg_val.rx or tx as vals parameter.
 */
static void fsl_ssi_config(struct fsl_ssi_private *ssi_private, bool enable,
		struct fsl_ssi_reg_val *vals)
{
M
Markus Pargmann 已提交
450
	struct regmap *regs = ssi_private->regs;
451
	struct fsl_ssi_reg_val *avals;
M
Markus Pargmann 已提交
452 453
	int nr_active_streams;
	u32 scr_val;
454 455
	int keep_active;

M
Markus Pargmann 已提交
456 457 458 459 460
	regmap_read(regs, CCSR_SSI_SCR, &scr_val);

	nr_active_streams = !!(scr_val & CCSR_SSI_SCR_TE) +
				!!(scr_val & CCSR_SSI_SCR_RE);

461 462 463 464
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
465 466 467 468 469 470 471 472 473 474

	/* Find the other direction values rx or tx which we do not want to
	 * modify */
	if (&ssi_private->rxtx_reg_val.rx == vals)
		avals = &ssi_private->rxtx_reg_val.tx;
	else
		avals = &ssi_private->rxtx_reg_val.rx;

	/* If vals should be disabled, start with disabling the unit */
	if (!enable) {
475 476
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
				keep_active);
M
Markus Pargmann 已提交
477
		regmap_update_bits(regs, CCSR_SSI_SCR, scr, 0);
478 479 480 481 482 483 484
	}

	/*
	 * We are running on a SoC which does not support online SSI
	 * reconfiguration, so we have to enable all necessary flags at once
	 * even if we do not use them later (capture and playback configuration)
	 */
485
	if (ssi_private->soc->offline_config) {
486
		if ((enable && !nr_active_streams) ||
487
				(!enable && !keep_active))
488 489 490 491 492 493 494 495 496 497
			fsl_ssi_rxtx_config(ssi_private, enable);

		goto config_done;
	}

	/*
	 * Configure single direction units while the SSI unit is running
	 * (online configuration)
	 */
	if (enable) {
498 499
		fsl_ssi_fifo_clear(ssi_private, vals->scr & CCSR_SSI_SCR_RE);

M
Markus Pargmann 已提交
500 501
		regmap_update_bits(regs, CCSR_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, CCSR_SSI_STCR, vals->stcr, vals->stcr);
502
		regmap_update_bits(regs, CCSR_SSI_SIER, vals->sier, vals->sier);
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
		 * Disabling the necessary flags for one of rx/tx while the
		 * other stream is active is a little bit more difficult. We
		 * have to disable only those flags that differ between both
		 * streams (rx XOR tx) and that are set in the stream that is
		 * disabled now. Otherwise we could alter flags of the other
		 * stream
		 */

		/* These assignments are simply vals without bits set in avals*/
518 519 520 521 522 523
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
				keep_active);
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
				keep_active);
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
				keep_active);
524

M
Markus Pargmann 已提交
525 526 527
		regmap_update_bits(regs, CCSR_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, CCSR_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, CCSR_SSI_SIER, sier, 0);
528 529 530 531
	}

config_done:
	/* Enabling of subunits is done after configuration */
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	if (enable) {
		if (ssi_private->use_dma && (vals->scr & CCSR_SSI_SCR_TE)) {
			/*
			 * Be sure the Tx FIFO is filled when TE is set.
			 * Otherwise, there are some chances to start the
			 * playback with some void samples inserted first,
			 * generating a channel slip.
			 *
			 * First, SSIEN must be set, to let the FIFO be filled.
			 *
			 * Notes:
			 * - Limit this fix to the DMA case until FIQ cases can
			 *   be tested.
			 * - Limit the length of the busy loop to not lock the
			 *   system too long, even if 1-2 loops are sufficient
			 *   in general.
			 */
			int i;
			int max_loop = 100;
			regmap_update_bits(regs, CCSR_SSI_SCR,
					CCSR_SSI_SCR_SSIEN, CCSR_SSI_SCR_SSIEN);
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
				regmap_read(regs, CCSR_SSI_SFCSR, &sfcsr);
				if (CCSR_SSI_SFCSR_TFCNT0(sfcsr))
					break;
			}
			if (i == max_loop) {
				dev_err(ssi_private->dev,
					"Timeout waiting TX FIFO filling\n");
			}
		}
M
Markus Pargmann 已提交
564
		regmap_update_bits(regs, CCSR_SSI_SCR, vals->scr, vals->scr);
565
	}
566 567 568 569 570 571 572 573 574 575 576 577 578
}


static void fsl_ssi_rx_config(struct fsl_ssi_private *ssi_private, bool enable)
{
	fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.rx);
}

static void fsl_ssi_tx_config(struct fsl_ssi_private *ssi_private, bool enable)
{
	fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.tx);
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
/*
 * Setup rx/tx register values used to enable/disable the streams. These will
 * be used later in fsl_ssi_config to setup the streams without the need to
 * check for all different SSI modes.
 */
static void fsl_ssi_setup_reg_vals(struct fsl_ssi_private *ssi_private)
{
	struct fsl_ssi_rxtx_reg_val *reg = &ssi_private->rxtx_reg_val;

	reg->rx.sier = CCSR_SSI_SIER_RFF0_EN;
	reg->rx.srcr = CCSR_SSI_SRCR_RFEN0;
	reg->rx.scr = 0;
	reg->tx.sier = CCSR_SSI_SIER_TFE0_EN;
	reg->tx.stcr = CCSR_SSI_STCR_TFEN0;
	reg->tx.scr = 0;

595
	if (!fsl_ssi_is_ac97(ssi_private)) {
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
		reg->rx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_RE;
		reg->rx.sier |= CCSR_SSI_SIER_RFF0_EN;
		reg->tx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE;
		reg->tx.sier |= CCSR_SSI_SIER_TFE0_EN;
	}

	if (ssi_private->use_dma) {
		reg->rx.sier |= CCSR_SSI_SIER_RDMAE;
		reg->tx.sier |= CCSR_SSI_SIER_TDMAE;
	} else {
		reg->rx.sier |= CCSR_SSI_SIER_RIE;
		reg->tx.sier |= CCSR_SSI_SIER_TIE;
	}

	reg->rx.sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	reg->tx.sier |= FSLSSI_SIER_DBG_TX_FLAGS;
}

614 615
static void fsl_ssi_setup_ac97(struct fsl_ssi_private *ssi_private)
{
M
Markus Pargmann 已提交
616
	struct regmap *regs = ssi_private->regs;
617 618 619 620

	/*
	 * Setup the clock control register
	 */
M
Markus Pargmann 已提交
621 622 623 624
	regmap_write(regs, CCSR_SSI_STCCR,
			CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
	regmap_write(regs, CCSR_SSI_SRCCR,
			CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
625 626 627 628

	/*
	 * Enable AC97 mode and startup the SSI
	 */
M
Markus Pargmann 已提交
629 630
	regmap_write(regs, CCSR_SSI_SACNT,
			CCSR_SSI_SACNT_AC97EN | CCSR_SSI_SACNT_FV);
631 632 633 634 635 636

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
	if (!ssi_private->soc->imx21regs) {
		regmap_write(regs, CCSR_SSI_SACCDIS, 0xff);
		regmap_write(regs, CCSR_SSI_SACCEN, 0x300);
	}
637 638 639 640 641

	/*
	 * Enable SSI, Transmit and Receive. AC97 has to communicate with the
	 * codec before a stream is started.
	 */
M
Markus Pargmann 已提交
642 643 644
	regmap_update_bits(regs, CCSR_SSI_SCR,
			CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE,
			CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE);
645

M
Markus Pargmann 已提交
646
	regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_WAIT(3));
647 648
}

649 650 651 652 653 654 655 656
/**
 * fsl_ssi_startup: create a new substream
 *
 * This is the first function called when a stream is opened.
 *
 * If this is the first stream open, then grab the IRQ and program most of
 * the SSI registers.
 */
657 658
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
659 660
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
661 662
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);
663 664 665 666 667
	int ret;

	ret = clk_prepare_enable(ssi_private->clk);
	if (ret)
		return ret;
668

669 670 671 672 673 674 675 676 677
	/* When using dual fifo mode, it is safer to ensure an even period
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
	if (ssi_private->use_dual_fifo)
		snd_pcm_hw_constraint_step(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);

678 679 680
	return 0;
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
/**
 * fsl_ssi_shutdown: shutdown the SSI
 *
 */
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
				struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);

	clk_disable_unprepare(ssi_private->clk);

}

696
/**
697
 * fsl_ssi_set_bclk - configure Digital Audio Interface bit clock
698 699 700 701 702 703 704
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
 * freq: Output BCLK frequency = samplerate * 32 (fixed) * channels
 * dir: SND_SOC_CLOCK_OUT -> TxBCLK, SND_SOC_CLOCK_IN -> RxBCLK.
 */
705 706 707
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai,
		struct snd_pcm_hw_params *hw_params)
708 709
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
710
	struct regmap *regs = ssi_private->regs;
711 712
	int synchronous = ssi_private->cpu_dai_drv.symmetric_rates, ret;
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
713
	unsigned long clkrate, baudrate, tmprate;
714
	u64 sub, savesub = 100000;
715
	unsigned int freq;
716
	bool baudclk_is_used;
717 718 719 720 721 722

	/* Prefer the explicitly set bitclock frequency */
	if (ssi_private->bitclk_freq)
		freq = ssi_private->bitclk_freq;
	else
		freq = params_channels(hw_params) * 32 * params_rate(hw_params);
723 724 725 726 727

	/* Don't apply it to any non-baudclk circumstance */
	if (IS_ERR(ssi_private->baudclk))
		return -EINVAL;

728 729 730 731 732 733 734 735 736
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
	if (freq * 5 > clk_get_rate(ssi_private->clk)) {
		dev_err(cpu_dai->dev, "bitclk > ipgclk/5\n");
		return -EINVAL;
	}

737 738
	baudclk_is_used = ssi_private->baudclk_streams & ~(BIT(substream->stream));

739 740 741 742 743 744 745
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
746
		tmprate = freq * factor * (i + 1);
747 748 749 750 751

		if (baudclk_is_used)
			clkrate = clk_get_rate(ssi_private->baudclk);
		else
			clkrate = clk_round_rate(ssi_private->baudclk, tmprate);
752

753 754
		clkrate /= factor;
		afreq = clkrate / (i + 1);
755 756 757 758 759 760 761 762 763 764 765 766 767 768

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

769
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
		dev_err(cpu_dai->dev, "failed to handle the required sysclk\n");
		return -EINVAL;
	}

	stccr = CCSR_SSI_SxCCR_PM(pm + 1) | (div2 ? CCSR_SSI_SxCCR_DIV2 : 0) |
		(psr ? CCSR_SSI_SxCCR_PSR : 0);
	mask = CCSR_SSI_SxCCR_PM_MASK | CCSR_SSI_SxCCR_DIV2 |
		CCSR_SSI_SxCCR_PSR;

791
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
M
Markus Pargmann 已提交
792
		regmap_update_bits(regs, CCSR_SSI_STCCR, mask, stccr);
793
	else
M
Markus Pargmann 已提交
794
		regmap_update_bits(regs, CCSR_SSI_SRCCR, mask, stccr);
795

796
	if (!baudclk_is_used) {
797 798 799 800 801 802 803 804 805 806
		ret = clk_set_rate(ssi_private->baudclk, baudrate);
		if (ret) {
			dev_err(cpu_dai->dev, "failed to set baudclk rate\n");
			return -EINVAL;
		}
	}

	return 0;
}

807 808 809 810 811 812 813 814 815 816
static int fsl_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);

	ssi_private->bitclk_freq = freq;

	return 0;
}

817
/**
818
 * fsl_ssi_hw_params - program the sample size
819 820 821 822 823 824 825 826 827 828 829
 *
 * Most of the SSI registers have been programmed in the startup function,
 * but the word length must be programmed here.  Unfortunately, programming
 * the SxCCR.WL bits requires the SSI to be temporarily disabled.  This can
 * cause a problem with supporting simultaneous playback and capture.  If
 * the SSI is already playing a stream, then that stream may be temporarily
 * stopped when you start capture.
 *
 * Note: The SxCCR.DC and SxCCR.PM bits are only used if the SSI is the
 * clock master.
 */
830 831
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
	struct snd_pcm_hw_params *hw_params, struct snd_soc_dai *cpu_dai)
832
{
833
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
834
	struct regmap *regs = ssi_private->regs;
835
	unsigned int channels = params_channels(hw_params);
836
	unsigned int sample_size = params_width(hw_params);
837
	u32 wl = CCSR_SSI_SxCCR_WL(sample_size);
838
	int ret;
M
Markus Pargmann 已提交
839 840 841 842 843
	u32 scr_val;
	int enabled;

	regmap_read(regs, CCSR_SSI_SCR, &scr_val);
	enabled = scr_val & CCSR_SSI_SCR_SSIEN;
844

845 846 847 848 849 850
	/*
	 * If we're in synchronous mode, and the SSI is already enabled,
	 * then STCCR is already set properly.
	 */
	if (enabled && ssi_private->cpu_dai_drv.symmetric_rates)
		return 0;
851

852 853 854 855
	if (fsl_ssi_is_i2s_master(ssi_private)) {
		ret = fsl_ssi_set_bclk(substream, cpu_dai, hw_params);
		if (ret)
			return ret;
856 857 858 859 860 861 862 863 864

		/* Do not enable the clock if it is already enabled */
		if (!(ssi_private->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi_private->baudclk);
			if (ret)
				return ret;

			ssi_private->baudclk_streams |= BIT(substream->stream);
		}
865 866
	}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
	if (!fsl_ssi_is_ac97(ssi_private)) {
		u8 i2smode;
		/*
		 * Switch to normal net mode in order to have a frame sync
		 * signal every 32 bits instead of 16 bits
		 */
		if (fsl_ssi_is_i2s_cbm_cfs(ssi_private) && sample_size == 16)
			i2smode = CCSR_SSI_SCR_I2S_MODE_NORMAL |
				CCSR_SSI_SCR_NET;
		else
			i2smode = ssi_private->i2s_mode;

		regmap_update_bits(regs, CCSR_SSI_SCR,
				CCSR_SSI_SCR_NET | CCSR_SSI_SCR_I2S_MODE_MASK,
				channels == 1 ? 0 : i2smode);
	}

884 885 886 887 888 889 890 891 892
	/*
	 * FIXME: The documentation says that SxCCR[WL] should not be
	 * modified while the SSI is enabled.  The only time this can
	 * happen is if we're trying to do simultaneous playback and
	 * capture in asynchronous mode.  Unfortunately, I have been enable
	 * to get that to work at all on the P1022DS.  Therefore, we don't
	 * bother to disable/enable the SSI when setting SxCCR[WL], because
	 * the SSI will stop anyway.  Maybe one day, this will get fixed.
	 */
893

894 895 896
	/* In synchronous mode, the SSI uses STCCR for capture */
	if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
	    ssi_private->cpu_dai_drv.symmetric_rates)
M
Markus Pargmann 已提交
897 898
		regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_WL_MASK,
				wl);
899
	else
M
Markus Pargmann 已提交
900 901
		regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_WL_MASK,
				wl);
902 903 904 905

	return 0;
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);

	if (fsl_ssi_is_i2s_master(ssi_private) &&
			ssi_private->baudclk_streams & BIT(substream->stream)) {
		clk_disable_unprepare(ssi_private->baudclk);
		ssi_private->baudclk_streams &= ~BIT(substream->stream);
	}

	return 0;
}

922 923 924
static int _fsl_ssi_set_dai_fmt(struct device *dev,
				struct fsl_ssi_private *ssi_private,
				unsigned int fmt)
925
{
M
Markus Pargmann 已提交
926
	struct regmap *regs = ssi_private->regs;
927
	u32 strcr = 0, stcr, srcr, scr, mask;
928 929
	u8 wm;

930 931
	ssi_private->dai_fmt = fmt;

932
	if (fsl_ssi_is_i2s_master(ssi_private) && IS_ERR(ssi_private->baudclk)) {
933
		dev_err(dev, "baudclk is missing which is necessary for master mode\n");
934 935 936
		return -EINVAL;
	}

937
	fsl_ssi_setup_reg_vals(ssi_private);
938

M
Markus Pargmann 已提交
939 940
	regmap_read(regs, CCSR_SSI_SCR, &scr);
	scr &= ~(CCSR_SSI_SCR_SYN | CCSR_SSI_SCR_I2S_MODE_MASK);
941
	scr |= CCSR_SSI_SCR_SYNC_TX_FS;
942 943 944 945

	mask = CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR |
		CCSR_SSI_STCR_TSCKP | CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TFSL |
		CCSR_SSI_STCR_TEFS;
M
Markus Pargmann 已提交
946 947 948 949
	regmap_read(regs, CCSR_SSI_STCR, &stcr);
	regmap_read(regs, CCSR_SSI_SRCR, &srcr);
	stcr &= ~mask;
	srcr &= ~mask;
950

951
	ssi_private->i2s_mode = CCSR_SSI_SCR_NET;
952 953 954
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
955
		case SND_SOC_DAIFMT_CBM_CFS:
956
		case SND_SOC_DAIFMT_CBS_CFS:
957
			ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_MASTER;
M
Markus Pargmann 已提交
958 959 960 961 962 963
			regmap_update_bits(regs, CCSR_SSI_STCCR,
					CCSR_SSI_SxCCR_DC_MASK,
					CCSR_SSI_SxCCR_DC(2));
			regmap_update_bits(regs, CCSR_SSI_SRCCR,
					CCSR_SSI_SxCCR_DC_MASK,
					CCSR_SSI_SxCCR_DC(2));
964 965
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
966
			ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_SLAVE;
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
		strcr |= CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
		strcr |= CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TSCKP;
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
		strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
		strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0;
		break;
990
	case SND_SOC_DAIFMT_AC97:
991
		ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_NORMAL;
992
		break;
993 994 995
	default:
		return -EINVAL;
	}
996
	scr |= ssi_private->i2s_mode;
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
		strcr ^= CCSR_SSI_STCR_TSCKP;
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
		strcr ^= CCSR_SSI_STCR_TFSI;
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
		strcr ^= CCSR_SSI_STCR_TSCKP;
		strcr ^= CCSR_SSI_STCR_TFSI;
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		strcr |= CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR;
		scr |= CCSR_SSI_SCR_SYS_CLK_EN;
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
		scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
		break;
1029 1030 1031 1032 1033
	case SND_SOC_DAIFMT_CBM_CFS:
		strcr &= ~CCSR_SSI_STCR_TXDIR;
		strcr |= CCSR_SSI_STCR_TFDIR;
		scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
		break;
1034
	default:
1035 1036
		if (!fsl_ssi_is_ac97(ssi_private))
			return -EINVAL;
1037 1038 1039 1040 1041
	}

	stcr |= strcr;
	srcr |= strcr;

1042 1043 1044
	if (ssi_private->cpu_dai_drv.symmetric_rates
			|| fsl_ssi_is_ac97(ssi_private)) {
		/* Need to clear RXDIR when using SYNC or AC97 mode */
1045 1046 1047 1048
		srcr &= ~CCSR_SSI_SRCR_RXDIR;
		scr |= CCSR_SSI_SCR_SYN;
	}

M
Markus Pargmann 已提交
1049 1050 1051
	regmap_write(regs, CCSR_SSI_STCR, stcr);
	regmap_write(regs, CCSR_SSI_SRCR, srcr);
	regmap_write(regs, CCSR_SSI_SCR, scr);
1052

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	/*
	 * Set the watermark for transmit FIFI 0 and receive FIFO 0. We don't
	 * use FIFO 1. We program the transmit water to signal a DMA transfer
	 * if there are only two (or fewer) elements left in the FIFO. Two
	 * elements equals one frame (left channel, right channel). This value,
	 * however, depends on the depth of the transmit buffer.
	 *
	 * We set the watermark on the same level as the DMA burstsize.  For
	 * fiq it is probably better to use the biggest possible watermark
	 * size.
	 */
	if (ssi_private->use_dma)
		wm = ssi_private->fifo_depth - 2;
	else
		wm = ssi_private->fifo_depth;

M
Markus Pargmann 已提交
1069 1070 1071
	regmap_write(regs, CCSR_SSI_SFCSR,
			CCSR_SSI_SFCSR_TFWM0(wm) | CCSR_SSI_SFCSR_RFWM0(wm) |
			CCSR_SSI_SFCSR_TFWM1(wm) | CCSR_SSI_SFCSR_RFWM1(wm));
1072 1073

	if (ssi_private->use_dual_fifo) {
M
Markus Pargmann 已提交
1074
		regmap_update_bits(regs, CCSR_SSI_SRCR, CCSR_SSI_SRCR_RFEN1,
1075
				CCSR_SSI_SRCR_RFEN1);
M
Markus Pargmann 已提交
1076
		regmap_update_bits(regs, CCSR_SSI_STCR, CCSR_SSI_STCR_TFEN1,
1077
				CCSR_SSI_STCR_TFEN1);
M
Markus Pargmann 已提交
1078
		regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_TCH_EN,
1079 1080 1081
				CCSR_SSI_SCR_TCH_EN);
	}

1082
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1083 1084
		fsl_ssi_setup_ac97(ssi_private);

1085
	return 0;
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

}

/**
 * fsl_ssi_set_dai_fmt - configure Digital Audio Interface Format.
 */
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);

1096
	return _fsl_ssi_set_dai_fmt(cpu_dai->dev, ssi_private, fmt);
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
}

/**
 * fsl_ssi_set_dai_tdm_slot - set TDM slot number
 *
 * Note: This function can be only called when using SSI as DAI master
 */
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai, u32 tx_mask,
				u32 rx_mask, int slots, int slot_width)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
1108
	struct regmap *regs = ssi_private->regs;
1109 1110 1111
	u32 val;

	/* The slot number should be >= 2 if using Network mode or I2S mode */
M
Markus Pargmann 已提交
1112 1113
	regmap_read(regs, CCSR_SSI_SCR, &val);
	val &= CCSR_SSI_SCR_I2S_MODE_MASK | CCSR_SSI_SCR_NET;
1114 1115 1116 1117 1118
	if (val && slots < 2) {
		dev_err(cpu_dai->dev, "slot number should be >= 2 in I2S or NET\n");
		return -EINVAL;
	}

M
Markus Pargmann 已提交
1119
	regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_DC_MASK,
1120
			CCSR_SSI_SxCCR_DC(slots));
M
Markus Pargmann 已提交
1121
	regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_DC_MASK,
1122 1123 1124 1125 1126
			CCSR_SSI_SxCCR_DC(slots));

	/* The register SxMSKs needs SSI to provide essential clock due to
	 * hardware design. So we here temporarily enable SSI to set them.
	 */
M
Markus Pargmann 已提交
1127 1128 1129 1130
	regmap_read(regs, CCSR_SSI_SCR, &val);
	val &= CCSR_SSI_SCR_SSIEN;
	regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN,
			CCSR_SSI_SCR_SSIEN);
1131

1132 1133
	regmap_write(regs, CCSR_SSI_STMSK, ~tx_mask);
	regmap_write(regs, CCSR_SSI_SRMSK, ~rx_mask);
1134

M
Markus Pargmann 已提交
1135
	regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN, val);
1136 1137 1138 1139

	return 0;
}

1140 1141 1142 1143 1144 1145 1146 1147 1148
/**
 * fsl_ssi_trigger: start and stop the DMA transfer.
 *
 * This function is called by ALSA to start, stop, pause, and resume the DMA
 * transfer of data.
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1149 1150
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1151 1152
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1153
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(rtd->cpu_dai);
M
Markus Pargmann 已提交
1154
	struct regmap *regs = ssi_private->regs;
1155

1156 1157
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1158
	case SNDRV_PCM_TRIGGER_RESUME:
1159
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1160
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1161
			fsl_ssi_tx_config(ssi_private, true);
1162
		else
1163
			fsl_ssi_rx_config(ssi_private, true);
1164 1165 1166
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1167
	case SNDRV_PCM_TRIGGER_SUSPEND:
1168 1169
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1170
			fsl_ssi_tx_config(ssi_private, false);
1171
		else
1172
			fsl_ssi_rx_config(ssi_private, false);
1173 1174 1175 1176 1177 1178
		break;

	default:
		return -EINVAL;
	}

1179
	if (fsl_ssi_is_ac97(ssi_private)) {
1180
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
M
Markus Pargmann 已提交
1181
			regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_TX_CLR);
1182
		else
M
Markus Pargmann 已提交
1183
			regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_RX_CLR);
1184
	}
1185

1186 1187 1188
	return 0;
}

1189 1190 1191 1192
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(dai);

1193
	if (ssi_private->soc->imx && ssi_private->use_dma) {
1194 1195 1196 1197 1198 1199 1200
		dai->playback_dma_data = &ssi_private->dma_params_tx;
		dai->capture_dma_data = &ssi_private->dma_params_rx;
	}

	return 0;
}

1201
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1202
	.startup	= fsl_ssi_startup,
1203
	.shutdown       = fsl_ssi_shutdown,
1204
	.hw_params	= fsl_ssi_hw_params,
1205
	.hw_free	= fsl_ssi_hw_free,
1206 1207 1208
	.set_fmt	= fsl_ssi_set_dai_fmt,
	.set_sysclk	= fsl_ssi_set_dai_sysclk,
	.set_tdm_slot	= fsl_ssi_set_dai_tdm_slot,
1209 1210 1211
	.trigger	= fsl_ssi_trigger,
};

1212 1213
/* Template for the CPU dai driver structure */
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1214
	.probe = fsl_ssi_dai_probe,
1215
	.playback = {
1216
		.stream_name = "CPU-Playback",
1217
		.channels_min = 1,
1218
		.channels_max = 32,
1219 1220 1221 1222
		.rates = FSLSSI_I2S_RATES,
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1223
		.stream_name = "CPU-Capture",
1224
		.channels_min = 1,
1225
		.channels_max = 32,
1226 1227 1228
		.rates = FSLSSI_I2S_RATES,
		.formats = FSLSSI_I2S_FORMATS,
	},
1229
	.ops = &fsl_ssi_dai_ops,
1230 1231
};

1232 1233 1234 1235
static const struct snd_soc_component_driver fsl_ssi_component = {
	.name		= "fsl-ssi",
};

1236
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1237
	.bus_control = true,
1238
	.probe = fsl_ssi_dai_probe,
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
		.formats = SNDRV_PCM_FMTBIT_S16_LE,
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
		.formats = SNDRV_PCM_FMTBIT_S16_LE,
	},
1253
	.ops = &fsl_ssi_dai_ops,
1254 1255 1256 1257 1258
};


static struct fsl_ssi_private *fsl_ac97_data;

1259
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1260 1261
		unsigned short val)
{
M
Markus Pargmann 已提交
1262
	struct regmap *regs = fsl_ac97_data->regs;
1263 1264
	unsigned int lreg;
	unsigned int lval;
1265
	int ret;
1266 1267 1268 1269

	if (reg > 0x7f)
		return;

1270 1271 1272 1273 1274 1275
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
		return;
	}
1276 1277

	lreg = reg <<  12;
M
Markus Pargmann 已提交
1278
	regmap_write(regs, CCSR_SSI_SACADD, lreg);
1279 1280

	lval = val << 4;
M
Markus Pargmann 已提交
1281
	regmap_write(regs, CCSR_SSI_SACDAT, lval);
1282

M
Markus Pargmann 已提交
1283
	regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
1284 1285
			CCSR_SSI_SACNT_WR);
	udelay(100);
1286 1287

	clk_disable_unprepare(fsl_ac97_data->clk);
1288 1289
}

1290
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1291 1292
		unsigned short reg)
{
M
Markus Pargmann 已提交
1293
	struct regmap *regs = fsl_ac97_data->regs;
1294 1295

	unsigned short val = -1;
M
Markus Pargmann 已提交
1296
	u32 reg_val;
1297
	unsigned int lreg;
1298 1299 1300 1301 1302 1303 1304 1305
	int ret;

	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 read clk_prepare_enable failed: %d\n",
			ret);
		return -1;
	}
1306 1307

	lreg = (reg & 0x7f) <<  12;
M
Markus Pargmann 已提交
1308 1309
	regmap_write(regs, CCSR_SSI_SACADD, lreg);
	regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
1310 1311 1312 1313
			CCSR_SSI_SACNT_RD);

	udelay(100);

M
Markus Pargmann 已提交
1314 1315
	regmap_read(regs, CCSR_SSI_SACDAT, &reg_val);
	val = (reg_val >> 4) & 0xffff;
1316

1317 1318
	clk_disable_unprepare(fsl_ac97_data->clk);

1319 1320 1321 1322 1323 1324 1325 1326
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
	.read		= fsl_ssi_ac97_read,
	.write		= fsl_ssi_ac97_write,
};

1327
/**
1328
 * Make every character in a string lower-case
1329
 */
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
static void make_lowercase(char *s)
{
	char *p = s;
	char c;

	while ((c = *p)) {
		if ((c >= 'A') && (c <= 'Z'))
			*p = c + ('a' - 'A');
		p++;
	}
}

1342
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1343
		struct fsl_ssi_private *ssi_private, void __iomem *iomem)
1344 1345
{
	struct device_node *np = pdev->dev.of_node;
1346
	u32 dmas[4];
1347 1348
	int ret;

1349 1350 1351 1352
	if (ssi_private->has_ipg_clk_name)
		ssi_private->clk = devm_clk_get(&pdev->dev, "ipg");
	else
		ssi_private->clk = devm_clk_get(&pdev->dev, NULL);
1353 1354 1355 1356 1357 1358
	if (IS_ERR(ssi_private->clk)) {
		ret = PTR_ERR(ssi_private->clk);
		dev_err(&pdev->dev, "could not get clock: %d\n", ret);
		return ret;
	}

1359 1360 1361 1362 1363 1364
	if (!ssi_private->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi_private->clk);
		if (ret) {
			dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
			return ret;
		}
1365 1366
	}

1367
	/* For those SLAVE implementations, we ignore non-baudclk cases
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
	 * and, instead, abandon MASTER mode that needs baud clock.
	 */
	ssi_private->baudclk = devm_clk_get(&pdev->dev, "baud");
	if (IS_ERR(ssi_private->baudclk))
		dev_dbg(&pdev->dev, "could not get baud clock: %ld\n",
			 PTR_ERR(ssi_private->baudclk));

	/*
	 * We have burstsize be "fifo_depth - 2" to match the SSI
	 * watermark setting in fsl_ssi_startup().
	 */
	ssi_private->dma_params_tx.maxburst = ssi_private->fifo_depth - 2;
	ssi_private->dma_params_rx.maxburst = ssi_private->fifo_depth - 2;
M
Markus Pargmann 已提交
1381 1382
	ssi_private->dma_params_tx.addr = ssi_private->ssi_phys + CCSR_SSI_STX0;
	ssi_private->dma_params_rx.addr = ssi_private->ssi_phys + CCSR_SSI_SRX0;
1383

1384
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1385
	if (ssi_private->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
1386 1387 1388 1389 1390 1391 1392 1393
		ssi_private->use_dual_fifo = true;
		/* When using dual fifo mode, we need to keep watermark
		 * as even numbers due to dma script limitation.
		 */
		ssi_private->dma_params_tx.maxburst &= ~0x1;
		ssi_private->dma_params_rx.maxburst &= ~0x1;
	}

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	if (!ssi_private->use_dma) {

		/*
		 * Some boards use an incompatible codec. To get it
		 * working, we are using imx-fiq-pcm-audio, that
		 * can handle those codecs. DMA is not possible in this
		 * situation.
		 */

		ssi_private->fiq_params.irq = ssi_private->irq;
		ssi_private->fiq_params.base = iomem;
		ssi_private->fiq_params.dma_params_rx =
			&ssi_private->dma_params_rx;
		ssi_private->fiq_params.dma_params_tx =
			&ssi_private->dma_params_tx;

		ret = imx_pcm_fiq_init(pdev, &ssi_private->fiq_params);
		if (ret)
			goto error_pcm;
	} else {
1414
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1415 1416 1417 1418
		if (ret)
			goto error_pcm;
	}

1419
	return 0;
1420 1421 1422

error_pcm:

1423 1424
	if (!ssi_private->has_ipg_clk_name)
		clk_disable_unprepare(ssi_private->clk);
1425
	return ret;
1426 1427 1428 1429 1430
}

static void fsl_ssi_imx_clean(struct platform_device *pdev,
		struct fsl_ssi_private *ssi_private)
{
1431 1432
	if (!ssi_private->use_dma)
		imx_pcm_fiq_exit(pdev);
1433 1434
	if (!ssi_private->has_ipg_clk_name)
		clk_disable_unprepare(ssi_private->clk);
1435 1436
}

1437
static int fsl_ssi_probe(struct platform_device *pdev)
1438 1439 1440
{
	struct fsl_ssi_private *ssi_private;
	int ret = 0;
1441
	struct device_node *np = pdev->dev.of_node;
1442
	const struct of_device_id *of_id;
1443
	const char *p, *sprop;
1444
	const uint32_t *iprop;
1445
	struct resource *res;
M
Markus Pargmann 已提交
1446
	void __iomem *iomem;
1447
	char name[64];
1448
	struct regmap_config regconfig = fsl_ssi_regconfig;
1449

1450
	of_id = of_match_device(fsl_ssi_ids, &pdev->dev);
1451
	if (!of_id || !of_id->data)
1452 1453
		return -EINVAL;

1454 1455
	ssi_private = devm_kzalloc(&pdev->dev, sizeof(*ssi_private),
			GFP_KERNEL);
1456
	if (!ssi_private) {
1457
		dev_err(&pdev->dev, "could not allocate DAI object\n");
1458
		return -ENOMEM;
1459 1460
	}

1461
	ssi_private->soc = of_id->data;
1462
	ssi_private->dev = &pdev->dev;
1463

1464 1465 1466 1467 1468 1469
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
			ssi_private->dai_fmt = SND_SOC_DAIFMT_AC97;
	}

1470 1471 1472
	ssi_private->use_dma = !of_property_read_bool(np,
			"fsl,fiq-stream-filter");

1473
	if (fsl_ssi_is_ac97(ssi_private)) {
1474 1475 1476 1477 1478
		memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_ac97_dai,
				sizeof(fsl_ssi_ac97_dai));

		fsl_ac97_data = ssi_private;

1479 1480 1481 1482 1483
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
			dev_err(&pdev->dev, "could not set AC'97 ops\n");
			return ret;
		}
1484 1485 1486 1487 1488
	} else {
		/* Initialize this copy of the CPU DAI driver structure */
		memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_dai_template,
		       sizeof(fsl_ssi_dai_template));
	}
1489
	ssi_private->cpu_dai_drv.name = dev_name(&pdev->dev);
1490

1491 1492 1493 1494 1495
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iomem = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
	ssi_private->ssi_phys = res->start;
M
Markus Pargmann 已提交
1496

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	if (ssi_private->soc->imx21regs) {
		/*
		 * According to datasheet imx21-class SSI
		 * don't have SACC{ST,EN,DIS} regs.
		 */
		regconfig.max_register = CCSR_SSI_SRMSK;
		regconfig.num_reg_defaults_raw =
			CCSR_SSI_SRMSK / sizeof(uint32_t) + 1;
	}

1507 1508 1509 1510
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
		ssi_private->has_ipg_clk_name = false;
		ssi_private->regs = devm_regmap_init_mmio(&pdev->dev, iomem,
1511
			&regconfig);
1512 1513 1514
	} else {
		ssi_private->has_ipg_clk_name = true;
		ssi_private->regs = devm_regmap_init_mmio_clk(&pdev->dev,
1515
			"ipg", iomem, &regconfig);
1516
	}
M
Markus Pargmann 已提交
1517 1518 1519 1520
	if (IS_ERR(ssi_private->regs)) {
		dev_err(&pdev->dev, "Failed to init register map\n");
		return PTR_ERR(ssi_private->regs);
	}
1521

F
Fabio Estevam 已提交
1522
	ssi_private->irq = platform_get_irq(pdev, 0);
1523
	if (ssi_private->irq < 0) {
1524
		dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
1525
		return ssi_private->irq;
1526 1527
	}

1528
	/* Are the RX and the TX clocks locked? */
1529
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1530 1531 1532
		if (!fsl_ssi_is_ac97(ssi_private))
			ssi_private->cpu_dai_drv.symmetric_rates = 1;

1533 1534 1535
		ssi_private->cpu_dai_drv.symmetric_channels = 1;
		ssi_private->cpu_dai_drv.symmetric_samplebits = 1;
	}
1536

1537 1538 1539
	/* Determine the FIFO depth. */
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1540
		ssi_private->fifo_depth = be32_to_cpup(iprop);
1541 1542 1543 1544
	else
                /* Older 8610 DTs didn't have the fifo-depth property */
		ssi_private->fifo_depth = 8;

1545 1546
	dev_set_drvdata(&pdev->dev, ssi_private);

1547
	if (ssi_private->soc->imx) {
M
Markus Pargmann 已提交
1548
		ret = fsl_ssi_imx_probe(pdev, ssi_private, iomem);
1549
		if (ret)
F
Fabio Estevam 已提交
1550
			return ret;
1551 1552
	}

1553 1554
	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_ssi_component,
					      &ssi_private->cpu_dai_drv, 1);
1555 1556 1557 1558 1559
	if (ret) {
		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
		goto error_asoc_register;
	}

1560
	if (ssi_private->use_dma) {
1561
		ret = devm_request_irq(&pdev->dev, ssi_private->irq,
1562
					fsl_ssi_isr, 0, dev_name(&pdev->dev),
1563 1564 1565 1566
					ssi_private);
		if (ret < 0) {
			dev_err(&pdev->dev, "could not claim irq %u\n",
					ssi_private->irq);
1567
			goto error_asoc_register;
1568
		}
1569 1570
	}

1571
	ret = fsl_ssi_debugfs_create(&ssi_private->dbg_stats, &pdev->dev);
1572
	if (ret)
1573
		goto error_asoc_register;
1574 1575 1576 1577 1578 1579

	/*
	 * If codec-handle property is missing from SSI node, we assume
	 * that the machine driver uses new binding which does not require
	 * SSI driver to trigger machine driver's probe.
	 */
1580
	if (!of_get_property(np, "codec-handle", NULL))
1581 1582
		goto done;

1583
	/* Trigger the machine driver's probe function.  The platform driver
1584
	 * name of the machine driver is taken from /compatible property of the
1585 1586 1587
	 * device tree.  We also pass the address of the CPU DAI driver
	 * structure.
	 */
1588 1589
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1590 1591 1592 1593 1594 1595 1596
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

	ssi_private->pdev =
1597
		platform_device_register_data(&pdev->dev, name, 0, NULL, 0);
1598 1599
	if (IS_ERR(ssi_private->pdev)) {
		ret = PTR_ERR(ssi_private->pdev);
1600
		dev_err(&pdev->dev, "failed to register platform: %d\n", ret);
1601
		goto error_sound_card;
M
Mark Brown 已提交
1602
	}
1603

1604
done:
1605
	if (ssi_private->dai_fmt)
1606 1607
		_fsl_ssi_set_dai_fmt(&pdev->dev, ssi_private,
				     ssi_private->dai_fmt);
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	if (fsl_ssi_is_ac97(ssi_private)) {
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
			dev_err(&pdev->dev, "cannot get SSI index property\n");
			goto error_sound_card;
		}

		ssi_private->pdev =
			platform_device_register_data(NULL,
					"ac97-codec", ssi_idx, NULL, 0);
		if (IS_ERR(ssi_private->pdev)) {
			ret = PTR_ERR(ssi_private->pdev);
			dev_err(&pdev->dev,
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1630
	return 0;
1631

1632
error_sound_card:
1633
	fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
1634

1635
error_asoc_register:
1636
	if (ssi_private->soc->imx)
1637
		fsl_ssi_imx_clean(pdev, ssi_private);
1638

1639
	return ret;
1640 1641
}

1642
static int fsl_ssi_remove(struct platform_device *pdev)
1643
{
1644
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(&pdev->dev);
1645

1646
	fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
1647

1648
	if (ssi_private->pdev)
1649
		platform_device_unregister(ssi_private->pdev);
1650

1651
	if (ssi_private->soc->imx)
1652 1653
		fsl_ssi_imx_clean(pdev, ssi_private);

1654 1655 1656
	if (fsl_ssi_is_ac97(ssi_private))
		snd_soc_set_ac97_ops(NULL);

1657
	return 0;
1658
}
1659

1660 1661 1662 1663 1664 1665 1666 1667
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
	struct regmap *regs = ssi_private->regs;

	regmap_read(regs, CCSR_SSI_SFCSR,
			&ssi_private->regcache_sfcsr);
1668 1669
	regmap_read(regs, CCSR_SSI_SACNT,
			&ssi_private->regcache_sacnt);
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
	struct regmap *regs = ssi_private->regs;

	regcache_cache_only(regs, false);

	regmap_update_bits(regs, CCSR_SSI_SFCSR,
			CCSR_SSI_SFCSR_RFWM1_MASK | CCSR_SSI_SFCSR_TFWM1_MASK |
			CCSR_SSI_SFCSR_RFWM0_MASK | CCSR_SSI_SFCSR_TFWM0_MASK,
			ssi_private->regcache_sfcsr);
1688 1689
	regmap_write(regs, CCSR_SSI_SACNT,
			ssi_private->regcache_sacnt);
1690 1691 1692 1693 1694 1695 1696 1697 1698

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1699
static struct platform_driver fsl_ssi_driver = {
1700 1701 1702
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1703
		.pm = &fsl_ssi_pm,
1704 1705 1706 1707
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1708

1709
module_platform_driver(fsl_ssi_driver);
1710

1711
MODULE_ALIAS("platform:fsl-ssi-dai");
1712 1713
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1714
MODULE_LICENSE("GPL v2");