fsl_ssi.c 45.6 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38 39
#include <linux/device.h>
#include <linux/delay.h>
40
#include <linux/slab.h>
41
#include <linux/spinlock.h>
42
#include <linux/of.h>
43 44
#include <linux/of_address.h>
#include <linux/of_irq.h>
45
#include <linux/of_platform.h>
46 47 48 49 50 51

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
52
#include <sound/dmaengine_pcm.h>
53 54

#include "fsl_ssi.h"
55
#include "imx-pcm.h"
56 57 58 59 60 61 62 63 64

/**
 * FSLSSI_I2S_RATES: sample rates supported by the I2S
 *
 * This driver currently only supports the SSI running in I2S slave mode,
 * which means the codec determines the sample rate.  Therefore, we tell
 * ALSA that we support all rates and let the codec driver decide what rates
 * are really supported.
 */
65
#define FSLSSI_I2S_RATES SNDRV_PCM_RATE_CONTINUOUS
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | SNDRV_PCM_FMTBIT_S24_BE)
#else
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE)
#endif

89 90 91 92 93 94
#define FSLSSI_SIER_DBG_RX_FLAGS (CCSR_SSI_SIER_RFF0_EN | \
		CCSR_SSI_SIER_RLS_EN | CCSR_SSI_SIER_RFS_EN | \
		CCSR_SSI_SIER_ROE0_EN | CCSR_SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS (CCSR_SSI_SIER_TFE0_EN | \
		CCSR_SSI_SIER_TLS_EN | CCSR_SSI_SIER_TFS_EN | \
		CCSR_SSI_SIER_TUE0_EN | CCSR_SSI_SIER_TFRC_EN)
95 96 97 98

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
99
	FSL_SSI_MX35,
100 101 102
	FSL_SSI_MX51,
};

103 104 105 106 107 108 109 110 111 112 113
struct fsl_ssi_reg_val {
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

struct fsl_ssi_rxtx_reg_val {
	struct fsl_ssi_reg_val rx;
	struct fsl_ssi_reg_val tx;
};
114 115

static const struct reg_default fsl_ssi_reg_defaults[] = {
116 117 118 119 120 121 122 123 124 125 126
	{CCSR_SSI_SCR,     0x00000000},
	{CCSR_SSI_SIER,    0x00003003},
	{CCSR_SSI_STCR,    0x00000200},
	{CCSR_SSI_SRCR,    0x00000200},
	{CCSR_SSI_STCCR,   0x00040000},
	{CCSR_SSI_SRCCR,   0x00040000},
	{CCSR_SSI_SACNT,   0x00000000},
	{CCSR_SSI_STMSK,   0x00000000},
	{CCSR_SSI_SRMSK,   0x00000000},
	{CCSR_SSI_SACCEN,  0x00000000},
	{CCSR_SSI_SACCDIS, 0x00000000},
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
};

static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_SACCEN:
	case CCSR_SSI_SACCDIS:
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_STX0:
	case CCSR_SSI_STX1:
	case CCSR_SSI_SRX0:
	case CCSR_SSI_SRX1:
	case CCSR_SSI_SISR:
	case CCSR_SSI_SFCSR:
149
	case CCSR_SSI_SACNT:
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
	case CCSR_SSI_SACADD:
	case CCSR_SSI_SACDAT:
	case CCSR_SSI_SATAG:
	case CCSR_SSI_SACCST:
		return true;
	default:
		return false;
	}
}

static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case CCSR_SSI_SRX0:
	case CCSR_SSI_SRX1:
	case CCSR_SSI_SACCST:
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
172 173 174 175 176 177
static const struct regmap_config fsl_ssi_regconfig = {
	.max_register = CCSR_SSI_SACCDIS,
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
178 179 180 181 182 183
	.reg_defaults = fsl_ssi_reg_defaults,
	.num_reg_defaults = ARRAY_SIZE(fsl_ssi_reg_defaults),
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
	.writeable_reg = fsl_ssi_writeable_reg,
	.cache_type = REGCACHE_RBTREE,
M
Markus Pargmann 已提交
184
};
185

186 187 188 189 190 191
struct fsl_ssi_soc_data {
	bool imx;
	bool offline_config;
	u32 sisr_write_mask;
};

192 193 194
/**
 * fsl_ssi_private: per-SSI private data
 *
M
Markus Pargmann 已提交
195
 * @reg: Pointer to the regmap registers
196
 * @irq: IRQ of this SSI
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
 * @i2s_mode: i2s and network mode configuration of the device. Is used to
 * switch between normal and i2s/network mode
 * mode depending on the number of channels
 * @use_dma: DMA is used or FIQ with stream filter
 * @use_dual_fifo: DMA with support for both FIFOs used
 * @fifo_deph: Depth of the SSI FIFOs
 * @rxtx_reg_val: Specific register settings for receive/transmit configuration
 *
 * @clk: SSI clock
 * @baudclk: SSI baud clock for master mode
 * @baudclk_streams: Active streams that are using baudclk
 * @bitclk_freq: bitclock frequency set by .set_dai_sysclk
 *
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
 * @pdev: Pointer to pdev used for deprecated fsl-ssi sound card
 *
 * @dbg_stats: Debugging statistics
 *
223
 * @soc: SoC specific data
224 225
 */
struct fsl_ssi_private {
M
Markus Pargmann 已提交
226
	struct regmap *regs;
227
	int irq;
228
	struct snd_soc_dai_driver cpu_dai_drv;
229

230 231
	unsigned int dai_fmt;
	u8 i2s_mode;
232
	bool use_dma;
233
	bool use_dual_fifo;
234
	bool has_ipg_clk_name;
235 236 237
	unsigned int fifo_depth;
	struct fsl_ssi_rxtx_reg_val rxtx_reg_val;

238
	struct clk *clk;
239
	struct clk *baudclk;
240
	unsigned int baudclk_streams;
241
	unsigned int bitclk_freq;
242

243
	/* regcache for volatile regs */
244
	u32 regcache_sfcsr;
245
	u32 regcache_sacnt;
246

247
	/* DMA params */
248 249
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
250 251 252
	dma_addr_t ssi_phys;

	/* params for non-dma FIQ stream filtered mode */
253
	struct imx_pcm_fiq_params fiq_params;
254 255 256 257

	/* Used when using fsl-ssi as sound-card. This is only used by ppc and
	 * should be replaced with simple-sound-card. */
	struct platform_device *pdev;
258

259
	struct fsl_ssi_dbg dbg_stats;
260

261
	const struct fsl_ssi_soc_data *soc;
262
};
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279

/*
 * imx51 and later SoCs have a slightly different IP that allows the
 * SSI configuration while the SSI unit is running.
 *
 * More important, it is necessary on those SoCs to configure the
 * sperate TX/RX DMA bits just before starting the stream
 * (fsl_ssi_trigger). The SDMA unit has to be configured before fsl_ssi
 * sends any DMA requests to the SDMA unit, otherwise it is not defined
 * how the SDMA unit handles the DMA request.
 *
 * SDMA units are present on devices starting at imx35 but the imx35
 * reference manual states that the DMA bits should not be changed
 * while the SSI unit is running (SSIEN). So we support the necessary
 * online configuration of fsl-ssi starting at imx51.
 */

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
	.sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
			CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
			CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
	.sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
			CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
			CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
	.sisr_write_mask = CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
		CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

static bool fsl_ssi_is_ac97(struct fsl_ssi_private *ssi_private)
{
320 321
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
		SND_SOC_DAIFMT_AC97;
322 323
}

324 325 326 327 328 329
static bool fsl_ssi_is_i2s_master(struct fsl_ssi_private *ssi_private)
{
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
		SND_SOC_DAIFMT_CBS_CFS;
}

330 331 332 333 334
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi_private *ssi_private)
{
	return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
		SND_SOC_DAIFMT_CBM_CFS;
}
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
/**
 * fsl_ssi_isr: SSI interrupt handler
 *
 * Although it's possible to use the interrupt handler to send and receive
 * data to/from the SSI, we use the DMA instead.  Programming is more
 * complicated, but the performance is much better.
 *
 * This interrupt handler is used only to gather statistics.
 *
 * @irq: IRQ of the SSI device
 * @dev_id: pointer to the ssi_private structure for this SSI device
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
	struct fsl_ssi_private *ssi_private = dev_id;
M
Markus Pargmann 已提交
350
	struct regmap *regs = ssi_private->regs;
351
	__be32 sisr;
352
	__be32 sisr2;
353 354 355 356 357

	/* We got an interrupt, so read the status register to see what we
	   were interrupted for.  We mask it with the Interrupt Enable register
	   so that we only check for events that we're interested in.
	 */
M
Markus Pargmann 已提交
358
	regmap_read(regs, CCSR_SSI_SISR, &sisr);
359

360
	sisr2 = sisr & ssi_private->soc->sisr_write_mask;
361 362
	/* Clear the bits that we set */
	if (sisr2)
M
Markus Pargmann 已提交
363
		regmap_write(regs, CCSR_SSI_SISR, sisr2);
364

365
	fsl_ssi_dbg_isr(&ssi_private->dbg_stats, sisr);
366

367
	return IRQ_HANDLED;
368 369
}

370 371 372 373 374 375
/*
 * Enable/Disable all rx/tx config flags at once.
 */
static void fsl_ssi_rxtx_config(struct fsl_ssi_private *ssi_private,
		bool enable)
{
M
Markus Pargmann 已提交
376
	struct regmap *regs = ssi_private->regs;
377 378 379
	struct fsl_ssi_rxtx_reg_val *vals = &ssi_private->rxtx_reg_val;

	if (enable) {
M
Markus Pargmann 已提交
380 381 382 383 384 385 386 387 388
		regmap_update_bits(regs, CCSR_SSI_SIER,
				vals->rx.sier | vals->tx.sier,
				vals->rx.sier | vals->tx.sier);
		regmap_update_bits(regs, CCSR_SSI_SRCR,
				vals->rx.srcr | vals->tx.srcr,
				vals->rx.srcr | vals->tx.srcr);
		regmap_update_bits(regs, CCSR_SSI_STCR,
				vals->rx.stcr | vals->tx.stcr,
				vals->rx.stcr | vals->tx.stcr);
389
	} else {
M
Markus Pargmann 已提交
390 391 392 393 394 395
		regmap_update_bits(regs, CCSR_SSI_SRCR,
				vals->rx.srcr | vals->tx.srcr, 0);
		regmap_update_bits(regs, CCSR_SSI_STCR,
				vals->rx.stcr | vals->tx.stcr, 0);
		regmap_update_bits(regs, CCSR_SSI_SIER,
				vals->rx.sier | vals->tx.sier, 0);
396 397 398
	}
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
/*
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

419 420 421 422 423 424 425
/*
 * Enable/Disable a ssi configuration. You have to pass either
 * ssi_private->rxtx_reg_val.rx or tx as vals parameter.
 */
static void fsl_ssi_config(struct fsl_ssi_private *ssi_private, bool enable,
		struct fsl_ssi_reg_val *vals)
{
M
Markus Pargmann 已提交
426
	struct regmap *regs = ssi_private->regs;
427
	struct fsl_ssi_reg_val *avals;
M
Markus Pargmann 已提交
428 429
	int nr_active_streams;
	u32 scr_val;
430 431
	int keep_active;

M
Markus Pargmann 已提交
432 433 434 435 436
	regmap_read(regs, CCSR_SSI_SCR, &scr_val);

	nr_active_streams = !!(scr_val & CCSR_SSI_SCR_TE) +
				!!(scr_val & CCSR_SSI_SCR_RE);

437 438 439 440
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
441 442 443 444 445 446 447 448 449 450

	/* Find the other direction values rx or tx which we do not want to
	 * modify */
	if (&ssi_private->rxtx_reg_val.rx == vals)
		avals = &ssi_private->rxtx_reg_val.tx;
	else
		avals = &ssi_private->rxtx_reg_val.rx;

	/* If vals should be disabled, start with disabling the unit */
	if (!enable) {
451 452
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
				keep_active);
M
Markus Pargmann 已提交
453
		regmap_update_bits(regs, CCSR_SSI_SCR, scr, 0);
454 455 456 457 458 459 460
	}

	/*
	 * We are running on a SoC which does not support online SSI
	 * reconfiguration, so we have to enable all necessary flags at once
	 * even if we do not use them later (capture and playback configuration)
	 */
461
	if (ssi_private->soc->offline_config) {
462
		if ((enable && !nr_active_streams) ||
463
				(!enable && !keep_active))
464 465 466 467 468 469 470 471 472 473
			fsl_ssi_rxtx_config(ssi_private, enable);

		goto config_done;
	}

	/*
	 * Configure single direction units while the SSI unit is running
	 * (online configuration)
	 */
	if (enable) {
M
Markus Pargmann 已提交
474 475 476
		regmap_update_bits(regs, CCSR_SSI_SIER, vals->sier, vals->sier);
		regmap_update_bits(regs, CCSR_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, CCSR_SSI_STCR, vals->stcr, vals->stcr);
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
		 * Disabling the necessary flags for one of rx/tx while the
		 * other stream is active is a little bit more difficult. We
		 * have to disable only those flags that differ between both
		 * streams (rx XOR tx) and that are set in the stream that is
		 * disabled now. Otherwise we could alter flags of the other
		 * stream
		 */

		/* These assignments are simply vals without bits set in avals*/
492 493 494 495 496 497
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
				keep_active);
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
				keep_active);
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
				keep_active);
498

M
Markus Pargmann 已提交
499 500 501
		regmap_update_bits(regs, CCSR_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, CCSR_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, CCSR_SSI_SIER, sier, 0);
502 503 504 505 506
	}

config_done:
	/* Enabling of subunits is done after configuration */
	if (enable)
M
Markus Pargmann 已提交
507
		regmap_update_bits(regs, CCSR_SSI_SCR, vals->scr, vals->scr);
508 509 510 511 512 513 514 515 516 517 518 519 520
}


static void fsl_ssi_rx_config(struct fsl_ssi_private *ssi_private, bool enable)
{
	fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.rx);
}

static void fsl_ssi_tx_config(struct fsl_ssi_private *ssi_private, bool enable)
{
	fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.tx);
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
/*
 * Setup rx/tx register values used to enable/disable the streams. These will
 * be used later in fsl_ssi_config to setup the streams without the need to
 * check for all different SSI modes.
 */
static void fsl_ssi_setup_reg_vals(struct fsl_ssi_private *ssi_private)
{
	struct fsl_ssi_rxtx_reg_val *reg = &ssi_private->rxtx_reg_val;

	reg->rx.sier = CCSR_SSI_SIER_RFF0_EN;
	reg->rx.srcr = CCSR_SSI_SRCR_RFEN0;
	reg->rx.scr = 0;
	reg->tx.sier = CCSR_SSI_SIER_TFE0_EN;
	reg->tx.stcr = CCSR_SSI_STCR_TFEN0;
	reg->tx.scr = 0;

537
	if (!fsl_ssi_is_ac97(ssi_private)) {
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
		reg->rx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_RE;
		reg->rx.sier |= CCSR_SSI_SIER_RFF0_EN;
		reg->tx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE;
		reg->tx.sier |= CCSR_SSI_SIER_TFE0_EN;
	}

	if (ssi_private->use_dma) {
		reg->rx.sier |= CCSR_SSI_SIER_RDMAE;
		reg->tx.sier |= CCSR_SSI_SIER_TDMAE;
	} else {
		reg->rx.sier |= CCSR_SSI_SIER_RIE;
		reg->tx.sier |= CCSR_SSI_SIER_TIE;
	}

	reg->rx.sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	reg->tx.sier |= FSLSSI_SIER_DBG_TX_FLAGS;
}

556 557
static void fsl_ssi_setup_ac97(struct fsl_ssi_private *ssi_private)
{
M
Markus Pargmann 已提交
558
	struct regmap *regs = ssi_private->regs;
559 560 561 562

	/*
	 * Setup the clock control register
	 */
M
Markus Pargmann 已提交
563 564 565 566
	regmap_write(regs, CCSR_SSI_STCCR,
			CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
	regmap_write(regs, CCSR_SSI_SRCCR,
			CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
567 568 569 570

	/*
	 * Enable AC97 mode and startup the SSI
	 */
M
Markus Pargmann 已提交
571 572 573 574
	regmap_write(regs, CCSR_SSI_SACNT,
			CCSR_SSI_SACNT_AC97EN | CCSR_SSI_SACNT_FV);
	regmap_write(regs, CCSR_SSI_SACCDIS, 0xff);
	regmap_write(regs, CCSR_SSI_SACCEN, 0x300);
575 576 577 578 579

	/*
	 * Enable SSI, Transmit and Receive. AC97 has to communicate with the
	 * codec before a stream is started.
	 */
M
Markus Pargmann 已提交
580 581 582
	regmap_update_bits(regs, CCSR_SSI_SCR,
			CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE,
			CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE);
583

M
Markus Pargmann 已提交
584
	regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_WAIT(3));
585 586
}

587 588 589 590 591 592 593 594
/**
 * fsl_ssi_startup: create a new substream
 *
 * This is the first function called when a stream is opened.
 *
 * If this is the first stream open, then grab the IRQ and program most of
 * the SSI registers.
 */
595 596
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
597 598
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
599 600
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);
601 602 603 604 605
	int ret;

	ret = clk_prepare_enable(ssi_private->clk);
	if (ret)
		return ret;
606

607 608 609 610 611 612 613 614 615
	/* When using dual fifo mode, it is safer to ensure an even period
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
	if (ssi_private->use_dual_fifo)
		snd_pcm_hw_constraint_step(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);

616 617 618
	return 0;
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
/**
 * fsl_ssi_shutdown: shutdown the SSI
 *
 */
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
				struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);

	clk_disable_unprepare(ssi_private->clk);

}

634
/**
635
 * fsl_ssi_set_bclk - configure Digital Audio Interface bit clock
636 637 638 639 640 641 642
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
 * freq: Output BCLK frequency = samplerate * 32 (fixed) * channels
 * dir: SND_SOC_CLOCK_OUT -> TxBCLK, SND_SOC_CLOCK_IN -> RxBCLK.
 */
643 644 645
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai,
		struct snd_pcm_hw_params *hw_params)
646 647
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
648
	struct regmap *regs = ssi_private->regs;
649 650
	int synchronous = ssi_private->cpu_dai_drv.symmetric_rates, ret;
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
651
	unsigned long clkrate, baudrate, tmprate;
652
	u64 sub, savesub = 100000;
653
	unsigned int freq;
654
	bool baudclk_is_used;
655 656 657 658 659 660

	/* Prefer the explicitly set bitclock frequency */
	if (ssi_private->bitclk_freq)
		freq = ssi_private->bitclk_freq;
	else
		freq = params_channels(hw_params) * 32 * params_rate(hw_params);
661 662 663 664 665

	/* Don't apply it to any non-baudclk circumstance */
	if (IS_ERR(ssi_private->baudclk))
		return -EINVAL;

666 667
	baudclk_is_used = ssi_private->baudclk_streams & ~(BIT(substream->stream));

668 669 670 671 672 673 674
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
675
		tmprate = freq * factor * (i + 1);
676 677 678 679 680

		if (baudclk_is_used)
			clkrate = clk_get_rate(ssi_private->baudclk);
		else
			clkrate = clk_round_rate(ssi_private->baudclk, tmprate);
681

682 683 684 685 686 687 688
		/*
		 * Hardware limitation: The bclk rate must be
		 * never greater than 1/5 IPG clock rate
		 */
		if (clkrate * 5 > clk_get_rate(ssi_private->clk))
			continue;

689 690
		clkrate /= factor;
		afreq = clkrate / (i + 1);
691 692 693 694 695 696 697 698 699 700 701 702 703 704

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

705
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
		dev_err(cpu_dai->dev, "failed to handle the required sysclk\n");
		return -EINVAL;
	}

	stccr = CCSR_SSI_SxCCR_PM(pm + 1) | (div2 ? CCSR_SSI_SxCCR_DIV2 : 0) |
		(psr ? CCSR_SSI_SxCCR_PSR : 0);
	mask = CCSR_SSI_SxCCR_PM_MASK | CCSR_SSI_SxCCR_DIV2 |
		CCSR_SSI_SxCCR_PSR;

727
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
M
Markus Pargmann 已提交
728
		regmap_update_bits(regs, CCSR_SSI_STCCR, mask, stccr);
729
	else
M
Markus Pargmann 已提交
730
		regmap_update_bits(regs, CCSR_SSI_SRCCR, mask, stccr);
731

732
	if (!baudclk_is_used) {
733 734 735 736 737 738 739 740 741 742
		ret = clk_set_rate(ssi_private->baudclk, baudrate);
		if (ret) {
			dev_err(cpu_dai->dev, "failed to set baudclk rate\n");
			return -EINVAL;
		}
	}

	return 0;
}

743 744 745 746 747 748 749 750 751 752
static int fsl_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);

	ssi_private->bitclk_freq = freq;

	return 0;
}

753
/**
754
 * fsl_ssi_hw_params - program the sample size
755 756 757 758 759 760 761 762 763 764 765
 *
 * Most of the SSI registers have been programmed in the startup function,
 * but the word length must be programmed here.  Unfortunately, programming
 * the SxCCR.WL bits requires the SSI to be temporarily disabled.  This can
 * cause a problem with supporting simultaneous playback and capture.  If
 * the SSI is already playing a stream, then that stream may be temporarily
 * stopped when you start capture.
 *
 * Note: The SxCCR.DC and SxCCR.PM bits are only used if the SSI is the
 * clock master.
 */
766 767
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
	struct snd_pcm_hw_params *hw_params, struct snd_soc_dai *cpu_dai)
768
{
769
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
770
	struct regmap *regs = ssi_private->regs;
771
	unsigned int channels = params_channels(hw_params);
772
	unsigned int sample_size = params_width(hw_params);
773
	u32 wl = CCSR_SSI_SxCCR_WL(sample_size);
774
	int ret;
M
Markus Pargmann 已提交
775 776 777 778 779
	u32 scr_val;
	int enabled;

	regmap_read(regs, CCSR_SSI_SCR, &scr_val);
	enabled = scr_val & CCSR_SSI_SCR_SSIEN;
780

781 782 783 784 785 786
	/*
	 * If we're in synchronous mode, and the SSI is already enabled,
	 * then STCCR is already set properly.
	 */
	if (enabled && ssi_private->cpu_dai_drv.symmetric_rates)
		return 0;
787

788 789 790 791
	if (fsl_ssi_is_i2s_master(ssi_private)) {
		ret = fsl_ssi_set_bclk(substream, cpu_dai, hw_params);
		if (ret)
			return ret;
792 793 794 795 796 797 798 799 800

		/* Do not enable the clock if it is already enabled */
		if (!(ssi_private->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi_private->baudclk);
			if (ret)
				return ret;

			ssi_private->baudclk_streams |= BIT(substream->stream);
		}
801 802
	}

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
	if (!fsl_ssi_is_ac97(ssi_private)) {
		u8 i2smode;
		/*
		 * Switch to normal net mode in order to have a frame sync
		 * signal every 32 bits instead of 16 bits
		 */
		if (fsl_ssi_is_i2s_cbm_cfs(ssi_private) && sample_size == 16)
			i2smode = CCSR_SSI_SCR_I2S_MODE_NORMAL |
				CCSR_SSI_SCR_NET;
		else
			i2smode = ssi_private->i2s_mode;

		regmap_update_bits(regs, CCSR_SSI_SCR,
				CCSR_SSI_SCR_NET | CCSR_SSI_SCR_I2S_MODE_MASK,
				channels == 1 ? 0 : i2smode);
	}

820 821 822 823 824 825 826 827 828
	/*
	 * FIXME: The documentation says that SxCCR[WL] should not be
	 * modified while the SSI is enabled.  The only time this can
	 * happen is if we're trying to do simultaneous playback and
	 * capture in asynchronous mode.  Unfortunately, I have been enable
	 * to get that to work at all on the P1022DS.  Therefore, we don't
	 * bother to disable/enable the SSI when setting SxCCR[WL], because
	 * the SSI will stop anyway.  Maybe one day, this will get fixed.
	 */
829

830 831 832
	/* In synchronous mode, the SSI uses STCCR for capture */
	if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
	    ssi_private->cpu_dai_drv.symmetric_rates)
M
Markus Pargmann 已提交
833 834
		regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_WL_MASK,
				wl);
835
	else
M
Markus Pargmann 已提交
836 837
		regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_WL_MASK,
				wl);
838 839 840 841

	return 0;
}

842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
	struct fsl_ssi_private *ssi_private =
		snd_soc_dai_get_drvdata(rtd->cpu_dai);

	if (fsl_ssi_is_i2s_master(ssi_private) &&
			ssi_private->baudclk_streams & BIT(substream->stream)) {
		clk_disable_unprepare(ssi_private->baudclk);
		ssi_private->baudclk_streams &= ~BIT(substream->stream);
	}

	return 0;
}

858 859 860
static int _fsl_ssi_set_dai_fmt(struct device *dev,
				struct fsl_ssi_private *ssi_private,
				unsigned int fmt)
861
{
M
Markus Pargmann 已提交
862
	struct regmap *regs = ssi_private->regs;
863
	u32 strcr = 0, stcr, srcr, scr, mask;
864 865
	u8 wm;

866 867
	ssi_private->dai_fmt = fmt;

868
	if (fsl_ssi_is_i2s_master(ssi_private) && IS_ERR(ssi_private->baudclk)) {
869
		dev_err(dev, "baudclk is missing which is necessary for master mode\n");
870 871 872
		return -EINVAL;
	}

873
	fsl_ssi_setup_reg_vals(ssi_private);
874

M
Markus Pargmann 已提交
875 876
	regmap_read(regs, CCSR_SSI_SCR, &scr);
	scr &= ~(CCSR_SSI_SCR_SYN | CCSR_SSI_SCR_I2S_MODE_MASK);
877
	scr |= CCSR_SSI_SCR_SYNC_TX_FS;
878 879 880 881

	mask = CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR |
		CCSR_SSI_STCR_TSCKP | CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TFSL |
		CCSR_SSI_STCR_TEFS;
M
Markus Pargmann 已提交
882 883 884 885
	regmap_read(regs, CCSR_SSI_STCR, &stcr);
	regmap_read(regs, CCSR_SSI_SRCR, &srcr);
	stcr &= ~mask;
	srcr &= ~mask;
886

887
	ssi_private->i2s_mode = CCSR_SSI_SCR_NET;
888 889 890
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
891
		case SND_SOC_DAIFMT_CBM_CFS:
892
		case SND_SOC_DAIFMT_CBS_CFS:
893
			ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_MASTER;
M
Markus Pargmann 已提交
894 895 896 897 898 899
			regmap_update_bits(regs, CCSR_SSI_STCCR,
					CCSR_SSI_SxCCR_DC_MASK,
					CCSR_SSI_SxCCR_DC(2));
			regmap_update_bits(regs, CCSR_SSI_SRCCR,
					CCSR_SSI_SxCCR_DC_MASK,
					CCSR_SSI_SxCCR_DC(2));
900 901
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
902
			ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_SLAVE;
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
		strcr |= CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
		strcr |= CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TSCKP;
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
		strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
		strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
			CCSR_SSI_STCR_TXBIT0;
		break;
926
	case SND_SOC_DAIFMT_AC97:
927
		ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_NORMAL;
928
		break;
929 930 931
	default:
		return -EINVAL;
	}
932
	scr |= ssi_private->i2s_mode;
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
		strcr ^= CCSR_SSI_STCR_TSCKP;
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
		strcr ^= CCSR_SSI_STCR_TFSI;
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
		strcr ^= CCSR_SSI_STCR_TSCKP;
		strcr ^= CCSR_SSI_STCR_TFSI;
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		strcr |= CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR;
		scr |= CCSR_SSI_SCR_SYS_CLK_EN;
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
		scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
		break;
965 966 967 968 969
	case SND_SOC_DAIFMT_CBM_CFS:
		strcr &= ~CCSR_SSI_STCR_TXDIR;
		strcr |= CCSR_SSI_STCR_TFDIR;
		scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
		break;
970
	default:
971 972
		if (!fsl_ssi_is_ac97(ssi_private))
			return -EINVAL;
973 974 975 976 977
	}

	stcr |= strcr;
	srcr |= strcr;

978 979 980
	if (ssi_private->cpu_dai_drv.symmetric_rates
			|| fsl_ssi_is_ac97(ssi_private)) {
		/* Need to clear RXDIR when using SYNC or AC97 mode */
981 982 983 984
		srcr &= ~CCSR_SSI_SRCR_RXDIR;
		scr |= CCSR_SSI_SCR_SYN;
	}

M
Markus Pargmann 已提交
985 986 987
	regmap_write(regs, CCSR_SSI_STCR, stcr);
	regmap_write(regs, CCSR_SSI_SRCR, srcr);
	regmap_write(regs, CCSR_SSI_SCR, scr);
988

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
	/*
	 * Set the watermark for transmit FIFI 0 and receive FIFO 0. We don't
	 * use FIFO 1. We program the transmit water to signal a DMA transfer
	 * if there are only two (or fewer) elements left in the FIFO. Two
	 * elements equals one frame (left channel, right channel). This value,
	 * however, depends on the depth of the transmit buffer.
	 *
	 * We set the watermark on the same level as the DMA burstsize.  For
	 * fiq it is probably better to use the biggest possible watermark
	 * size.
	 */
	if (ssi_private->use_dma)
		wm = ssi_private->fifo_depth - 2;
	else
		wm = ssi_private->fifo_depth;

M
Markus Pargmann 已提交
1005 1006 1007
	regmap_write(regs, CCSR_SSI_SFCSR,
			CCSR_SSI_SFCSR_TFWM0(wm) | CCSR_SSI_SFCSR_RFWM0(wm) |
			CCSR_SSI_SFCSR_TFWM1(wm) | CCSR_SSI_SFCSR_RFWM1(wm));
1008 1009

	if (ssi_private->use_dual_fifo) {
M
Markus Pargmann 已提交
1010
		regmap_update_bits(regs, CCSR_SSI_SRCR, CCSR_SSI_SRCR_RFEN1,
1011
				CCSR_SSI_SRCR_RFEN1);
M
Markus Pargmann 已提交
1012
		regmap_update_bits(regs, CCSR_SSI_STCR, CCSR_SSI_STCR_TFEN1,
1013
				CCSR_SSI_STCR_TFEN1);
M
Markus Pargmann 已提交
1014
		regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_TCH_EN,
1015 1016 1017
				CCSR_SSI_SCR_TCH_EN);
	}

1018
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1019 1020
		fsl_ssi_setup_ac97(ssi_private);

1021
	return 0;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

}

/**
 * fsl_ssi_set_dai_fmt - configure Digital Audio Interface Format.
 */
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);

1032
	return _fsl_ssi_set_dai_fmt(cpu_dai->dev, ssi_private, fmt);
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
}

/**
 * fsl_ssi_set_dai_tdm_slot - set TDM slot number
 *
 * Note: This function can be only called when using SSI as DAI master
 */
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai, u32 tx_mask,
				u32 rx_mask, int slots, int slot_width)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
M
Markus Pargmann 已提交
1044
	struct regmap *regs = ssi_private->regs;
1045 1046 1047
	u32 val;

	/* The slot number should be >= 2 if using Network mode or I2S mode */
M
Markus Pargmann 已提交
1048 1049
	regmap_read(regs, CCSR_SSI_SCR, &val);
	val &= CCSR_SSI_SCR_I2S_MODE_MASK | CCSR_SSI_SCR_NET;
1050 1051 1052 1053 1054
	if (val && slots < 2) {
		dev_err(cpu_dai->dev, "slot number should be >= 2 in I2S or NET\n");
		return -EINVAL;
	}

M
Markus Pargmann 已提交
1055
	regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_DC_MASK,
1056
			CCSR_SSI_SxCCR_DC(slots));
M
Markus Pargmann 已提交
1057
	regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_DC_MASK,
1058 1059 1060 1061 1062
			CCSR_SSI_SxCCR_DC(slots));

	/* The register SxMSKs needs SSI to provide essential clock due to
	 * hardware design. So we here temporarily enable SSI to set them.
	 */
M
Markus Pargmann 已提交
1063 1064 1065 1066
	regmap_read(regs, CCSR_SSI_SCR, &val);
	val &= CCSR_SSI_SCR_SSIEN;
	regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN,
			CCSR_SSI_SCR_SSIEN);
1067

1068 1069
	regmap_write(regs, CCSR_SSI_STMSK, ~tx_mask);
	regmap_write(regs, CCSR_SSI_SRMSK, ~rx_mask);
1070

M
Markus Pargmann 已提交
1071
	regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN, val);
1072 1073 1074 1075

	return 0;
}

1076 1077 1078 1079 1080 1081 1082 1083 1084
/**
 * fsl_ssi_trigger: start and stop the DMA transfer.
 *
 * This function is called by ALSA to start, stop, pause, and resume the DMA
 * transfer of data.
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1085 1086
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1087 1088
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1089
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(rtd->cpu_dai);
M
Markus Pargmann 已提交
1090
	struct regmap *regs = ssi_private->regs;
1091

1092 1093
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1094
	case SNDRV_PCM_TRIGGER_RESUME:
1095
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1096
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1097
			fsl_ssi_tx_config(ssi_private, true);
1098
		else
1099
			fsl_ssi_rx_config(ssi_private, true);
1100 1101 1102
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1103
	case SNDRV_PCM_TRIGGER_SUSPEND:
1104 1105
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1106
			fsl_ssi_tx_config(ssi_private, false);
1107
		else
1108
			fsl_ssi_rx_config(ssi_private, false);
1109 1110 1111 1112 1113 1114
		break;

	default:
		return -EINVAL;
	}

1115
	if (fsl_ssi_is_ac97(ssi_private)) {
1116
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
M
Markus Pargmann 已提交
1117
			regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_TX_CLR);
1118
		else
M
Markus Pargmann 已提交
1119
			regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_RX_CLR);
1120
	}
1121

1122 1123 1124
	return 0;
}

1125 1126 1127 1128
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
	struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(dai);

1129
	if (ssi_private->soc->imx && ssi_private->use_dma) {
1130 1131 1132 1133 1134 1135 1136
		dai->playback_dma_data = &ssi_private->dma_params_tx;
		dai->capture_dma_data = &ssi_private->dma_params_rx;
	}

	return 0;
}

1137
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1138
	.startup	= fsl_ssi_startup,
1139
	.shutdown       = fsl_ssi_shutdown,
1140
	.hw_params	= fsl_ssi_hw_params,
1141
	.hw_free	= fsl_ssi_hw_free,
1142 1143 1144
	.set_fmt	= fsl_ssi_set_dai_fmt,
	.set_sysclk	= fsl_ssi_set_dai_sysclk,
	.set_tdm_slot	= fsl_ssi_set_dai_tdm_slot,
1145 1146 1147
	.trigger	= fsl_ssi_trigger,
};

1148 1149
/* Template for the CPU dai driver structure */
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1150
	.probe = fsl_ssi_dai_probe,
1151
	.playback = {
1152
		.stream_name = "CPU-Playback",
1153
		.channels_min = 1,
1154 1155 1156 1157 1158
		.channels_max = 2,
		.rates = FSLSSI_I2S_RATES,
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1159
		.stream_name = "CPU-Capture",
1160
		.channels_min = 1,
1161 1162 1163 1164
		.channels_max = 2,
		.rates = FSLSSI_I2S_RATES,
		.formats = FSLSSI_I2S_FORMATS,
	},
1165
	.ops = &fsl_ssi_dai_ops,
1166 1167
};

1168 1169 1170 1171
static const struct snd_soc_component_driver fsl_ssi_component = {
	.name		= "fsl-ssi",
};

1172
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1173
	.bus_control = true,
1174
	.probe = fsl_ssi_dai_probe,
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
		.formats = SNDRV_PCM_FMTBIT_S16_LE,
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
		.formats = SNDRV_PCM_FMTBIT_S16_LE,
	},
1189
	.ops = &fsl_ssi_dai_ops,
1190 1191 1192 1193 1194
};


static struct fsl_ssi_private *fsl_ac97_data;

1195
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1196 1197
		unsigned short val)
{
M
Markus Pargmann 已提交
1198
	struct regmap *regs = fsl_ac97_data->regs;
1199 1200
	unsigned int lreg;
	unsigned int lval;
1201
	int ret;
1202 1203 1204 1205

	if (reg > 0x7f)
		return;

1206 1207 1208 1209 1210 1211
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
		return;
	}
1212 1213

	lreg = reg <<  12;
M
Markus Pargmann 已提交
1214
	regmap_write(regs, CCSR_SSI_SACADD, lreg);
1215 1216

	lval = val << 4;
M
Markus Pargmann 已提交
1217
	regmap_write(regs, CCSR_SSI_SACDAT, lval);
1218

M
Markus Pargmann 已提交
1219
	regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
1220 1221
			CCSR_SSI_SACNT_WR);
	udelay(100);
1222 1223

	clk_disable_unprepare(fsl_ac97_data->clk);
1224 1225
}

1226
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1227 1228
		unsigned short reg)
{
M
Markus Pargmann 已提交
1229
	struct regmap *regs = fsl_ac97_data->regs;
1230 1231

	unsigned short val = -1;
M
Markus Pargmann 已提交
1232
	u32 reg_val;
1233
	unsigned int lreg;
1234 1235 1236 1237 1238 1239 1240 1241
	int ret;

	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 read clk_prepare_enable failed: %d\n",
			ret);
		return -1;
	}
1242 1243

	lreg = (reg & 0x7f) <<  12;
M
Markus Pargmann 已提交
1244 1245
	regmap_write(regs, CCSR_SSI_SACADD, lreg);
	regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
1246 1247 1248 1249
			CCSR_SSI_SACNT_RD);

	udelay(100);

M
Markus Pargmann 已提交
1250 1251
	regmap_read(regs, CCSR_SSI_SACDAT, &reg_val);
	val = (reg_val >> 4) & 0xffff;
1252

1253 1254
	clk_disable_unprepare(fsl_ac97_data->clk);

1255 1256 1257 1258 1259 1260 1261 1262
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
	.read		= fsl_ssi_ac97_read,
	.write		= fsl_ssi_ac97_write,
};

1263
/**
1264
 * Make every character in a string lower-case
1265
 */
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static void make_lowercase(char *s)
{
	char *p = s;
	char c;

	while ((c = *p)) {
		if ((c >= 'A') && (c <= 'Z'))
			*p = c + ('a' - 'A');
		p++;
	}
}

1278
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1279
		struct fsl_ssi_private *ssi_private, void __iomem *iomem)
1280 1281
{
	struct device_node *np = pdev->dev.of_node;
1282
	u32 dmas[4];
1283 1284
	int ret;

1285 1286 1287 1288
	if (ssi_private->has_ipg_clk_name)
		ssi_private->clk = devm_clk_get(&pdev->dev, "ipg");
	else
		ssi_private->clk = devm_clk_get(&pdev->dev, NULL);
1289 1290 1291 1292 1293 1294
	if (IS_ERR(ssi_private->clk)) {
		ret = PTR_ERR(ssi_private->clk);
		dev_err(&pdev->dev, "could not get clock: %d\n", ret);
		return ret;
	}

1295 1296 1297 1298 1299 1300
	if (!ssi_private->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi_private->clk);
		if (ret) {
			dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
			return ret;
		}
1301 1302
	}

1303
	/* For those SLAVE implementations, we ignore non-baudclk cases
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	 * and, instead, abandon MASTER mode that needs baud clock.
	 */
	ssi_private->baudclk = devm_clk_get(&pdev->dev, "baud");
	if (IS_ERR(ssi_private->baudclk))
		dev_dbg(&pdev->dev, "could not get baud clock: %ld\n",
			 PTR_ERR(ssi_private->baudclk));

	/*
	 * We have burstsize be "fifo_depth - 2" to match the SSI
	 * watermark setting in fsl_ssi_startup().
	 */
	ssi_private->dma_params_tx.maxburst = ssi_private->fifo_depth - 2;
	ssi_private->dma_params_rx.maxburst = ssi_private->fifo_depth - 2;
M
Markus Pargmann 已提交
1317 1318
	ssi_private->dma_params_tx.addr = ssi_private->ssi_phys + CCSR_SSI_STX0;
	ssi_private->dma_params_rx.addr = ssi_private->ssi_phys + CCSR_SSI_SRX0;
1319

1320
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1321
	if (ssi_private->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
1322 1323 1324 1325 1326 1327 1328 1329
		ssi_private->use_dual_fifo = true;
		/* When using dual fifo mode, we need to keep watermark
		 * as even numbers due to dma script limitation.
		 */
		ssi_private->dma_params_tx.maxburst &= ~0x1;
		ssi_private->dma_params_rx.maxburst &= ~0x1;
	}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	if (!ssi_private->use_dma) {

		/*
		 * Some boards use an incompatible codec. To get it
		 * working, we are using imx-fiq-pcm-audio, that
		 * can handle those codecs. DMA is not possible in this
		 * situation.
		 */

		ssi_private->fiq_params.irq = ssi_private->irq;
		ssi_private->fiq_params.base = iomem;
		ssi_private->fiq_params.dma_params_rx =
			&ssi_private->dma_params_rx;
		ssi_private->fiq_params.dma_params_tx =
			&ssi_private->dma_params_tx;

		ret = imx_pcm_fiq_init(pdev, &ssi_private->fiq_params);
		if (ret)
			goto error_pcm;
	} else {
1350
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1351 1352 1353 1354
		if (ret)
			goto error_pcm;
	}

1355
	return 0;
1356 1357 1358

error_pcm:

1359 1360
	if (!ssi_private->has_ipg_clk_name)
		clk_disable_unprepare(ssi_private->clk);
1361
	return ret;
1362 1363 1364 1365 1366
}

static void fsl_ssi_imx_clean(struct platform_device *pdev,
		struct fsl_ssi_private *ssi_private)
{
1367 1368
	if (!ssi_private->use_dma)
		imx_pcm_fiq_exit(pdev);
1369 1370
	if (!ssi_private->has_ipg_clk_name)
		clk_disable_unprepare(ssi_private->clk);
1371 1372
}

1373
static int fsl_ssi_probe(struct platform_device *pdev)
1374 1375 1376
{
	struct fsl_ssi_private *ssi_private;
	int ret = 0;
1377
	struct device_node *np = pdev->dev.of_node;
1378
	const struct of_device_id *of_id;
1379
	const char *p, *sprop;
1380
	const uint32_t *iprop;
1381
	struct resource *res;
M
Markus Pargmann 已提交
1382
	void __iomem *iomem;
1383
	char name[64];
1384

1385
	of_id = of_match_device(fsl_ssi_ids, &pdev->dev);
1386
	if (!of_id || !of_id->data)
1387 1388
		return -EINVAL;

1389 1390
	ssi_private = devm_kzalloc(&pdev->dev, sizeof(*ssi_private),
			GFP_KERNEL);
1391
	if (!ssi_private) {
1392
		dev_err(&pdev->dev, "could not allocate DAI object\n");
1393
		return -ENOMEM;
1394 1395
	}

1396 1397
	ssi_private->soc = of_id->data;

1398 1399 1400 1401 1402 1403
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
			ssi_private->dai_fmt = SND_SOC_DAIFMT_AC97;
	}

1404 1405 1406
	ssi_private->use_dma = !of_property_read_bool(np,
			"fsl,fiq-stream-filter");

1407
	if (fsl_ssi_is_ac97(ssi_private)) {
1408 1409 1410 1411 1412
		memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_ac97_dai,
				sizeof(fsl_ssi_ac97_dai));

		fsl_ac97_data = ssi_private;

1413 1414 1415 1416 1417
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
			dev_err(&pdev->dev, "could not set AC'97 ops\n");
			return ret;
		}
1418 1419 1420 1421 1422
	} else {
		/* Initialize this copy of the CPU DAI driver structure */
		memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_dai_template,
		       sizeof(fsl_ssi_dai_template));
	}
1423
	ssi_private->cpu_dai_drv.name = dev_name(&pdev->dev);
1424

1425 1426 1427 1428 1429
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	iomem = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
	ssi_private->ssi_phys = res->start;
M
Markus Pargmann 已提交
1430

1431 1432 1433 1434
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
		ssi_private->has_ipg_clk_name = false;
		ssi_private->regs = devm_regmap_init_mmio(&pdev->dev, iomem,
M
Markus Pargmann 已提交
1435
			&fsl_ssi_regconfig);
1436 1437 1438 1439 1440
	} else {
		ssi_private->has_ipg_clk_name = true;
		ssi_private->regs = devm_regmap_init_mmio_clk(&pdev->dev,
			"ipg", iomem, &fsl_ssi_regconfig);
	}
M
Markus Pargmann 已提交
1441 1442 1443 1444
	if (IS_ERR(ssi_private->regs)) {
		dev_err(&pdev->dev, "Failed to init register map\n");
		return PTR_ERR(ssi_private->regs);
	}
1445

F
Fabio Estevam 已提交
1446
	ssi_private->irq = platform_get_irq(pdev, 0);
1447
	if (ssi_private->irq < 0) {
1448
		dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
1449
		return ssi_private->irq;
1450 1451
	}

1452
	/* Are the RX and the TX clocks locked? */
1453
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1454 1455 1456
		if (!fsl_ssi_is_ac97(ssi_private))
			ssi_private->cpu_dai_drv.symmetric_rates = 1;

1457 1458 1459
		ssi_private->cpu_dai_drv.symmetric_channels = 1;
		ssi_private->cpu_dai_drv.symmetric_samplebits = 1;
	}
1460

1461 1462 1463
	/* Determine the FIFO depth. */
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1464
		ssi_private->fifo_depth = be32_to_cpup(iprop);
1465 1466 1467 1468
	else
                /* Older 8610 DTs didn't have the fifo-depth property */
		ssi_private->fifo_depth = 8;

1469 1470
	dev_set_drvdata(&pdev->dev, ssi_private);

1471
	if (ssi_private->soc->imx) {
M
Markus Pargmann 已提交
1472
		ret = fsl_ssi_imx_probe(pdev, ssi_private, iomem);
1473
		if (ret)
F
Fabio Estevam 已提交
1474
			return ret;
1475 1476
	}

1477 1478
	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_ssi_component,
					      &ssi_private->cpu_dai_drv, 1);
1479 1480 1481 1482 1483
	if (ret) {
		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
		goto error_asoc_register;
	}

1484
	if (ssi_private->use_dma) {
1485
		ret = devm_request_irq(&pdev->dev, ssi_private->irq,
1486
					fsl_ssi_isr, 0, dev_name(&pdev->dev),
1487 1488 1489 1490
					ssi_private);
		if (ret < 0) {
			dev_err(&pdev->dev, "could not claim irq %u\n",
					ssi_private->irq);
1491
			goto error_asoc_register;
1492
		}
1493 1494
	}

1495
	ret = fsl_ssi_debugfs_create(&ssi_private->dbg_stats, &pdev->dev);
1496
	if (ret)
1497
		goto error_asoc_register;
1498 1499 1500 1501 1502 1503

	/*
	 * If codec-handle property is missing from SSI node, we assume
	 * that the machine driver uses new binding which does not require
	 * SSI driver to trigger machine driver's probe.
	 */
1504
	if (!of_get_property(np, "codec-handle", NULL))
1505 1506
		goto done;

1507
	/* Trigger the machine driver's probe function.  The platform driver
1508
	 * name of the machine driver is taken from /compatible property of the
1509 1510 1511
	 * device tree.  We also pass the address of the CPU DAI driver
	 * structure.
	 */
1512 1513
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1514 1515 1516 1517 1518 1519 1520
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

	ssi_private->pdev =
1521
		platform_device_register_data(&pdev->dev, name, 0, NULL, 0);
1522 1523
	if (IS_ERR(ssi_private->pdev)) {
		ret = PTR_ERR(ssi_private->pdev);
1524
		dev_err(&pdev->dev, "failed to register platform: %d\n", ret);
1525
		goto error_sound_card;
M
Mark Brown 已提交
1526
	}
1527

1528
done:
1529
	if (ssi_private->dai_fmt)
1530 1531
		_fsl_ssi_set_dai_fmt(&pdev->dev, ssi_private,
				     ssi_private->dai_fmt);
1532

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	if (fsl_ssi_is_ac97(ssi_private)) {
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
			dev_err(&pdev->dev, "cannot get SSI index property\n");
			goto error_sound_card;
		}

		ssi_private->pdev =
			platform_device_register_data(NULL,
					"ac97-codec", ssi_idx, NULL, 0);
		if (IS_ERR(ssi_private->pdev)) {
			ret = PTR_ERR(ssi_private->pdev);
			dev_err(&pdev->dev,
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1554
	return 0;
1555

1556
error_sound_card:
1557
	fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
1558

1559
error_asoc_register:
1560
	if (ssi_private->soc->imx)
1561
		fsl_ssi_imx_clean(pdev, ssi_private);
1562

1563
	return ret;
1564 1565
}

1566
static int fsl_ssi_remove(struct platform_device *pdev)
1567
{
1568
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(&pdev->dev);
1569

1570
	fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
1571

1572
	if (ssi_private->pdev)
1573
		platform_device_unregister(ssi_private->pdev);
1574

1575
	if (ssi_private->soc->imx)
1576 1577
		fsl_ssi_imx_clean(pdev, ssi_private);

1578 1579 1580
	if (fsl_ssi_is_ac97(ssi_private))
		snd_soc_set_ac97_ops(NULL);

1581
	return 0;
1582
}
1583

1584 1585 1586 1587 1588 1589 1590 1591
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
	struct regmap *regs = ssi_private->regs;

	regmap_read(regs, CCSR_SSI_SFCSR,
			&ssi_private->regcache_sfcsr);
1592 1593
	regmap_read(regs, CCSR_SSI_SACNT,
			&ssi_private->regcache_sacnt);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
	struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
	struct regmap *regs = ssi_private->regs;

	regcache_cache_only(regs, false);

	regmap_update_bits(regs, CCSR_SSI_SFCSR,
			CCSR_SSI_SFCSR_RFWM1_MASK | CCSR_SSI_SFCSR_TFWM1_MASK |
			CCSR_SSI_SFCSR_RFWM0_MASK | CCSR_SSI_SFCSR_TFWM0_MASK,
			ssi_private->regcache_sfcsr);
1612 1613
	regmap_write(regs, CCSR_SSI_SACNT,
			ssi_private->regcache_sacnt);
1614 1615 1616 1617 1618 1619 1620 1621 1622

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1623
static struct platform_driver fsl_ssi_driver = {
1624 1625 1626
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1627
		.pm = &fsl_ssi_pm,
1628 1629 1630 1631
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1632

1633
module_platform_driver(fsl_ssi_driver);
1634

1635
MODULE_ALIAS("platform:fsl-ssi-dai");
1636 1637
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1638
MODULE_LICENSE("GPL v2");