intel_dp.c 155.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30
#include <linux/notifier.h>
31 32
#include <linux/slab.h>
#include <linux/types.h>
33

34
#include <asm/byteorder.h>
35

36
#include <drm/drm_atomic_helper.h>
37
#include <drm/drm_crtc.h>
38
#include <drm/drm_dp_helper.h>
39
#include <drm/drm_edid.h>
40
#include <drm/drm_probe_helper.h>
41

V
Ville Syrjälä 已提交
42
#include "g4x_dp.h"
43
#include "i915_debugfs.h"
44
#include "i915_drv.h"
45
#include "intel_atomic.h"
46
#include "intel_audio.h"
47
#include "intel_connector.h"
48
#include "intel_ddi.h"
49
#include "intel_display_types.h"
50
#include "intel_dp.h"
51
#include "intel_dp_aux.h"
52
#include "intel_dp_link_training.h"
53
#include "intel_dp_mst.h"
54
#include "intel_dpll.h"
55
#include "intel_dpio_phy.h"
56
#include "intel_fifo_underrun.h"
57
#include "intel_hdcp.h"
58
#include "intel_hdmi.h"
59
#include "intel_hotplug.h"
60
#include "intel_lspcon.h"
61
#include "intel_lvds.h"
62
#include "intel_panel.h"
63
#include "intel_pps.h"
64
#include "intel_psr.h"
65
#include "intel_sideband.h"
66
#include "intel_tc.h"
67
#include "intel_vdsc.h"
68
#include "intel_vrr.h"
69

70
#define DP_DPRX_ESI_LEN 14
71

72 73 74 75 76
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

77 78
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
79

80 81 82 83 84 85
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

86

87 88 89 90 91 92 93 94
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

95
/**
96
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 98 99 100 101
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
102
bool intel_dp_is_edp(struct intel_dp *intel_dp)
103
{
104
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
105

106
	return dig_port->base.type == INTEL_OUTPUT_EDP;
107 108
}

109
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
110

111 112 113
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
114
	static const int dp_rates[] = {
115
		162000, 270000, 540000, 810000
116
	};
117
	int i, max_rate;
118
	int max_lttpr_rate;
119

120
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
121 122 123 124 125 126 127 128 129
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

130
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
131 132 133
	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
	if (max_lttpr_rate)
		max_rate = min(max_rate, max_lttpr_rate);
134

135 136
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
137
			break;
138
		intel_dp->sink_rates[i] = dp_rates[i];
139
	}
140

141
	intel_dp->num_sink_rates = i;
142 143
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

166 167
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
168
{
169
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
170 171
}

172 173
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
174
{
175 176
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
177
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
178
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
179 180 181 182
	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);

	if (lttpr_max)
		sink_max = min(sink_max, lttpr_max);
183

184
	return min3(source_max, sink_max, fia_max);
185 186
}

187
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
188 189 190 191
{
	return intel_dp->max_link_lane_count;
}

192
int
193
intel_dp_link_required(int pixel_clock, int bpp)
194
{
195 196
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
197 198
}

199
int
200 201
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
202 203 204 205 206 207 208
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
209 210
}

211 212 213 214 215 216 217 218 219 220 221
bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	return INTEL_GEN(dev_priv) >= 12 ||
		(INTEL_GEN(dev_priv) == 11 &&
		 encoder->port != PORT_A);
}

222
static int cnl_max_source_rate(struct intel_dp *intel_dp)
223 224 225 226 227
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

228
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
229 230 231

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
232
		return 540000;
233 234 235

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
236
		return 810000;
237

238
	/* For other SKUs, max rate on ports A and D is 5.4G */
239
	if (port == PORT_A || port == PORT_D)
240
		return 540000;
241

242
	return 810000;
243 244
}

245 246 247
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
248
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
249
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
250

251
	if (intel_phy_is_combo(dev_priv, phy) &&
252
	    !intel_dp_is_edp(intel_dp))
253 254 255 256 257
		return 540000;

	return 810000;
}

258 259 260 261 262 263 264 265
static int ehl_max_source_rate(struct intel_dp *intel_dp)
{
	if (intel_dp_is_edp(intel_dp))
		return 540000;

	return 810000;
}

266 267
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
268
{
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
285
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
286
	struct intel_encoder *encoder = &dig_port->base;
287
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
288
	const int *source_rates;
289
	int size, max_rate = 0, vbt_max_rate;
290

291
	/* This should only be done once */
292 293
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
294

295
	if (INTEL_GEN(dev_priv) >= 10) {
296
		source_rates = cnl_rates;
297
		size = ARRAY_SIZE(cnl_rates);
298
		if (IS_GEN(dev_priv, 10))
299
			max_rate = cnl_max_source_rate(intel_dp);
300
		else if (IS_JSL_EHL(dev_priv))
301
			max_rate = ehl_max_source_rate(intel_dp);
302 303
		else
			max_rate = icl_max_source_rate(intel_dp);
304 305 306
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
307
	} else if (IS_GEN9_BC(dev_priv)) {
308
		source_rates = skl_rates;
309
		size = ARRAY_SIZE(skl_rates);
310 311
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
312 313
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
314
	} else {
315 316
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
317 318
	}

319
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
320 321 322 323 324
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

325 326 327
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

328 329
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

355 356 357 358 359 360 361 362 363 364 365 366
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

367
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
368
{
369 370 371 372
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
373

374 375 376 377 378 379 380
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
381
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
382
		intel_dp->common_rates[0] = 162000;
383 384 385 386
		intel_dp->num_common_rates = 1;
	}
}

387
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
388
				       u8 lane_count)
389 390 391 392 393 394
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
395 396
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
397 398
		return false;

399 400
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
401 402 403 404 405
		return false;

	return true;
}

406 407
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
408
						     u8 lane_count)
409 410 411 412 413 414 415 416 417 418 419 420 421
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

422
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
423
					    int link_rate, u8 lane_count)
424
{
425
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
426
	int index;
427

428 429 430 431 432 433 434 435 436
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

437 438 439 440 441 442 443
	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
		drm_dbg_kms(&i915->drm,
			    "Retrying Link training for eDP with max parameters\n");
		intel_dp->use_max_params = true;
		return 0;
	}

444 445 446 447
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
448 449 450 451
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
452 453
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
454 455
			return 0;
		}
456 457
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
458
	} else if (lane_count > 1) {
459 460 461 462
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
463 464
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
465 466
			return 0;
		}
467
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
468
		intel_dp->max_link_lane_count = lane_count >> 1;
469
	} else {
470
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
471 472 473 474 475 476
		return -1;
	}

	return 0;
}

477 478 479 480 481 482
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

483 484 485 486 487 488 489 490 491 492 493
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
494 495
				       u32 mode_clock, u32 mode_hdisplay,
				       bool bigjoiner)
496 497 498 499 500 501 502 503 504 505 506 507
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
508
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
509 510

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
511 512
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
513 514 515 516

	if (bigjoiner)
		max_bpp_small_joiner_ram *= 2;

517 518
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
519 520 521 522 523 524 525

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

526 527 528 529 530 531 532 533 534
	if (bigjoiner) {
		u32 max_bpp_bigjoiner =
			i915->max_cdclk_freq * 48 /
			intel_dp_mode_to_fec_clock(mode_clock);

		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
	}

535 536
	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
537 538
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
557 558
				       int mode_clock, int mode_hdisplay,
				       bool bigjoiner)
559
{
560
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
561 562 563 564 565 566 567 568 569 570 571 572
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
573 574 575
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
576 577 578
		return 0;
	}
	/* Also take into account max slice width */
579
	min_slice_count = max_t(u8, min_slice_count,
580 581 582 583 584
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
585 586 587 588
		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;

		if (test_slice_count >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
589
			break;
590 591 592 593 594 595 596

		/* big joiner needs small joiner to be enabled */
		if (bigjoiner && test_slice_count < 4)
			continue;

		if (min_slice_count <= test_slice_count)
			return test_slice_count;
597 598
	}

599 600
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
601 602 603
	return 0;
}

604 605 606 607 608 609 610
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

611 612
	if (!connector->ycbcr_420_allowed ||
	    !drm_mode_is_420_only(info, mode))
613 614
		return INTEL_OUTPUT_FORMAT_RGB;

615 616 617 618
	if (intel_dp->dfp.rgb_to_ycbcr &&
	    intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_RGB;

619 620 621 622 623 624
	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

675 676
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
677
			       const struct drm_display_mode *mode,
678 679 680
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
681 682
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
683

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
	if (intel_dp->dfp.pcon_max_frl_bw) {
		int target_bw;
		int max_frl_bw;
		int bpp = intel_dp_mode_min_output_bpp(&connector->base, mode);

		target_bw = bpp * target_clock;

		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;

		/* converting bw from Gbps to Kbps*/
		max_frl_bw = max_frl_bw * 1000000;

		if (target_bw > max_frl_bw)
			return MODE_CLOCK_HIGH;

		return MODE_OK;
	}

703 704 705 706
	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

707 708 709 710 711 712 713 714 715 716 717 718
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

719 720 721
	return MODE_OK;
}

722
static enum drm_mode_status
723 724 725
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
726
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
727 728
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
729
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
730 731
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
732
	int max_dotclk = dev_priv->max_dotclk_freq;
733 734
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
735
	enum drm_mode_status status;
736
	bool dsc = false, bigjoiner = false;
737

738 739 740
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

741 742 743
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

744
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
745
		if (mode->hdisplay != fixed_mode->hdisplay)
746 747
			return MODE_PANEL;

748
		if (mode->vdisplay != fixed_mode->vdisplay)
749
			return MODE_PANEL;
750 751

		target_clock = fixed_mode->clock;
752 753
	}

754 755 756
	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

757 758 759 760 761 762 763 764
	if ((target_clock > max_dotclk || mode->hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp)) {
		bigjoiner = true;
		max_dotclk *= 2;
	}
	if (target_clock > max_dotclk)
		return MODE_CLOCK_HIGH;

765
	max_link_clock = intel_dp_max_link_rate(intel_dp);
766
	max_lanes = intel_dp_max_lane_count(intel_dp);
767 768

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
769 770
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
771

772 773 774
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

775 776 777 778 779 780 781 782 783 784 785 786
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
787
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
788
			dsc_max_output_bpp =
789 790
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
791 792
							    max_lanes,
							    target_clock,
793 794
							    mode->hdisplay,
							    bigjoiner) >> 4;
795 796 797
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
798 799
							     mode->hdisplay,
							     bigjoiner);
800
		}
801 802

		dsc = dsc_max_output_bpp && dsc_slice_count;
803 804
	}

805 806
	/* big joiner configuration needs DSC */
	if (bigjoiner && !dsc)
807
		return MODE_CLOCK_HIGH;
808

809
	if (mode_rate > max_rate && !dsc)
810
		return MODE_CLOCK_HIGH;
811

812 813
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
814 815 816
	if (status != MODE_OK)
		return status;

817
	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
818 819
}

820
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
821
{
822
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
823

824
	return max_rate >= 540000;
825 826
}

827 828 829 830 831 832 833
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

834 835 836 837 838 839 840 841
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
842
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
843 844 845 846 847 848 849 850 851
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
852
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
853 854
	char str[128]; /* FIXME: too big for stack? */

855
	if (!drm_debug_enabled(DRM_UT_KMS))
856 857
		return;

858 859
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
860
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
861

862 863
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
864
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
865

866 867
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
868
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
869 870
}

871 872 873
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
874
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
875 876
	int len;

877
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
878
	if (drm_WARN_ON(&i915->drm, len <= 0))
879 880
		return 162000;

881
	return intel_dp->common_rates[len - 1];
882 883
}

884 885
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
886
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
887 888
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
889

890
	if (drm_WARN_ON(&i915->drm, i < 0))
891 892 893
		i = 0;

	return i;
894 895
}

896
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
897
			   u8 *link_bw, u8 *rate_select)
898
{
899 900
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
901 902 903 904 905 906 907 908 909
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

910
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
911 912 913 914
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

915 916 917 918 919 920 921 922
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
923 924 925 926 927 928 929 930 931
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

932
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
933
				  const struct intel_crtc_state *crtc_state)
934
{
935
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
936 937
		return false;

938
	return intel_dsc_source_support(crtc_state) &&
939 940 941
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

942 943 944
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
945 946 947
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

982 983 984
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
985 986 987 988 989
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
990
{
991
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
992
	struct intel_connector *intel_connector = intel_dp->attached_connector;
993
	int bpp, bpc;
994

995
	bpc = crtc_state->pipe_bpp / 3;
996

997
	if (intel_dp->dfp.max_bpc)
998 999 1000 1001 1002 1003 1004 1005
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
1006

1007
	bpp = bpc * 3;
1008 1009 1010 1011
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1012 1013 1014
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
1015 1016 1017 1018
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1019 1020 1021
	return bpp;
}

1022
/* Adjust link config limits based on compliance test requests. */
1023
void
1024 1025 1026 1027
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
1028 1029
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

1030 1031 1032 1033 1034 1035 1036
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

1037
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

1060
/* Optimize link config in order: max bpp, min clock, min lanes */
1061
static int
1062 1063 1064 1065
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
1066
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1067 1068 1069 1070
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1071
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1072

1073
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1074
						   output_bpp);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

1089
					return 0;
1090 1091 1092 1093 1094
				}
			}
		}
	}

1095
	return -EINVAL;
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
/* Optimize link config in order: max bpp, min lanes, min clock */
static int
intel_dp_compute_link_config_fast(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);

		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   output_bpp);

		for (lane_count = limits->min_lane_count;
		     lane_count <= limits->max_lane_count;
		     lane_count <<= 1) {
			for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

					return 0;
				}
			}
		}
	}

	return -EINVAL;
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

1151 1152 1153 1154 1155
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
1156
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1157
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1158 1159 1160 1161
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

1162 1163 1164 1165 1166 1167 1168 1169
	/*
	 * RC_MODEL_SIZE is currently a constant across all configurations.
	 *
	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
	 * DP_DSC_RC_BUF_SIZE for this.
	 */
	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;

1170 1171 1172 1173
	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
1199 1200
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

1218 1219 1220 1221
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
1222 1223 1224
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1225 1226
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
1227 1228
	u8 dsc_max_bpc;
	int pipe_bpp;
1229
	int ret;
1230

1231 1232 1233
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

1234
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
1235
		return -EINVAL;
1236

1237 1238 1239 1240 1241 1242
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
1243 1244

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
1245 1246 1247

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
1248 1249
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
1250
		return -EINVAL;
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
1263
		pipe_config->dsc.compressed_bpp =
1264 1265
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
1266
		pipe_config->dsc.slice_count =
1267 1268 1269 1270 1271 1272 1273
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
1274 1275
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
1276 1277
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
1278
						    adjusted_mode->crtc_hdisplay,
1279
						    pipe_config->bigjoiner);
1280 1281 1282
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
1283
						     adjusted_mode->crtc_hdisplay,
1284
						     pipe_config->bigjoiner);
1285
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
1286 1287
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
1288
			return -EINVAL;
1289
		}
1290
		pipe_config->dsc.compressed_bpp = min_t(u16,
1291 1292
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
1293
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
1294 1295 1296 1297 1298 1299
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
1300 1301 1302
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
	    pipe_config->bigjoiner) {
		if (pipe_config->dsc.slice_count < 2) {
1303 1304
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
1305
			return -EINVAL;
1306
		}
1307 1308

		pipe_config->dsc.dsc_split = true;
1309
	}
1310

1311
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
1312
	if (ret < 0) {
1313 1314 1315 1316 1317
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
1318
		return ret;
1319
	}
1320

1321
	pipe_config->dsc.compression_enable = true;
1322 1323 1324 1325 1326
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
1327

1328
	return 0;
1329 1330
}

1331
static int
1332
intel_dp_compute_link_config(struct intel_encoder *encoder,
1333 1334
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
1335
{
1336
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1337 1338
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
1339
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1340
	struct link_config_limits limits;
1341
	int common_len;
1342
	int ret;
1343

1344
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1345
						    intel_dp->max_link_rate);
1346 1347

	/* No common link rates between source and sink */
1348
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
1349

1350 1351 1352 1353 1354 1355
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

1356
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
1357
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
1358

1359
	if (intel_dp->use_max_params) {
1360 1361
		/*
		 * Use the maximum clock and number of lanes the eDP panel
1362 1363
		 * advertizes being capable of in case the initial fast
		 * optimal params failed us. The panels are generally
1364
		 * designed to support only a single clock and lane
1365 1366
		 * configuration, and typically on older panels these
		 * values correspond to the native resolution of the panel.
1367
		 */
1368 1369
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
1370
	}
1371

1372 1373
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

1374 1375 1376 1377 1378
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
1379

1380 1381 1382 1383 1384
	if ((adjusted_mode->crtc_clock > i915->max_dotclk_freq ||
	     adjusted_mode->crtc_hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp))
		pipe_config->bigjoiner = true;

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	if (intel_dp_is_edp(intel_dp))
		/*
		 * Optimize for fast and narrow. eDP 1.3 section 3.3 and eDP 1.4
		 * section A.1: "It is recommended that the minimum number of
		 * lanes be used, using the minimum link rate allowed for that
		 * lane configuration."
		 *
		 * Note that we fall back to the max clock and lane count for eDP
		 * panels that fail with the fast optimal settings (see
		 * intel_dp->use_max_params), in which case the fast vs. wide
		 * choice doesn't matter.
		 */
		ret = intel_dp_compute_link_config_fast(intel_dp, pipe_config, &limits);
	else
		/* Optimize for slow and wide. */
		ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
1401 1402

	/* enable compression if the mode doesn't fit available BW */
1403
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
1404
	if (ret || intel_dp->force_dsc_en || pipe_config->bigjoiner) {
1405 1406 1407 1408
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
1409
	}
1410

1411
	if (pipe_config->dsc.compression_enable) {
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
1424
	} else {
1425 1426 1427
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
1428

1429 1430 1431 1432 1433 1434
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
1435
	}
1436
	return 0;
1437 1438
}

1439 1440 1441 1442 1443 1444
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
1445
		&crtc_state->hw.adjusted_mode;
1446

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

1569 1570
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

1582 1583 1584 1585 1586 1587 1588
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	vsc->sdp_type = DP_SDP_VSC;

1589 1590
	if (intel_dp->psr.psr2_enabled) {
		if (intel_dp->psr.colorimetry_support &&
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

1639 1640 1641 1642 1643 1644 1645
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1646
	int pixel_clock;
1647

1648 1649 1650
	if (pipe_config->vrr.enable)
		return;

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
1665 1666 1667 1668 1669 1670

	pixel_clock = intel_connector->panel.downclock_mode->clock;
	if (pipe_config->splitter.enable)
		pixel_clock /= pipe_config->splitter.link_count;

	intel_link_compute_m_n(output_bpp, pipe_config->lane_count, pixel_clock,
1671 1672
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
1673 1674 1675 1676

	/* FIXME: abstract this better */
	if (pipe_config->splitter.enable)
		pipe_config->dp_m2_n2.gmch_m *= pipe_config->splitter.link_count;
1677 1678
}

1679
int
1680 1681 1682 1683 1684
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1685
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1686
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1687 1688 1689 1690
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1691
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CONSTANT_N);
1692
	int ret = 0, output_bpp;
1693 1694 1695 1696

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

1697 1698
	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
							    adjusted_mode);
1699

1700 1701 1702 1703 1704
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
	}
1705

1706
	if (!intel_dp_port_has_audio(dev_priv, port))
1707 1708 1709 1710 1711 1712 1713
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1714 1715
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1716

R
Rodrigo Vivi 已提交
1717
		if (HAS_GMCH(dev_priv))
1718
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
1719
		else
1720 1721 1722
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
1723 1724
	}

1725
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1726
		return -EINVAL;
1727

R
Rodrigo Vivi 已提交
1728
	if (HAS_GMCH(dev_priv) &&
1729
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1730
		return -EINVAL;
1731 1732

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1733
		return -EINVAL;
1734

1735 1736 1737
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

1738 1739 1740
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
1741

1742 1743
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
1744

1745 1746
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
1747
	else
1748 1749
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
1750

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
	if (intel_dp->mso_link_count) {
		int n = intel_dp->mso_link_count;
		int overlap = intel_dp->mso_pixel_overlap;

		pipe_config->splitter.enable = true;
		pipe_config->splitter.link_count = n;
		pipe_config->splitter.pixel_overlap = overlap;

		drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n",
			    n, overlap);

		adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap;
		adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap;
		adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap;
		adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap;
		adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap;
		adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap;
		adjusted_mode->crtc_clock /= n;
	}

1771 1772 1773 1774 1775
	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
1776
			       constant_n, pipe_config->fec_enable);
1777

1778 1779 1780 1781
	/* FIXME: abstract this better */
	if (pipe_config->splitter.enable)
		pipe_config->dp_m_n.gmch_m *= pipe_config->splitter.link_count;

1782
	if (!HAS_DDI(dev_priv))
1783
		g4x_dp_set_clock(encoder, pipe_config);
1784

1785
	intel_vrr_compute_config(pipe_config, conn_state);
1786
	intel_psr_compute_config(intel_dp, pipe_config);
1787 1788
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
1789
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
1790
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
1791

1792
	return 0;
1793 1794
}

1795
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1796
			      int link_rate, int lane_count)
1797
{
1798
	intel_dp->link_trained = false;
1799 1800
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
1801 1802
}

1803
/* Enable backlight PWM and backlight PP control. */
1804 1805
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
1806
{
1807
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
1808
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1809

1810
	if (!intel_dp_is_edp(intel_dp))
1811 1812
		return;

1813
	drm_dbg_kms(&i915->drm, "\n");
1814

1815
	intel_panel_enable_backlight(crtc_state, conn_state);
1816
	intel_pps_backlight_on(intel_dp);
1817 1818 1819
}

/* Disable backlight PP control and backlight PWM. */
1820
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
1821
{
1822
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
1823
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1824

1825
	if (!intel_dp_is_edp(intel_dp))
1826 1827
		return;

1828
	drm_dbg_kms(&i915->drm, "\n");
1829

1830
	intel_pps_backlight_off(intel_dp);
1831
	intel_panel_disable_backlight(old_conn_state);
1832
}
1833

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
1845
		drm_dp_is_branch(intel_dp->dpcd) &&
1846 1847 1848
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

1849 1850 1851 1852
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
1853
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1854 1855
	int ret;

1856
	if (!crtc_state->dsc.compression_enable)
1857 1858 1859 1860 1861
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
1862 1863 1864
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
1865 1866
}

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
static void
intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 oui[] = { 0x00, 0xaa, 0x01 };
	u8 buf[3] = { 0 };

	/*
	 * During driver init, we want to be careful and avoid changing the source OUI if it's
	 * already set to what we want, so as to avoid clearing any state by accident
	 */
	if (careful) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
			drm_err(&i915->drm, "Failed to read source OUI\n");

		if (memcmp(oui, buf, sizeof(oui)) == 0)
			return;
	}

	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
		drm_err(&i915->drm, "Failed to write source OUI\n");
}

1890 1891
/* If the device supports it, try to set the power state appropriately */
void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
1892
{
1893 1894
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1895 1896 1897 1898 1899 1900
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

1901
	if (mode != DP_SET_POWER_D0) {
1902 1903 1904
		if (downstream_hpd_needs_d0(intel_dp))
			return;

1905
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
1906
	} else {
1907 1908
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

1909 1910
		lspcon_resume(dp_to_dig_port(intel_dp));

1911 1912 1913 1914
		/* Write the source OUI as early as possible */
		if (intel_dp_is_edp(intel_dp))
			intel_edp_init_source_oui(intel_dp, false);

1915 1916 1917 1918 1919
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1920
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
1921 1922 1923 1924
			if (ret == 1)
				break;
			msleep(1);
		}
1925 1926 1927

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
1928
	}
1929 1930

	if (ret != 1)
1931 1932 1933
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
			    encoder->base.base.id, encoder->base.name,
			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
1934 1935
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp);

/**
 * intel_dp_sync_state - sync the encoder state during init/resume
 * @encoder: intel encoder to sync
 * @crtc_state: state for the CRTC connected to the encoder
 *
 * Sync any state stored in the encoder wrt. HW state during driver init
 * and system resume.
 */
void intel_dp_sync_state(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * Don't clobber DPCD if it's been already read out during output
	 * setup (eDP) or detect.
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		intel_dp_get_dpcd(intel_dp);

	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
}

1963 1964 1965 1966
bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
				    struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * If BIOS has set an unsupported or non-standard link rate for some
	 * reason force an encoder recompute and full modeset.
	 */
	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
				crtc_state->port_clock) < 0) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
		crtc_state->uapi.connectors_changed = true;
		return false;
	}
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992

	/*
	 * FIXME hack to force full modeset when DSC is being used.
	 *
	 * As long as we do not have full state readout and config comparison
	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
	 * Remove once we have readout for DSC.
	 */
	if (crtc_state->dsc.compression_enable) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

1993
	if (CAN_PSR(intel_dp)) {
1994 1995 1996 1997 1998
		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

1999 2000 2001
	return true;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	/* Clear the cached register set to avoid using stale values */

	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
			     intel_dp->pcon_dsc_dpcd,
			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
			DP_PCON_DSC_ENCODER);

	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
{
	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
	int i;

	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
		if (frl_bw_mask & (1 << i))
			return bw_gbps[i];
	}
	return 0;
}

static int intel_dp_pcon_set_frl_mask(int max_frl)
{
	switch (max_frl) {
	case 48:
		return DP_PCON_FRL_BW_MASK_48GBPS;
	case 40:
		return DP_PCON_FRL_BW_MASK_40GBPS;
	case 32:
		return DP_PCON_FRL_BW_MASK_32GBPS;
	case 24:
		return DP_PCON_FRL_BW_MASK_24GBPS;
	case 18:
		return DP_PCON_FRL_BW_MASK_18GBPS;
	case 9:
		return DP_PCON_FRL_BW_MASK_9GBPS;
	}

	return 0;
}

static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
2056 2057 2058
	int max_frl_rate;
	int max_lanes, rate_per_lane;
	int max_dsc_lanes, dsc_rate_per_lane;
2059

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
	max_lanes = connector->display_info.hdmi.max_lanes;
	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
	max_frl_rate = max_lanes * rate_per_lane;

	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
		if (max_dsc_lanes && dsc_rate_per_lane)
			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
	}

	return max_frl_rate;
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
}

static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
{
#define PCON_EXTENDED_TRAIN_MODE (1 > 0)
#define PCON_CONCURRENT_MODE (1 > 0)
#define PCON_SEQUENTIAL_MODE !PCON_CONCURRENT_MODE
#define PCON_NORMAL_TRAIN_MODE !PCON_EXTENDED_TRAIN_MODE
#define TIMEOUT_FRL_READY_MS 500
#define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000

	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
	u8 max_frl_bw_mask = 0, frl_trained_mask;
	bool is_active;

	ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
	if (ret < 0)
		return ret;

	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);

	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);

	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);

	if (max_frl_bw <= 0)
		return -EINVAL;

	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
	if (ret < 0)
		return ret;
	/* Wait for PCON to be FRL Ready */
	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);

	if (!is_active)
		return -ETIMEDOUT;

	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, PCON_SEQUENTIAL_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, PCON_NORMAL_TRAIN_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
	if (ret < 0)
		return ret;
	/*
	 * Wait for FRL to be completed
	 * Check if the HDMI Link is up and active.
	 */
	wait_for(is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux) == true, TIMEOUT_HDMI_LINK_ACTIVE_MS);

	if (!is_active)
		return -ETIMEDOUT;

	/* Verify HDMI Link configuration shows FRL Mode */
	if (drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, &frl_trained_mask) !=
	    DP_PCON_HDMI_MODE_FRL) {
		drm_dbg(&i915->drm, "HDMI couldn't be trained in FRL Mode\n");
		return -EINVAL;
	}
	drm_dbg(&i915->drm, "MAX_FRL_MASK = %u, FRL_TRAINED_MASK = %u\n", max_frl_bw_mask, frl_trained_mask);

	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
	intel_dp->frl.is_trained = true;
	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);

	return 0;
}

static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
{
	if (drm_dp_is_branch(intel_dp->dpcd) &&
	    intel_dp->has_hdmi_sink &&
	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
		return true;

	return false;
}

void intel_dp_check_frl_training(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/* Always go for FRL training if supported */
	if (!intel_dp_is_hdmi_2_1_sink(intel_dp) ||
	    intel_dp->frl.is_trained)
		return;

	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
		int ret, mode;

2168
		drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
		ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);

		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
	} else {
		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
	}
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
static int
intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
{
	int vactive = crtc_state->hw.adjusted_mode.vdisplay;

	return intel_hdmi_dsc_get_slice_height(vactive);
}

static int
intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
			     const struct intel_crtc_state *crtc_state)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);

	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
					     pcon_max_slice_width,
					     hdmi_max_slices, hdmi_throughput);
}

static int
intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state,
			  int num_slices, int slice_width)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int output_format = crtc_state->output_format;
	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
	int hdmi_max_chunk_bytes =
		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;
V
Ville Syrjälä 已提交
2215 2216 2217 2218

	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
				      num_slices, output_format, hdmi_all_bpp,
				      hdmi_max_chunk_bytes);
2219 2220
}

V
Ville Syrjälä 已提交
2221 2222 2223
void
intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
2224
{
V
Ville Syrjälä 已提交
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	u8 pps_param[6];
	int slice_height;
	int slice_width;
	int num_slices;
	int bits_per_pixel;
	int ret;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector *connector;
	bool hdmi_is_dsc_1_2;
2235

V
Ville Syrjälä 已提交
2236 2237
	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
		return;
2238

V
Ville Syrjälä 已提交
2239 2240 2241 2242
	if (!intel_connector)
		return;
	connector = &intel_connector->base;
	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;
2243

V
Ville Syrjälä 已提交
2244 2245 2246
	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
	    !hdmi_is_dsc_1_2)
		return;
2247

V
Ville Syrjälä 已提交
2248 2249 2250
	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
	if (!slice_height)
		return;
2251

V
Ville Syrjälä 已提交
2252 2253 2254
	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
	if (!num_slices)
		return;
2255

V
Ville Syrjälä 已提交
2256 2257
	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
				   num_slices);
K
Keith Packard 已提交
2258

V
Ville Syrjälä 已提交
2259 2260 2261 2262
	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
						   num_slices, slice_width);
	if (!bits_per_pixel)
		return;
K
Keith Packard 已提交
2263

V
Ville Syrjälä 已提交
2264 2265 2266 2267 2268 2269
	pps_param[0] = slice_height & 0xFF;
	pps_param[1] = slice_height >> 8;
	pps_param[2] = slice_width & 0xFF;
	pps_param[3] = slice_width >> 8;
	pps_param[4] = bits_per_pixel & 0xFF;
	pps_param[5] = (bits_per_pixel >> 8) & 0x3;
K
Keith Packard 已提交
2270

V
Ville Syrjälä 已提交
2271 2272 2273
	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
	if (ret < 0)
		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
K
Keith Packard 已提交
2274 2275
}

V
Ville Syrjälä 已提交
2276 2277
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
2278
{
V
Ville Syrjälä 已提交
2279 2280
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;
2281

V
Ville Syrjälä 已提交
2282 2283
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;
2284

V
Ville Syrjälä 已提交
2285 2286
	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;
2287

V
Ville Syrjälä 已提交
2288 2289
	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;
2290

V
Ville Syrjälä 已提交
2291 2292 2293 2294
	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));
2295

V
Ville Syrjälä 已提交
2296 2297
	tmp = crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		intel_dp->dfp.ycbcr_444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
2298

V
Ville Syrjälä 已提交
2299 2300 2301 2302 2303
	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));
2304

V
Ville Syrjälä 已提交
2305 2306 2307
	tmp = 0;
	if (intel_dp->dfp.rgb_to_ycbcr) {
		bool bt2020, bt709;
2308

2309
		/*
V
Ville Syrjälä 已提交
2310 2311 2312
		 * FIXME: Currently if userspace selects BT2020 or BT709, but PCON supports only
		 * RGB->YCbCr for BT601 colorspace, we go ahead with BT601, as default.
		 *
2313
		 */
V
Ville Syrjälä 已提交
2314
		tmp = DP_CONVERSION_BT601_RGB_YCBCR_ENABLE;
2315

V
Ville Syrjälä 已提交
2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		bt2020 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								   intel_dp->downstream_ports,
								   DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
		bt709 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								  intel_dp->downstream_ports,
								  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
		switch (crtc_state->infoframes.vsc.colorimetry) {
		case DP_COLORIMETRY_BT2020_RGB:
		case DP_COLORIMETRY_BT2020_YCC:
			if (bt2020)
				tmp = DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE;
			break;
		case DP_COLORIMETRY_BT709_YCC:
		case DP_COLORIMETRY_XVYCC_709:
			if (bt709)
				tmp = DP_CONVERSION_BT709_RGB_YCBCR_ENABLE;
			break;
		default:
			break;
		}
2336 2337
	}

V
Ville Syrjälä 已提交
2338 2339 2340 2341
	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
		drm_dbg_kms(&i915->drm,
			   "Failed to set protocol converter RGB->YCbCr conversion mode to %s\n",
			   enableddisabled(tmp ? true : false));
2342 2343
}

V
Ville Syrjälä 已提交
2344

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

2355 2356
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
2357 2358
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2359 2360 2361 2362 2363 2364
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

2365 2366 2367
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

2368 2369 2370 2371 2372 2373
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
2374 2375 2376
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
2377

2378 2379 2380
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
2381

2382
		/* FEC is supported only on DP 1.4 */
2383 2384 2385
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
2386 2387
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
2388

2389 2390
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
2391 2392 2393
	}
}

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
static void intel_edp_mso_mode_fixup(struct intel_connector *connector,
				     struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
	int n = intel_dp->mso_link_count;
	int overlap = intel_dp->mso_pixel_overlap;

	if (!mode || !n)
		return;

	mode->hdisplay = (mode->hdisplay - overlap) * n;
	mode->hsync_start = (mode->hsync_start - overlap) * n;
	mode->hsync_end = (mode->hsync_end - overlap) * n;
	mode->htotal = (mode->htotal - overlap) * n;
	mode->clock *= n;

	drm_mode_set_name(mode);

	drm_dbg_kms(&i915->drm,
		    "[CONNECTOR:%d:%s] using generated MSO mode: ",
		    connector->base.base.id, connector->base.name);
	drm_mode_debug_printmodeline(mode);
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
static void intel_edp_mso_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 mso;

	if (intel_dp->edp_dpcd[0] < DP_EDP_14)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) {
		drm_err(&i915->drm, "Failed to read MSO cap\n");
		return;
	}

	/* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */
	mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK;
	if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) {
		drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso);
		mso = 0;
	}

	if (mso) {
		drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration\n",
			    mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso);
2442 2443 2444 2445
		if (!HAS_MSO(i915)) {
			drm_err(&i915->drm, "No source MSO support, disabling\n");
			mso = 0;
		}
2446 2447 2448 2449 2450 2451
	}

	intel_dp->mso_link_count = mso;
	intel_dp->mso_pixel_overlap = 0; /* FIXME: read from DisplayID v2.0 */
}

2452 2453 2454 2455 2456
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
2457

2458
	/* this function is meant to be called only once */
2459
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
2460

2461
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
2462 2463
		return false;

2464 2465
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
2466

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
2477 2478
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
2479 2480 2481
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
2482

2483 2484 2485 2486 2487 2488
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

2489 2490
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
2491
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
2492 2493
		int i;

2494 2495
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
2496

2497 2498
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
2499 2500 2501 2502

			if (val == 0)
				break;

2503 2504 2505 2506 2507 2508
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
2509
			intel_dp->sink_rates[i] = (val * 200) / 10;
2510
		}
2511
		intel_dp->num_sink_rates = i;
2512
	}
2513

2514 2515 2516 2517
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
2518 2519 2520 2521 2522
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

2523 2524
	intel_dp_set_common_rates(intel_dp);

2525 2526 2527 2528
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

2529 2530 2531 2532 2533 2534
	/*
	 * If needed, program our source OUI so we can make various Intel-specific AUX services
	 * available (such as HDR backlight controls)
	 */
	intel_edp_init_source_oui(intel_dp, true);

2535 2536
	intel_edp_mso_init(intel_dp);

2537 2538 2539
	return true;
}

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
2550 2551 2552 2553

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
2554 2555
	int ret;

2556
	if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0)
2557 2558
		return false;

2559 2560 2561 2562
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
2563
	if (!intel_dp_is_edp(intel_dp)) {
2564 2565 2566
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

2567
		intel_dp_set_sink_rates(intel_dp);
2568 2569
		intel_dp_set_common_rates(intel_dp);
	}
2570

2571
	if (intel_dp_has_sink_count(intel_dp)) {
2572 2573
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
2574 2575 2576 2577 2578 2579 2580
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
2581
		intel_dp->sink_count = ret;
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
2593

2594 2595
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
2596 2597
}

2598 2599 2600
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
2601 2602 2603
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
2604
		intel_dp->can_mst &&
2605
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
2606 2607
}

2608 2609 2610
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
2611
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2612 2613
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
2614
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
2615

2616 2617 2618 2619
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
2620
		    yesno(i915->params.enable_dp_mst));
2621 2622 2623 2624

	if (!intel_dp->can_mst)
		return;

2625
	intel_dp->is_mst = sink_can_mst &&
2626
		i915->params.enable_dp_mst;
2627 2628 2629

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
2630 2631 2632 2633 2634
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
2635 2636 2637
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
2638 2639
}

2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

2685 2686 2687 2688 2689 2690 2691
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

2724
out:
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
2808
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
2828
		return;
2829 2830 2831 2832 2833
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

2834
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
2835 2836
}

2837 2838 2839 2840
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
2841
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2842 2843 2844 2845 2846 2847 2848 2849 2850
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

2851
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
2852 2853 2854
					&sdp, len);
}

2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
3011
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

3026
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
3038
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
3039 3040 3041 3042 3043 3044 3045 3046 3047
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

3048 3049
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
3063 3064 3065
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

3081
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3082
{
3083
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3084
	int status = 0;
3085
	int test_link_rate;
3086
	u8 test_lane_count, test_link_bw;
3087 3088 3089 3090 3091 3092 3093 3094
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
3095
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
3096 3097 3098 3099 3100 3101 3102
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
3103
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
3104 3105 3106
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3107 3108 3109 3110

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
3111 3112 3113 3114 3115 3116
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
3117 3118
}

3119
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3120
{
3121
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3122 3123
	u8 test_pattern;
	u8 test_misc;
3124 3125 3126 3127
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
3128 3129
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
3130
	if (status <= 0) {
3131
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
3132 3133 3134 3135 3136 3137 3138 3139
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
3140
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
3141 3142 3143 3144 3145 3146
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
3147
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
3148 3149 3150
		return DP_TEST_NAK;
	}

3151 3152
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
3153
	if (status <= 0) {
3154
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
3176
	intel_dp->compliance.test_active = true;
3177 3178

	return DP_TEST_ACK;
3179 3180
}

3181
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
3182
{
3183
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3184
	u8 test_result = DP_TEST_ACK;
3185 3186 3187 3188
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3189
	    connector->edid_corrupt ||
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
3200 3201 3202 3203
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
3204
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3205
	} else {
3206 3207 3208 3209 3210 3211 3212
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3213 3214
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
3215 3216
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
3217 3218

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3219
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
3220 3221 3222
	}

	/* Set test active flag here so userspace doesn't interrupt things */
3223
	intel_dp->compliance.test_active = true;
3224

3225 3226 3227
	return test_result;
}

3228 3229
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
3230 3231 3232 3233 3234
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
3235
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
3295 3296
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
3297
{
3298 3299
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
3300
	struct drm_i915_private *dev_priv = to_i915(dev);
3301
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
3322 3323
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
3324
{
3325 3326
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
3327
	struct drm_i915_private *dev_priv = to_i915(dev);
3328 3329
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

3349 3350
static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state)
3351 3352 3353 3354 3355
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

3356 3357
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0) {
3358 3359 3360 3361 3362
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
3363 3364
	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
				  link_status);
3365

3366
	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
3367

3368
	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
3369

3370
	intel_dp_phy_pattern_update(intel_dp, crtc_state);
3371

3372
	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
3373 3374 3375 3376 3377

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

3378
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3379
{
3380 3381
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
3382

3383 3384 3385 3386
	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}
3387

3388 3389
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = true;
3390

3391
	return DP_TEST_ACK;
3392 3393 3394 3395
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
3396
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3397 3398
	u8 response = DP_TEST_NAK;
	u8 request = 0;
3399
	int status;
3400

3401
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
3402
	if (status <= 0) {
3403 3404
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
3405 3406 3407
		goto update_status;
	}

3408
	switch (request) {
3409
	case DP_TEST_LINK_TRAINING:
3410
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
3411 3412 3413
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
3414
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
3415 3416 3417
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
3418
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
3419 3420 3421
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
3422
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
3423 3424 3425
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
3426 3427
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
3428 3429 3430
		break;
	}

3431 3432 3433
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

3434
update_status:
3435
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
3436
	if (status <= 0)
3437 3438
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
3439 3440
}

3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
static void
intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, bool *handled)
{
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, handled);

		if (esi[1] & DP_CP_IRQ) {
			intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
			*handled = true;
		}
}

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
3466 3467
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
3468
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3469
	bool link_ok = true;
3470

3471
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
3472 3473 3474

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
3475
		bool handled;
3476
		int retry;
3477

3478
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
3479 3480
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
3481 3482 3483
			link_ok = false;

			break;
3484
		}
3485

3486
		/* check link status - esi[10] = 0x200c */
3487
		if (intel_dp->active_mst_links > 0 && link_ok &&
3488 3489 3490
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
3491
			link_ok = false;
3492
		}
3493

3494
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
3495

3496 3497
		intel_dp_mst_hpd_irq(intel_dp, esi, &handled);

3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
3509 3510
		}
	}
3511

3512
	return link_ok;
3513 3514
}

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
{
	bool is_active;
	u8 buf = 0;

	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
	if (intel_dp->frl.is_trained && !is_active) {
		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
			return;

		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
			return;

		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);

		/* Restart FRL training or fall back to TMDS mode */
		intel_dp_check_frl_training(intel_dp);
	}
}

3537 3538 3539 3540 3541
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

3542
	if (!intel_dp->link_trained)
3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
3554 3555
		return false;

3556 3557
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0)
3558 3559 3560 3561 3562
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
3563 3564 3565 3566
	 *
	 * FIXME would be nice to user the crtc state here, but since
	 * we need to call this from the short HPD handler that seems
	 * a bit hard.
3567 3568 3569 3570 3571 3572 3573 3574 3575
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

3662 3663
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
3664 3665
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3666
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3667
	struct intel_crtc *crtc;
3668
	u32 crtc_mask;
3669 3670
	int ret;

3671
	if (!intel_dp_is_connected(intel_dp))
3672 3673 3674 3675 3676 3677 3678
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

3679
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
3680 3681 3682
	if (ret)
		return ret;

3683
	if (crtc_mask == 0)
3684 3685
		return 0;

3686 3687
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
3688

3689 3690 3691
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
3692

3693 3694 3695 3696 3697 3698
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
3699

3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* retrain on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

3710
		intel_dp_check_frl_training(intel_dp);
3711
		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
3712 3713 3714 3715
		intel_dp_start_link_train(intel_dp, crtc_state);
		intel_dp_stop_link_train(intel_dp, crtc_state);
		break;
	}
3716

3717 3718 3719
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
3720

3721 3722 3723 3724 3725 3726 3727 3728
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
3729 3730

	return 0;
3731 3732
}

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784
static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
				  struct drm_modeset_acquire_ctx *ctx,
				  u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	return ret;
}

static int intel_dp_do_phy_test(struct intel_encoder *encoder,
				struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3785
	struct intel_crtc *crtc;
3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	u32 crtc_mask;
	int ret;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
	if (ret)
		return ret;

	if (crtc_mask == 0)
		return 0;

	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
		    encoder->base.base.id, encoder->base.name);
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816

	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* test on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_process_phy_request(intel_dp, crtc_state);
		break;
	}
3817 3818 3819 3820

	return 0;
}

3821
void intel_dp_phy_test(struct intel_encoder *encoder)
3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
{
	struct drm_modeset_acquire_ctx ctx;
	int ret;

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
		ret = intel_dp_do_phy_test(encoder, &ctx);

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
}

3845
static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
3846
{
3847
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

3862
	if (val & DP_CP_IRQ)
3863
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
3864 3865

	if (val & DP_SINK_SPECIFIC_IRQ)
3866
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
3867 3868
}

3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892
static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) {
		drm_dbg_kms(&i915->drm, "Error in reading link service irq vector\n");
		return;
	}

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) {
		drm_dbg_kms(&i915->drm, "Error in writing link service irq vector\n");
		return;
	}

	if (val & HDMI_LINK_STATUS_CHANGED)
		intel_dp_handle_hdmi_link_status_change(intel_dp);
}

3893 3894 3895 3896 3897 3898 3899
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
3900 3901 3902 3903 3904
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
3905
 */
3906
static bool
3907
intel_dp_short_pulse(struct intel_dp *intel_dp)
3908
{
3909
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3910 3911
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
3912

3913 3914 3915 3916
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
3917
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
3918

3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
3930 3931
	}

3932 3933
	intel_dp_check_device_service_irq(intel_dp);
	intel_dp_check_link_service_irq(intel_dp);
3934

3935 3936 3937
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

3938 3939 3940
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
3941

3942 3943
	intel_psr_short_pulse(intel_dp);

3944 3945
	switch (intel_dp->compliance.test_type) {
	case DP_TEST_LINK_TRAINING:
3946 3947
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
3948
		/* Send a Hotplug Uevent to userspace to start modeset */
3949
		drm_kms_helper_hotplug_event(&dev_priv->drm);
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		drm_dbg_kms(&dev_priv->drm,
			    "PHY test pattern Compliance Test requested\n");
		/*
		 * Schedule long hpd to do the test
		 *
		 * FIXME get rid of the ad-hoc phy test modeset code
		 * and properly incorporate it into the normal modeset.
		 */
		return false;
3961
	}
3962 3963

	return true;
3964 3965
}

3966
/* XXX this is probably wrong for multiple downstream ports */
3967
static enum drm_connector_status
3968
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3969
{
3970
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3971
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3972 3973
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
3974

3975
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
3976 3977
		return connector_status_connected;

3978
	lspcon_resume(dig_port);
3979

3980 3981 3982 3983
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
3984
	if (!drm_dp_is_branch(dpcd))
3985
		return connector_status_connected;
3986 3987

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3988
	if (intel_dp_has_sink_count(intel_dp) &&
3989
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3990 3991
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
3992 3993
	}

3994 3995 3996
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

3997
	/* If no HPD, poke DDC gently */
3998
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3999
		return connector_status_connected;
4000 4001

	/* Well we tried, say unknown for unreliable port types */
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4014 4015

	/* Anything else is out of spec, warn and ignore */
4016
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
4017
	return connector_status_disconnected;
4018 4019
}

4020 4021 4022
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4023
	return connector_status_connected;
4024 4025
}

4026 4027
/*
 * intel_digital_port_connected - is the specified port connected?
4028
 * @encoder: intel_encoder
4029
 *
4030 4031 4032 4033 4034
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
4035
 * Return %true if port is connected, %false otherwise.
4036
 */
4037 4038 4039
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4040
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4041
	bool is_connected = false;
4042 4043 4044
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
4045
		is_connected = dig_port->connected(encoder);
4046 4047 4048 4049

	return is_connected;
}

4050
static struct edid *
4051
intel_dp_get_edid(struct intel_dp *intel_dp)
4052
{
4053
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4054

4055 4056 4057 4058
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4059 4060
			return NULL;

J
Jani Nikula 已提交
4061
		return drm_edid_duplicate(intel_connector->edid);
4062 4063 4064 4065
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4066

4067
static void
4068 4069
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
4070
{
4071 4072 4073 4074 4075
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
4076
					  intel_dp->downstream_ports, edid);
4077

4078 4079 4080 4081
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

4082 4083 4084 4085 4086 4087 4088 4089 4090
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

4091 4092 4093 4094
	intel_dp->dfp.pcon_max_frl_bw =
		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
					   intel_dp->downstream_ports);

4095
	drm_dbg_kms(&i915->drm,
4096
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
4097
		    connector->base.base.id, connector->base.name,
4098 4099 4100
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
4101 4102
		    intel_dp->dfp.max_tmds_clock,
		    intel_dp->dfp.pcon_max_frl_bw);
4103 4104

	intel_dp_get_pcon_dsc_cap(intel_dp);
4105 4106 4107 4108 4109 4110 4111
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
4112
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420, rgb_to_ycbcr;
4113 4114 4115 4116 4117 4118 4119 4120 4121

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
4122
	if (IS_IRONLAKE(i915))
4123 4124 4125 4126 4127 4128
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
4129
	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
4130
	ycbcr_444_to_420 =
4131
		dp_to_dig_port(intel_dp)->lspcon.active ||
4132 4133
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);
4134 4135
	rgb_to_ycbcr = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								 intel_dp->downstream_ports,
4136 4137
								 DP_DS_HDMI_BT601_RGB_YCBCR_CONV |
								 DP_DS_HDMI_BT709_RGB_YCBCR_CONV |
4138
								 DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
4139 4140

	if (INTEL_GEN(i915) >= 11) {
4141 4142 4143 4144 4145 4146
		/* Let PCON convert from RGB->YCbCr if possible */
		if (is_branch && rgb_to_ycbcr && ycbcr_444_to_420) {
			intel_dp->dfp.rgb_to_ycbcr = true;
			intel_dp->dfp.ycbcr_444_to_420 = true;
			connector->base.ycbcr_420_allowed = true;
		} else {
4147
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
4148 4149
			intel_dp->dfp.ycbcr_444_to_420 =
				ycbcr_444_to_420 && !ycbcr_420_passthrough;
4150

4151 4152 4153
			connector->base.ycbcr_420_allowed =
				!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
		}
4154 4155 4156 4157 4158 4159 4160 4161
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
4162
		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
4163
		    connector->base.base.id, connector->base.name,
4164
		    yesno(intel_dp->dfp.rgb_to_ycbcr),
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
4181

4182 4183 4184 4185 4186
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

4187
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
4188 4189
}

4190 4191
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4192
{
4193
	struct intel_connector *connector = intel_dp->attached_connector;
4194

4195
	drm_dp_cec_unset_edid(&intel_dp->aux);
4196 4197
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
4198

4199
	intel_dp->has_hdmi_sink = false;
4200
	intel_dp->has_audio = false;
4201 4202

	intel_dp->dfp.max_bpc = 0;
4203
	intel_dp->dfp.max_dotclock = 0;
4204 4205
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
4206

4207 4208
	intel_dp->dfp.pcon_max_frl_bw = 0;

4209 4210
	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
4211
}
4212

4213
static int
4214 4215 4216
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
4217
{
4218
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4219
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4220 4221
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
4222 4223
	enum drm_connector_status status;

4224 4225
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
4226 4227
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4228

4229 4230 4231
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

4232
	/* Can't disconnect eDP */
4233
	if (intel_dp_is_edp(intel_dp))
4234
		status = edp_detect(intel_dp);
4235
	else if (intel_digital_port_connected(encoder))
4236
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4237
	else
4238 4239
		status = connector_status_disconnected;

4240
	if (status == connector_status_disconnected) {
4241
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4242
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
4243

4244
		if (intel_dp->is_mst) {
4245 4246 4247 4248
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
4249 4250 4251 4252 4253
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4254
		goto out;
4255
	}
Z
Zhenyu Wang 已提交
4256

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
4268 4269
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4270

4271 4272
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4273 4274 4275

		intel_dp->reset_link_params = false;
	}
4276

4277 4278
	intel_dp_print_rates(intel_dp);

4279
	if (intel_dp->is_mst) {
4280 4281 4282 4283 4284
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4285 4286
		status = connector_status_disconnected;
		goto out;
4287 4288 4289 4290 4291 4292
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
4293 4294 4295 4296
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
4297
		if (ret)
4298 4299
			return ret;
	}
4300

4301 4302 4303 4304 4305 4306 4307 4308
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4309
	intel_dp_set_edid(intel_dp);
4310 4311
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
4312
		status = connector_status_connected;
4313

4314
	intel_dp_check_device_service_irq(intel_dp);
4315

4316
out:
4317
	if (status != connector_status_connected && !intel_dp->is_mst)
4318
		intel_dp_unset_edid(intel_dp);
4319

4320 4321 4322 4323 4324 4325
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

4326 4327 4328 4329 4330
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
4331
	return status;
4332 4333
}

4334 4335
static void
intel_dp_force(struct drm_connector *connector)
4336
{
4337
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4338 4339
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
4340
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4341 4342
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
4343
	intel_wakeref_t wakeref;
4344

4345 4346
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
4347
	intel_dp_unset_edid(intel_dp);
4348

4349 4350
	if (connector->status != connector_status_connected)
		return;
4351

4352
	wakeref = intel_display_power_get(dev_priv, aux_domain);
4353 4354 4355

	intel_dp_set_edid(intel_dp);

4356
	intel_display_power_put(dev_priv, aux_domain, wakeref);
4357 4358 4359 4360 4361 4362
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;
4363
	int num_modes = 0;
4364 4365 4366

	edid = intel_connector->detect_edid;
	if (edid) {
4367
		num_modes = intel_connector_update_modes(connector, edid);
4368 4369 4370 4371

		if (intel_vrr_is_capable(connector))
			drm_connector_set_vrr_capable_property(connector,
							       true);
4372
	}
4373

4374
	/* Also add fixed mode, which may or may not be present in EDID */
4375
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
4376
	    intel_connector->panel.fixed_mode) {
4377
		struct drm_display_mode *mode;
4378 4379

		mode = drm_mode_duplicate(connector->dev,
4380
					  intel_connector->panel.fixed_mode);
4381
		if (mode) {
4382
			drm_mode_probed_add(connector, mode);
4383
			num_modes++;
4384 4385
		}
	}
4386

4387 4388 4389
	if (num_modes)
		return num_modes;

4390 4391 4392 4393 4394 4395 4396 4397 4398
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
4399
			num_modes++;
4400 4401 4402
		}
	}

4403
	return num_modes;
4404 4405
}

4406 4407 4408
static int
intel_dp_connector_register(struct drm_connector *connector)
{
4409
	struct drm_i915_private *i915 = to_i915(connector->dev);
4410
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4411 4412
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_lspcon *lspcon = &dig_port->lspcon;
4413 4414 4415 4416 4417
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4418

4419 4420
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
4421 4422

	intel_dp->aux.dev = connector->kdev;
4423 4424
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
4425
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441

	if (!intel_bios_is_lspcon_present(i915, dig_port->base.port))
		return ret;

	/*
	 * ToDo: Clean this up to handle lspcon init and resume more
	 * efficiently and streamlined.
	 */
	if (lspcon_init(dig_port)) {
		lspcon_detect_hdr_capability(lspcon);
		if (lspcon->hdr_supported)
			drm_object_attach_property(&connector->base,
						   connector->dev->mode_config.hdr_output_metadata_property,
						   0);
	}

4442
	return ret;
4443 4444
}

4445 4446 4447
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
4448
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
4449 4450 4451

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
4452 4453 4454
	intel_connector_unregister(connector);
}

4455
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
4456
{
4457 4458
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
4459

4460
	intel_dp_mst_encoder_cleanup(dig_port);
4461

4462
	intel_pps_vdd_off_sync(intel_dp);
4463 4464

	intel_dp_aux_fini(intel_dp);
4465 4466
}

4467
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4468
{
4469
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
4470

4471
	intel_pps_vdd_off_sync(intel_dp);
4472 4473
}

4474
void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
4475 4476 4477
{
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);

4478
	intel_pps_wait_power_cycle(intel_dp);
4479 4480
}

4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
4518
	drm_connector_list_iter_end(&conn_iter);
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

4558
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

4600 4601 4602 4603 4604
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

4619
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4620
	.force = intel_dp_force,
4621
	.fill_modes = drm_helper_probe_single_connector_modes,
4622 4623
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
4624
	.late_register = intel_dp_connector_register,
4625
	.early_unregister = intel_dp_connector_unregister,
4626
	.destroy = intel_connector_destroy,
4627
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4628
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
4629 4630 4631
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4632
	.detect_ctx = intel_dp_detect,
4633 4634
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4635
	.atomic_check = intel_dp_connector_atomic_check,
4636 4637
};

4638
enum irqreturn
4639
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
4640
{
4641 4642
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
4643

4644
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
4645
	    (long_hpd || !intel_pps_have_power(intel_dp))) {
4646
		/*
4647
		 * vdd off can generate a long/short pulse on eDP which
4648 4649
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
4650
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
4651
		 */
4652 4653 4654
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
4655 4656
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
4657
		return IRQ_HANDLED;
4658 4659
	}

4660
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
4661 4662
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
4663
		    long_hpd ? "long" : "short");
4664

4665
	if (long_hpd) {
4666
		intel_dp->reset_link_params = true;
4667 4668 4669 4670
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
4671
		if (!intel_dp_check_mst_status(intel_dp))
4672
			return IRQ_NONE;
4673 4674
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
4675
	}
4676

4677
	return IRQ_HANDLED;
4678 4679
}

4680
/* check the VBT to see whether the eDP is on another port */
4681
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
4682
{
4683 4684 4685 4686
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
4687
	if (INTEL_GEN(dev_priv) < 5)
4688 4689
		return false;

4690
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
4691 4692
		return true;

4693
	return intel_bios_is_port_edp(dev_priv, port);
4694 4695
}

4696
static void
4697 4698
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4699
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4700 4701
	enum port port = dp_to_dig_port(intel_dp)->base.port;

4702 4703 4704
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

4705 4706
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
4707

4708
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
4709
	if (HAS_GMCH(dev_priv))
4710 4711 4712
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
4713

4714 4715
	/* Register HDMI colorspace for case of lspcon */
	if (intel_bios_is_lspcon_present(dev_priv, port)) {
4716
		drm_connector_attach_content_type_property(connector);
4717 4718 4719 4720
		intel_attach_hdmi_colorspace_property(connector);
	} else {
		intel_attach_dp_colorspace_property(connector);
	}
4721

4722 4723 4724 4725 4726
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

4727
	if (intel_dp_is_edp(intel_dp)) {
4728 4729 4730
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
4731
		if (!HAS_GMCH(dev_priv))
4732 4733 4734 4735
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

4736
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
4737

4738
	}
4739 4740 4741

	if (HAS_VRR(dev_priv))
		drm_connector_attach_vrr_capable_property(connector);
4742 4743
}

4744 4745
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4746
 * @dev_priv: i915 device
4747
 * @crtc_state: a pointer to the active intel_crtc_state
4748 4749 4750 4751 4752 4753 4754 4755 4756
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
4757
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
4758
				    const struct intel_crtc_state *crtc_state,
4759
				    int refresh_rate)
4760
{
4761
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4762
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
4763
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4764 4765

	if (refresh_rate <= 0) {
4766 4767
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
4768 4769 4770
		return;
	}

4771
	if (intel_dp == NULL) {
4772
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
4773 4774 4775 4776
		return;
	}

	if (!intel_crtc) {
4777 4778
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
4779 4780 4781
		return;
	}

4782
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
4783
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
4784 4785 4786
		return;
	}

V
Ville Syrjälä 已提交
4787
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
4788
			refresh_rate)
4789 4790
		index = DRRS_LOW_RR;

4791
	if (index == dev_priv->drrs.refresh_rate_type) {
4792 4793
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
4794 4795 4796
		return;
	}

4797
	if (!crtc_state->hw.active) {
4798 4799
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
4800 4801 4802
		return;
	}

4803
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
4804 4805
		switch (index) {
		case DRRS_HIGH_RR:
4806
			intel_dp_set_m_n(crtc_state, M1_N1);
4807 4808
			break;
		case DRRS_LOW_RR:
4809
			intel_dp_set_m_n(crtc_state, M2_N2);
4810 4811 4812
			break;
		case DRRS_MAX_RR:
		default:
4813 4814
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
4815
		}
4816 4817
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
4818
		u32 val;
4819

4820
		val = intel_de_read(dev_priv, reg);
4821
		if (index > DRRS_HIGH_RR) {
4822
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4823 4824 4825
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
4826
		} else {
4827
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4828 4829 4830
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4831
		}
4832
		intel_de_write(dev_priv, reg, val);
4833 4834
	}

4835 4836
	dev_priv->drrs.refresh_rate_type = index;

4837 4838
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
4839 4840
}

4841 4842 4843 4844 4845 4846 4847 4848 4849
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

4850 4851 4852
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
4853
 * @crtc_state: A pointer to the active crtc state.
4854 4855 4856
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
4857
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
4858
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
4859
{
4860
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
4861

4862
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
4863 4864
		return;

4865
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
4866

V
Vandana Kannan 已提交
4867
	mutex_lock(&dev_priv->drrs.mutex);
4868

4869
	if (dev_priv->drrs.dp) {
4870
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
4871 4872 4873
		goto unlock;
	}

4874
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
4875 4876 4877 4878 4879

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

4896 4897 4898
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
4899
 * @old_crtc_state: Pointer to old crtc_state.
4900 4901
 *
 */
4902
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
4903
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
4904
{
4905
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
4906

4907
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
4908 4909 4910 4911 4912 4913 4914 4915
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

4916
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
4917 4918 4919 4920 4921
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

4968
	/*
4969 4970
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
4971 4972
	 */

4973 4974
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
4975

4976 4977 4978 4979
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
4980
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
4981
	}
4982

4983 4984
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
4985 4986
}

4987
/**
4988
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
4989
 * @dev_priv: i915 device
4990 4991
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
4992 4993
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
4994 4995 4996
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
4997 4998
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
4999
{
5000
	struct intel_dp *intel_dp;
5001 5002 5003
	struct drm_crtc *crtc;
	enum pipe pipe;

5004
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5005 5006
		return;

5007
	cancel_delayed_work(&dev_priv->drrs.work);
5008

5009
	mutex_lock(&dev_priv->drrs.mutex);
5010 5011 5012

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
5013 5014 5015 5016
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5017
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5018 5019
	pipe = to_intel_crtc(crtc)->pipe;

5020 5021 5022
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5023
	/* invalidate means busy screen hence upclock */
5024
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5025
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
5026
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
5027 5028 5029 5030

	mutex_unlock(&dev_priv->drrs.mutex);
}

5031
/**
5032
 * intel_edp_drrs_flush - Restart Idleness DRRS
5033
 * @dev_priv: i915 device
5034 5035
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5036 5037 5038 5039
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5040 5041 5042
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5043 5044
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5045
{
5046
	struct intel_dp *intel_dp;
5047 5048 5049
	struct drm_crtc *crtc;
	enum pipe pipe;

5050
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5051 5052
		return;

5053
	cancel_delayed_work(&dev_priv->drrs.work);
5054

5055
	mutex_lock(&dev_priv->drrs.mutex);
5056 5057 5058

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
5059 5060 5061 5062
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5063
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5064
	pipe = to_intel_crtc(crtc)->pipe;
5065 5066

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5067 5068
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5069
	/* flush means busy screen hence upclock */
5070
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5071
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
5072
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
5073 5074 5075 5076 5077 5078

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5079 5080 5081 5082 5083
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5107 5108 5109 5110 5111 5112 5113 5114
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5115 5116 5117 5118 5119 5120 5121 5122
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5123
 * @connector: eDP connector
5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5134
static struct drm_display_mode *
5135 5136
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
5137
{
5138
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5139 5140
	struct drm_display_mode *downclock_mode = NULL;

5141 5142 5143
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5144
	if (INTEL_GEN(dev_priv) <= 6) {
5145 5146
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
5147 5148 5149 5150
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5151
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
5152 5153 5154
		return NULL;
	}

5155
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
5156
	if (!downclock_mode) {
5157 5158
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
5159 5160 5161
		return NULL;
	}

5162
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5163

5164
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5165 5166
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
5167 5168 5169
	return downclock_mode;
}

5170
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5171
				     struct intel_connector *intel_connector)
5172
{
5173 5174
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
5175
	struct drm_connector *connector = &intel_connector->base;
5176
	struct drm_display_mode *fixed_mode = NULL;
5177
	struct drm_display_mode *downclock_mode = NULL;
5178
	bool has_dpcd;
5179
	enum pipe pipe = INVALID_PIPE;
5180
	struct edid *edid;
5181

5182
	if (!intel_dp_is_edp(intel_dp))
5183 5184
		return true;

5185 5186 5187 5188 5189 5190
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
5191
	if (intel_get_lvds_encoder(dev_priv)) {
5192 5193
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5194 5195
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
5196 5197 5198 5199

		return false;
	}

5200
	intel_pps_init(intel_dp);
5201

5202
	/* Cache DPCD and EDID for edp. */
5203
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5204

5205
	if (!has_dpcd) {
5206
		/* if this fails, presume the device is a ghost */
5207 5208
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
5209
		goto out_vdd_off;
5210 5211
	}

5212
	mutex_lock(&dev->mode_config.mutex);
5213
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5214 5215
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
5216
			drm_connector_update_edid_property(connector, edid);
5217 5218 5219 5220 5221 5222 5223 5224 5225
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5226 5227 5228
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
5229

5230 5231 5232 5233
	/* multiply the mode clock and horizontal timings for MSO */
	intel_edp_mso_mode_fixup(intel_connector, fixed_mode);
	intel_edp_mso_mode_fixup(intel_connector, downclock_mode);

5234
	/* fallback to VBT if available for eDP */
5235 5236
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
5237
	mutex_unlock(&dev->mode_config.mutex);
5238

5239
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5240 5241 5242 5243 5244
		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5245
		pipe = vlv_active_pipe(intel_dp);
5246 5247

		if (pipe != PIPE_A && pipe != PIPE_B)
5248
			pipe = intel_dp->pps.pps_pipe;
5249 5250 5251 5252

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

5253 5254 5255
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
5256 5257
	}

5258
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5259
	intel_connector->panel.backlight.power = intel_pps_backlight_power;
5260
	intel_panel_setup_backlight(connector, pipe);
5261

5262 5263
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
5264
				dev_priv->vbt.orientation,
5265 5266
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
5267

5268
	return true;
5269 5270

out_vdd_off:
5271
	intel_pps_vdd_off_sync(intel_dp);
5272 5273

	return false;
5274 5275
}

5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
5292 5293
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
5294 5295 5296 5297 5298
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

5299
bool
5300
intel_dp_init_connector(struct intel_digital_port *dig_port,
5301
			struct intel_connector *intel_connector)
5302
{
5303
	struct drm_connector *connector = &intel_connector->base;
5304 5305
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
5306
	struct drm_device *dev = intel_encoder->base.dev;
5307
	struct drm_i915_private *dev_priv = to_i915(dev);
5308
	enum port port = intel_encoder->port;
5309
	enum phy phy = intel_port_to_phy(dev_priv, port);
5310
	int type;
5311

5312 5313 5314 5315
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

5316
	if (drm_WARN(dev, dig_port->max_lanes < 1,
5317
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
5318
		     dig_port->max_lanes, intel_encoder->base.base.id,
5319
		     intel_encoder->base.name))
5320 5321
		return false;

5322 5323
	intel_dp_set_source_rates(intel_dp);

5324
	intel_dp->reset_link_params = true;
5325 5326
	intel_dp->pps.pps_pipe = INVALID_PIPE;
	intel_dp->pps.active_pipe = INVALID_PIPE;
5327

5328
	/* Preserve the current hw state. */
5329
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
5330
	intel_dp->attached_connector = intel_connector;
5331

5332 5333 5334 5335 5336
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
5337
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
5338
		type = DRM_MODE_CONNECTOR_eDP;
5339
	} else {
5340
		type = DRM_MODE_CONNECTOR_DisplayPort;
5341
	}
5342

5343
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5344
		intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
5345

5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

5361 5362 5363 5364
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
5365

5366
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5367 5368
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
5369
	if (!HAS_GMCH(dev_priv))
5370
		connector->interlace_allowed = true;
5371 5372
	connector->doublescan_allowed = 0;

5373
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
5374

5375
	intel_dp_aux_init(intel_dp);
5376

5377
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5378

5379
	if (HAS_DDI(dev_priv))
5380 5381 5382 5383
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5384
	/* init MST on ports that can support it */
5385
	intel_dp_mst_encoder_init(dig_port,
5386
				  intel_connector->base.base.id);
5387

5388
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5389
		intel_dp_aux_fini(intel_dp);
5390
		intel_dp_mst_encoder_cleanup(dig_port);
5391
		goto fail;
5392
	}
5393

5394
	intel_dp_add_properties(intel_dp, connector);
5395

5396
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
5397
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
5398
		if (ret)
5399 5400
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
5401
	}
5402

5403 5404 5405 5406
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5407
	if (IS_G45(dev_priv)) {
5408 5409 5410
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
5411
	}
5412

5413 5414 5415
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;

5416 5417
	intel_psr_init(intel_dp);

5418
	return true;
5419 5420 5421 5422 5423

fail:
	drm_connector_cleanup(connector);

	return false;
5424
}
5425

5426
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
5427
{
5428 5429 5430 5431
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
5432

5433 5434
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
5435

5436
		intel_dp = enc_to_intel_dp(encoder);
5437

5438
		if (!intel_dp->can_mst)
5439 5440
			continue;

5441 5442
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
5443 5444 5445
	}
}

5446
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
5447
{
5448
	struct intel_encoder *encoder;
5449

5450 5451
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
5452
		int ret;
5453

5454 5455 5456
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

5457
		intel_dp = enc_to_intel_dp(encoder);
5458 5459

		if (!intel_dp->can_mst)
5460
			continue;
5461

5462 5463
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
5464 5465 5466 5467 5468
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
5469 5470
	}
}