i915_irq.c 137.6 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51 52 53 54 55 56 57
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63 64 65 66 67 68 69 70 71 72
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[] = {
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129 130 131 132 133 134
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136 137 138 139 140
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

141
/* For display hotplug interrupt */
142
static void
143
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
144
{
145 146
	assert_spin_locked(&dev_priv->irq_lock);

147
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
148 149
		return;

150 151 152
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
153
		POSTING_READ(DEIMR);
154 155 156
	}
}

157
static void
158
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
159
{
160 161
	assert_spin_locked(&dev_priv->irq_lock);

162
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
163 164
		return;

165 166 167
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
168
		POSTING_READ(DEIMR);
169 170 171
	}
}

P
Paulo Zanoni 已提交
172 173 174 175 176 177 178 179 180 181 182 183
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

184
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
185 186
		return;

P
Paulo Zanoni 已提交
187 188 189 190 191 192
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

193
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
194 195 196 197
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

198
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
199 200 201 202
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
203 204 205 206 207 208 209 210 211 212
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
213
	uint32_t new_val;
P
Paulo Zanoni 已提交
214 215 216

	assert_spin_locked(&dev_priv->irq_lock);

217
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
218 219
		return;

220
	new_val = dev_priv->pm_irq_mask;
221 222 223
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

224 225 226
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
227 228
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
229 230
}

231
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
232 233 234 235
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

236
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
237 238 239 240
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

241 242 243 244 245 246
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

247 248
	assert_spin_locked(&dev_priv->irq_lock);

249
	for_each_pipe(dev_priv, pipe) {
250 251 252 253 254 255 256 257 258
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

275
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
276 277 278 279 280 281 282 283 284 285 286 287 288
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

289
void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
290 291 292 293
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

294
void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
295 296 297 298
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

299 300 301 302 303 304
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

305 306
	assert_spin_locked(&dev_priv->irq_lock);

307
	for_each_pipe(dev_priv, pipe) {
308 309 310 311 312 313 314 315 316
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

317 318 319 320 321
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;

322
	spin_lock_irq(&dev_priv->irq_lock);
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

341
	spin_unlock_irq(&dev_priv->irq_lock);
342 343
}

344
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
345 346
					     enum pipe pipe,
					     bool enable, bool old)
347 348 349
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
350
	u32 pipestat = I915_READ(reg) & 0xffff0000;
351 352 353

	assert_spin_locked(&dev_priv->irq_lock);

354 355 356 357
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
358
		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
359 360
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
361 362
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
377 378
						  enum pipe pipe,
						  bool enable, bool old)
379 380 381
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
382 383
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

384 385 386 387 388 389
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
390

391 392
		if (old &&
		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
393 394
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
395
		}
396 397 398
	}
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

430
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
431 432
		return;

433 434 435 436 437 438 439 440
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

441 442
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
443 444 445
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
446 447
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
448 449

	if (enable)
450
		ibx_enable_display_interrupt(dev_priv, bit);
451
	else
452
		ibx_disable_display_interrupt(dev_priv, bit);
453 454 455 456
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
457
					    bool enable, bool old)
458 459 460 461
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
462 463 464
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

465 466 467
		if (!cpt_can_enable_serr_int(dev))
			return;

468
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
469
	} else {
470
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
471

472 473
		if (old && I915_READ(SERR_INT) &
		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
474 475
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
476
		}
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
494 495
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
496 497 498 499
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
500
	bool old;
501

502 503
	assert_spin_locked(&dev_priv->irq_lock);

504
	old = !intel_crtc->cpu_fifo_underrun_disabled;
505 506
	intel_crtc->cpu_fifo_underrun_disabled = !enable;

507
	if (HAS_GMCH_DISPLAY(dev))
508
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
509
	else if (IS_GEN5(dev) || IS_GEN6(dev))
510 511
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
512
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
513
	else if (IS_GEN8(dev) || IS_GEN9(dev))
514
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
515

516
	return old;
517 518 519 520 521 522 523 524 525 526 527
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
528
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
529

530 531 532
	return ret;
}

533 534 535 536 537 538 539 540 541 542
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
562 563
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
564
	unsigned long flags;
565
	bool old;
566

567 568 569 570 571 572 573 574
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
575 576 577

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

578
	old = !intel_crtc->pch_fifo_underrun_disabled;
579 580 581
	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
582
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
583
	else
584
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
585 586

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
587
	return old;
588 589 590
}


D
Daniel Vetter 已提交
591
static void
592 593
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
594
{
595
	u32 reg = PIPESTAT(pipe);
596
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
597

598
	assert_spin_locked(&dev_priv->irq_lock);
599
	WARN_ON(!intel_irqs_enabled(dev_priv));
600

601 602 603 604
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
605 606 607
		return;

	if ((pipestat & enable_mask) == enable_mask)
608 609
		return;

610 611
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

612
	/* Enable the interrupt, clear any pending status */
613
	pipestat |= enable_mask | status_mask;
614 615
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
616 617
}

D
Daniel Vetter 已提交
618
static void
619 620
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
621
{
622
	u32 reg = PIPESTAT(pipe);
623
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
624

625
	assert_spin_locked(&dev_priv->irq_lock);
626
	WARN_ON(!intel_irqs_enabled(dev_priv));
627

628 629 630 631
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
632 633
		return;

634 635 636
	if ((pipestat & enable_mask) == 0)
		return;

637 638
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

639
	pipestat &= ~enable_mask;
640 641
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
642 643
}

644 645 646 647 648
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
649 650
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
651 652 653
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
654 655 656 657 658 659
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
660 661 662 663 664 665 666 667 668 669 670 671

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

672 673 674 675 676 677
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

678 679 680 681 682
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
683 684 685 686 687 688 689 690 691
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

692 693 694 695 696
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
697 698 699
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

700
/**
701
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
702
 */
703
static void i915_enable_asle_pipestat(struct drm_device *dev)
704
{
705
	struct drm_i915_private *dev_priv = dev->dev_private;
706

707 708 709
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

710
	spin_lock_irq(&dev_priv->irq_lock);
711

712
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
713
	if (INTEL_INFO(dev)->gen >= 4)
714
		i915_enable_pipestat(dev_priv, PIPE_A,
715
				     PIPE_LEGACY_BLC_EVENT_STATUS);
716

717
	spin_unlock_irq(&dev_priv->irq_lock);
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
732
	struct drm_i915_private *dev_priv = dev->dev_private;
733

734 735 736 737
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
738

739 740 741 742
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
743 744
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

795 796 797 798 799 800
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

801 802 803
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
804
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
805
{
806
	struct drm_i915_private *dev_priv = dev->dev_private;
807 808
	unsigned long high_frame;
	unsigned long low_frame;
809
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
810 811

	if (!i915_pipe_enabled(dev, pipe)) {
812
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
813
				"pipe %c\n", pipe_name(pipe));
814 815 816
		return 0;
	}

817 818 819 820 821 822
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

823 824 825 826 827
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
828
	} else {
829
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
830 831

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
832
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
833
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
834 835 836
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
837 838
	}

839 840 841 842 843 844
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

845 846
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
847

848 849 850 851 852 853
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
854
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
855
		low   = I915_READ(low_frame);
856
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
857 858
	} while (high1 != high2);

859
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
860
	pixel = low & PIPE_PIXEL_MASK;
861
	low >>= PIPE_FRAME_LOW_SHIFT;
862 863 864 865 866 867

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
868
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
869 870
}

871
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
872
{
873
	struct drm_i915_private *dev_priv = dev->dev_private;
874
	int reg = PIPE_FRMCOUNT_GM45(pipe);
875 876

	if (!i915_pipe_enabled(dev, pipe)) {
877
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
878
				 "pipe %c\n", pipe_name(pipe));
879 880 881 882 883 884
		return 0;
	}

	return I915_READ(reg);
}

885 886 887
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

888 889 890 891 892 893
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
894
	int position, vtotal;
895

896
	vtotal = mode->crtc_vtotal;
897 898 899 900 901 902 903 904 905
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
906 907
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
908
	 */
909
	return (position + crtc->scanline_offset) % vtotal;
910 911
}

912
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
913 914
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
915
{
916 917 918 919
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
920
	int position;
921
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
922 923
	bool in_vbl = true;
	int ret = 0;
924
	unsigned long irqflags;
925

926
	if (!intel_crtc->active) {
927
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
928
				 "pipe %c\n", pipe_name(pipe));
929 930 931
		return 0;
	}

932
	htotal = mode->crtc_htotal;
933
	hsync_start = mode->crtc_hsync_start;
934 935 936
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
937

938 939 940 941 942 943
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

944 945
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

946 947 948 949 950 951
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
952

953 954 955 956 957 958
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

959
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
960 961 962
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
963
		position = __intel_get_crtc_scanline(intel_crtc);
964 965 966 967 968
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
969
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
970

971 972 973 974
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
975

976 977 978 979 980 981 982 983 984 985 986 987
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

988 989 990 991 992 993 994 995 996 997
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
998 999
	}

1000 1001 1002 1003 1004 1005 1006 1007
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1020

1021
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
1022 1023 1024 1025 1026 1027
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1028 1029 1030

	/* In vblank? */
	if (in_vbl)
1031
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
1032 1033 1034 1035

	return ret;
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1049
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
1050 1051 1052 1053
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
1054
	struct drm_crtc *crtc;
1055

1056
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
1057
		DRM_ERROR("Invalid crtc %d\n", pipe);
1058 1059 1060 1061
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1072 1073

	/* Helper routine in DRM core does all the work: */
1074 1075
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1076 1077
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1078 1079
}

1080 1081
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1082 1083 1084 1085 1086 1087 1088
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1089 1090 1091 1092
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1093
		      connector->base.id,
1094
		      connector->name,
1095 1096 1097 1098
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1099 1100
}

1101 1102 1103 1104 1105 1106 1107 1108 1109
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

1110
	spin_lock_irq(&dev_priv->irq_lock);
1111 1112 1113 1114
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
1115
	spin_unlock_irq(&dev_priv->irq_lock);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
1140
		spin_lock_irq(&dev_priv->irq_lock);
1141
		dev_priv->hpd_event_bits |= old_bits;
1142
		spin_unlock_irq(&dev_priv->irq_lock);
1143 1144 1145 1146
		schedule_work(&dev_priv->hotplug_work);
	}
}

1147 1148 1149
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1150 1151
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1152 1153
static void i915_hotplug_work_func(struct work_struct *work)
{
1154 1155
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1156
	struct drm_device *dev = dev_priv->dev;
1157
	struct drm_mode_config *mode_config = &dev->mode_config;
1158 1159 1160 1161
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
1162
	bool changed = false;
1163
	u32 hpd_event_bits;
1164

1165
	mutex_lock(&mode_config->mutex);
1166 1167
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1168
	spin_lock_irq(&dev_priv->irq_lock);
1169 1170 1171

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1172 1173
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1174 1175
		if (!intel_connector->encoder)
			continue;
1176 1177 1178 1179 1180 1181
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
1182
				connector->name);
1183 1184 1185 1186 1187
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1188 1189
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1190
				      connector->name, intel_encoder->hpd_pin);
1191
		}
1192 1193 1194 1195
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1196
	if (hpd_disabled) {
1197
		drm_kms_helper_poll_enable(dev);
1198 1199
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1200
	}
1201

1202
	spin_unlock_irq(&dev_priv->irq_lock);
1203

1204 1205
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1206 1207
		if (!intel_connector->encoder)
			continue;
1208 1209 1210 1211 1212 1213 1214 1215
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1216 1217
	mutex_unlock(&mode_config->mutex);

1218 1219
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1220 1221
}

1222
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1223
{
1224
	struct drm_i915_private *dev_priv = dev->dev_private;
1225
	u32 busy_up, busy_down, max_avg, min_avg;
1226 1227
	u8 new_delay;

1228
	spin_lock(&mchdev_lock);
1229

1230 1231
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1232
	new_delay = dev_priv->ips.cur_delay;
1233

1234
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1235 1236
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1237 1238 1239 1240
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1241
	if (busy_up > max_avg) {
1242 1243 1244 1245
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1246
	} else if (busy_down < min_avg) {
1247 1248 1249 1250
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1251 1252
	}

1253
	if (ironlake_set_drps(dev, new_delay))
1254
		dev_priv->ips.cur_delay = new_delay;
1255

1256
	spin_unlock(&mchdev_lock);
1257

1258 1259 1260
	return;
}

1261
static void notify_ring(struct drm_device *dev,
1262
			struct intel_engine_cs *ring)
1263
{
1264
	if (!intel_ring_initialized(ring))
1265 1266
		return;

1267
	trace_i915_gem_request_complete(ring);
1268

1269 1270 1271
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		intel_notify_mmio_flip(ring);

1272
	wake_up_all(&ring->irq_queue);
1273
	i915_queue_hangcheck(dev);
1274 1275
}

1276
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1277
			    struct intel_rps_ei *rps_ei)
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1290 1291 1292 1293
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1294 1295 1296 1297

		return dev_priv->rps.cur_freq;
	}

1298 1299
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1300

1301 1302
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1303

1304 1305
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1331
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1332 1333
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1334
	int new_delay, adj;
1335 1336 1337 1338 1339 1340

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1341 1342 1343
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1358
						     &dev_priv->rps.down_ei);
1359 1360
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1361
						   &dev_priv->rps.up_ei);
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1401
static void gen6_pm_rps_work(struct work_struct *work)
1402
{
1403 1404
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1405
	u32 pm_iir;
1406
	int new_delay, adj;
1407

1408
	spin_lock_irq(&dev_priv->irq_lock);
1409 1410
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1411
	if (INTEL_INFO(dev_priv->dev)->gen >= 8)
1412
		gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1413 1414
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1415
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1416
	}
1417
	spin_unlock_irq(&dev_priv->irq_lock);
1418

1419
	/* Make sure we didn't queue anything we're not going to process. */
1420
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1421

1422
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1423 1424
		return;

1425
	mutex_lock(&dev_priv->rps.hw_lock);
1426

1427
	adj = dev_priv->rps.last_adj;
1428
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1429 1430
		if (adj > 0)
			adj *= 2;
1431 1432 1433 1434
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1435
		new_delay = dev_priv->rps.cur_freq + adj;
1436 1437 1438 1439 1440

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1441 1442
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1443
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1444 1445
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1446
		else
1447
			new_delay = dev_priv->rps.min_freq_softlimit;
1448
		adj = 0;
1449 1450
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1451 1452 1453
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1454 1455 1456 1457
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1458
		new_delay = dev_priv->rps.cur_freq + adj;
1459
	} else { /* unknown event */
1460
		new_delay = dev_priv->rps.cur_freq;
1461
	}
1462

1463 1464 1465
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1466
	new_delay = clamp_t(int, new_delay,
1467 1468
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1469

1470
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1471 1472 1473 1474 1475

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1476

1477
	mutex_unlock(&dev_priv->rps.hw_lock);
1478 1479
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1492 1493
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1494
	u32 error_status, row, bank, subbank;
1495
	char *parity_event[6];
1496
	uint32_t misccpctl;
1497
	uint8_t slice = 0;
1498 1499 1500 1501 1502 1503 1504

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1505 1506 1507 1508
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1509 1510 1511 1512
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1513 1514
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1515

1516 1517 1518
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1519

1520
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1521

1522
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1539
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1540
				   KOBJ_CHANGE, parity_event);
1541

1542 1543
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1544

1545 1546 1547 1548 1549
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1550

1551
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1552

1553 1554
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1555
	spin_lock_irq(&dev_priv->irq_lock);
1556
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1557
	spin_unlock_irq(&dev_priv->irq_lock);
1558 1559

	mutex_unlock(&dev_priv->dev->struct_mutex);
1560 1561
}

1562
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1563
{
1564
	struct drm_i915_private *dev_priv = dev->dev_private;
1565

1566
	if (!HAS_L3_DPF(dev))
1567 1568
		return;

1569
	spin_lock(&dev_priv->irq_lock);
1570
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1571
	spin_unlock(&dev_priv->irq_lock);
1572

1573 1574 1575 1576 1577 1578 1579
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1580
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1581 1582
}

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1594 1595 1596 1597 1598
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1599 1600
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1601
		notify_ring(dev, &dev_priv->ring[RCS]);
1602
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1603
		notify_ring(dev, &dev_priv->ring[VCS]);
1604
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1605 1606
		notify_ring(dev, &dev_priv->ring[BCS]);

1607 1608 1609
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1610 1611
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1612
	}
1613

1614 1615
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1616 1617
}

1618 1619 1620 1621 1622 1623 1624
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1625
	gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1626 1627 1628 1629 1630
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1631 1632 1633 1634
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1635
	struct intel_engine_cs *ring;
1636 1637 1638 1639 1640 1641 1642
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1643
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1644
			ret = IRQ_HANDLED;
1645

1646
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1647
			ring = &dev_priv->ring[RCS];
1648
			if (rcs & GT_RENDER_USER_INTERRUPT)
1649 1650 1651 1652 1653 1654
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1655
			if (bcs & GT_RENDER_USER_INTERRUPT)
1656 1657 1658
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1659 1660 1661 1662
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1663
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1664 1665
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1666
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1667
			ret = IRQ_HANDLED;
1668

1669
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1670
			ring = &dev_priv->ring[VCS];
1671
			if (vcs & GT_RENDER_USER_INTERRUPT)
1672
				notify_ring(dev, ring);
1673
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1674 1675
				intel_execlists_handle_ctx_events(ring);

1676
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1677
			ring = &dev_priv->ring[VCS2];
1678
			if (vcs & GT_RENDER_USER_INTERRUPT)
1679
				notify_ring(dev, ring);
1680
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1681
				intel_execlists_handle_ctx_events(ring);
1682 1683 1684 1685
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1686 1687 1688 1689 1690
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1691 1692
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
1693 1694 1695 1696
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1697 1698 1699
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1700
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1701
			ret = IRQ_HANDLED;
1702

1703
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1704
			ring = &dev_priv->ring[VECS];
1705
			if (vcs & GT_RENDER_USER_INTERRUPT)
1706
				notify_ring(dev, ring);
1707
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1708
				intel_execlists_handle_ctx_events(ring);
1709 1710 1711 1712 1713 1714 1715
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1716 1717 1718
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
static int ilk_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

static int g4x_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1765
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1766
					 u32 hotplug_trigger,
1767
					 u32 dig_hotplug_reg,
1768
					 const u32 *hpd)
1769
{
1770
	struct drm_i915_private *dev_priv = dev->dev_private;
1771
	int i;
1772
	enum port port;
1773
	bool storm_detected = false;
1774 1775 1776
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1777

1778 1779 1780
	if (!hotplug_trigger)
		return;

1781 1782
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1783

1784
	spin_lock(&dev_priv->irq_lock);
1785
	for (i = 1; i < HPD_NUM_PINS; i++) {
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

			if (IS_G4X(dev)) {
				dig_shift = g4x_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			} else {
				dig_shift = ilk_port_to_hotplug_shift(port);
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			}

1801 1802 1803
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1817

1818
	for (i = 1; i < HPD_NUM_PINS; i++) {
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1833

1834 1835 1836 1837
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1838 1839 1840 1841 1842
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1843 1844 1845 1846 1847
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1848
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1849 1850
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1851
			dev_priv->hpd_event_bits &= ~(1 << i);
1852
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1853
			storm_detected = true;
1854 1855
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1856 1857
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1858 1859 1860
		}
	}

1861 1862
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1863
	spin_unlock(&dev_priv->irq_lock);
1864

1865 1866 1867 1868 1869 1870
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1871
	if (queue_dig)
1872
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1873 1874
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1875 1876
}

1877 1878
static void gmbus_irq_handler(struct drm_device *dev)
{
1879
	struct drm_i915_private *dev_priv = dev->dev_private;
1880 1881

	wake_up_all(&dev_priv->gmbus_wait_queue);
1882 1883
}

1884 1885
static void dp_aux_irq_handler(struct drm_device *dev)
{
1886
	struct drm_i915_private *dev_priv = dev->dev_private;
1887 1888

	wake_up_all(&dev_priv->gmbus_wait_queue);
1889 1890
}

1891
#if defined(CONFIG_DEBUG_FS)
1892 1893 1894 1895
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1896 1897 1898 1899
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1900
	int head, tail;
1901

1902 1903
	spin_lock(&pipe_crc->lock);

1904
	if (!pipe_crc->entries) {
1905
		spin_unlock(&pipe_crc->lock);
1906 1907 1908 1909
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1910 1911
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1912 1913

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1914
		spin_unlock(&pipe_crc->lock);
1915 1916 1917 1918 1919
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1920

1921
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1922 1923 1924 1925 1926
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1927 1928

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1929 1930 1931
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1932 1933

	wake_up_interruptible(&pipe_crc->wq);
1934
}
1935 1936 1937 1938 1939 1940 1941 1942
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1943

1944
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1945 1946 1947
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1948 1949 1950
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1951 1952
}

1953
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1954 1955 1956
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1957 1958 1959 1960 1961 1962
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1963
}
1964

1965
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1966 1967
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1979

1980 1981 1982 1983 1984
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1985
}
1986

D
Daisy Sun 已提交
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
void gen8_flip_interrupt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->rps.is_bdw_sw_turbo)
		return;

	if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
		mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
	}
	else {
		dev_priv->rps.sw_turbo.flip_timer.expires =
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
		add_timer(&dev_priv->rps.sw_turbo.flip_timer);
		atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
	}

	bdw_software_turbo(dev);
}

2008 2009 2010 2011
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
2012
{
2013
	if (pm_iir & dev_priv->pm_rps_events) {
2014
		spin_lock(&dev_priv->irq_lock);
2015
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
2016
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
2017
		spin_unlock(&dev_priv->irq_lock);
2018 2019

		queue_work(dev_priv->wq, &dev_priv->rps.work);
2020 2021
	}

2022 2023 2024
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
2025

2026
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
2027 2028 2029
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
2030
		}
B
Ben Widawsky 已提交
2031
	}
2032 2033
}

2034 2035 2036 2037 2038 2039 2040 2041
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

2042 2043 2044
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2045
	u32 pipe_stats[I915_MAX_PIPES] = { };
2046 2047
	int pipe;

2048
	spin_lock(&dev_priv->irq_lock);
2049
	for_each_pipe(dev_priv, pipe) {
2050
		int reg;
2051
		u32 mask, iir_bit = 0;
2052

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
2071 2072 2073
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
2074 2075 2076 2077 2078
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
2079 2080 2081
			continue;

		reg = PIPESTAT(pipe);
2082 2083
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
2084 2085 2086 2087

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
2088 2089
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
2090 2091
			I915_WRITE(reg, pipe_stats[pipe]);
	}
2092
	spin_unlock(&dev_priv->irq_lock);
2093

2094
	for_each_pipe(dev_priv, pipe) {
2095 2096 2097
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2098

2099
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

2116 2117 2118 2119 2120
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

2121 2122 2123 2124 2125 2126 2127
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
2128

2129 2130
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
2131

2132
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
2133 2134
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2135

2136
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
2137
		}
2138

2139 2140 2141 2142
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
2143 2144
}

2145
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
2146
{
2147
	struct drm_device *dev = arg;
2148
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2149 2150 2151 2152
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
2153 2154
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
2155
		gt_iir = I915_READ(GTIIR);
2156 2157 2158
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
2159
		pm_iir = I915_READ(GEN6_PMIIR);
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
2170 2171 2172 2173 2174 2175

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

2176 2177
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2178
		if (pm_iir)
2179
			gen6_rps_irq_handler(dev_priv, pm_iir);
2180 2181 2182
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
2183 2184 2185 2186 2187 2188
	}

out:
	return ret;
}

2189 2190
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2191
	struct drm_device *dev = arg;
2192 2193 2194 2195
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

2196 2197 2198
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2199

2200 2201
		if (master_ctl == 0 && iir == 0)
			break;
2202

2203 2204
		ret = IRQ_HANDLED;

2205
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2206

2207
		/* Find, clear, then process each source of interrupt */
2208

2209 2210 2211 2212 2213 2214
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
2215

2216
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2217

2218 2219 2220
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
2221

2222 2223 2224
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
2225

2226 2227 2228
	return ret;
}

2229
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
2230
{
2231
	struct drm_i915_private *dev_priv = dev->dev_private;
2232
	int pipe;
2233
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2234 2235 2236 2237
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2238

2239
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
2240

2241 2242 2243
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2244
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2245 2246
				 port_name(port));
	}
2247

2248 2249 2250
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

2251
	if (pch_iir & SDE_GMBUS)
2252
		gmbus_irq_handler(dev);
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2263
	if (pch_iir & SDE_FDI_MASK)
2264
		for_each_pipe(dev_priv, pipe)
2265 2266 2267
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2268 2269 2270 2271 2272 2273 2274 2275

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2276 2277
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2278
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2279 2280 2281 2282

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2283
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2284 2285 2286 2287 2288 2289
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2290
	enum pipe pipe;
2291

2292 2293 2294
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2295
	for_each_pipe(dev_priv, pipe) {
D
Daniel Vetter 已提交
2296 2297 2298
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2299 2300
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
2301
		}
2302

D
Daniel Vetter 已提交
2303 2304
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2305
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2306
			else
2307
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2308 2309
		}
	}
2310

2311 2312 2313 2314 2315 2316 2317 2318
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2319 2320 2321
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2322 2323 2324
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2325
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2326 2327 2328 2329

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2330
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2331 2332 2333 2334

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
2335
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
2336 2337

	I915_WRITE(SERR_INT, serr_int);
2338 2339
}

2340 2341
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2342
	struct drm_i915_private *dev_priv = dev->dev_private;
2343
	int pipe;
2344
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2345 2346 2347 2348
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2349

2350
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2351

2352 2353 2354 2355 2356 2357
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2358 2359

	if (pch_iir & SDE_AUX_MASK_CPT)
2360
		dp_aux_irq_handler(dev);
2361 2362

	if (pch_iir & SDE_GMBUS_CPT)
2363
		gmbus_irq_handler(dev);
2364 2365 2366 2367 2368 2369 2370 2371

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2372
		for_each_pipe(dev_priv, pipe)
2373 2374 2375
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2376 2377 2378

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2379 2380
}

2381 2382 2383
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2384
	enum pipe pipe;
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2395
	for_each_pipe(dev_priv, pipe) {
2396 2397 2398
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2399

2400 2401
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2402 2403
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2404

2405 2406
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2407

2408 2409 2410 2411 2412
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2432 2433 2434
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2435
	enum pipe pipe;
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2446
	for_each_pipe(dev_priv, pipe) {
2447 2448 2449
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2450 2451

		/* plane/pipes map 1:1 on ilk+ */
2452 2453 2454
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2469 2470 2471 2472 2473 2474 2475 2476
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2477
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2478
{
2479
	struct drm_device *dev = arg;
2480
	struct drm_i915_private *dev_priv = dev->dev_private;
2481
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2482
	irqreturn_t ret = IRQ_NONE;
2483

2484 2485
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2486
	intel_uncore_check_errors(dev);
2487

2488 2489 2490
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2491
	POSTING_READ(DEIER);
2492

2493 2494 2495 2496 2497
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2498 2499 2500 2501 2502
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2503

2504 2505
	/* Find, clear, then process each source of interrupt */

2506
	gt_iir = I915_READ(GTIIR);
2507
	if (gt_iir) {
2508 2509
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2510
		if (INTEL_INFO(dev)->gen >= 6)
2511
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2512 2513
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2514 2515
	}

2516 2517
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2518 2519
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2520 2521 2522 2523
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2524 2525
	}

2526 2527 2528 2529 2530
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2531
			gen6_rps_irq_handler(dev_priv, pm_iir);
2532
		}
2533
	}
2534 2535 2536

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2537 2538 2539 2540
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2541 2542 2543 2544

	return ret;
}

2545 2546 2547 2548 2549 2550 2551
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2552
	enum pipe pipe;
2553 2554 2555 2556 2557 2558 2559 2560 2561

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2562 2563
	/* Find, clear, then process each source of interrupt */

2564 2565 2566 2567 2568 2569 2570
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2571 2572 2573 2574
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2575
		}
2576 2577
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2578 2579
	}

2580 2581 2582 2583 2584
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2585 2586 2587 2588
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2589
		}
2590 2591
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2592 2593
	}

2594
	for_each_pipe(dev_priv, pipe) {
2595
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2596

2597 2598
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2599

2600 2601 2602 2603
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2604

2605 2606 2607
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2608

2609 2610 2611 2612 2613 2614
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
				if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
									  false))
					DRM_ERROR("Pipe %c FIFO underrun\n",
						  pipe_name(pipe));
			}

2629 2630 2631 2632 2633 2634 2635

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2636 2637 2638
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2639
		} else
2640 2641 2642
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2653 2654 2655 2656
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2657 2658
	}

2659 2660 2661 2662 2663 2664
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2665 2666 2667
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2668
	struct intel_engine_cs *ring;
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2693 2694 2695 2696 2697 2698 2699 2700 2701
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2702 2703
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2704 2705
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2706
	struct drm_device *dev = dev_priv->dev;
2707 2708 2709
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2710
	int ret;
2711

2712
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2713

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2725
		DRM_DEBUG_DRIVER("resetting chip\n");
2726
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2727
				   reset_event);
2728

2729 2730 2731 2732 2733 2734 2735 2736
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2737 2738 2739 2740 2741 2742
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2743 2744
		ret = i915_reset(dev);

2745 2746
		intel_display_handle_reset(dev);

2747 2748
		intel_runtime_pm_put(dev_priv);

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2760
			smp_mb__before_atomic();
2761 2762
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2763
			kobject_uevent_env(&dev->primary->kdev->kobj,
2764
					   KOBJ_CHANGE, reset_done_event);
2765
		} else {
M
Mika Kuoppala 已提交
2766
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2767
		}
2768

2769 2770 2771 2772 2773
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2774
	}
2775 2776
}

2777
static void i915_report_and_clear_eir(struct drm_device *dev)
2778 2779
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2780
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2781
	u32 eir = I915_READ(EIR);
2782
	int pipe, i;
2783

2784 2785
	if (!eir)
		return;
2786

2787
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2788

2789 2790
	i915_get_extra_instdone(dev, instdone);

2791 2792 2793 2794
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2795 2796
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2797 2798
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2799 2800
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2801
			I915_WRITE(IPEIR_I965, ipeir);
2802
			POSTING_READ(IPEIR_I965);
2803 2804 2805
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2806 2807
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2808
			I915_WRITE(PGTBL_ER, pgtbl_err);
2809
			POSTING_READ(PGTBL_ER);
2810 2811 2812
		}
	}

2813
	if (!IS_GEN2(dev)) {
2814 2815
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2816 2817
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2818
			I915_WRITE(PGTBL_ER, pgtbl_err);
2819
			POSTING_READ(PGTBL_ER);
2820 2821 2822 2823
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2824
		pr_err("memory refresh error:\n");
2825
		for_each_pipe(dev_priv, pipe)
2826
			pr_err("pipe %c stat: 0x%08x\n",
2827
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2828 2829 2830
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2831 2832
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2833 2834
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2835
		if (INTEL_INFO(dev)->gen < 4) {
2836 2837
			u32 ipeir = I915_READ(IPEIR);

2838 2839 2840
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2841
			I915_WRITE(IPEIR, ipeir);
2842
			POSTING_READ(IPEIR);
2843 2844 2845
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2846 2847 2848 2849
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2850
			I915_WRITE(IPEIR_I965, ipeir);
2851
			POSTING_READ(IPEIR_I965);
2852 2853 2854 2855
		}
	}

	I915_WRITE(EIR, eir);
2856
	POSTING_READ(EIR);
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2879 2880
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2881 2882
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2883 2884
	va_list args;
	char error_msg[80];
2885

2886 2887 2888 2889 2890
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2891
	i915_report_and_clear_eir(dev);
2892

2893
	if (wedged) {
2894 2895
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2896

2897
		/*
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2909
		 */
2910
		i915_error_wake_up(dev_priv, false);
2911 2912
	}

2913 2914 2915 2916 2917 2918 2919
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2920 2921
}

2922 2923 2924
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2925
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2926
{
2927
	struct drm_i915_private *dev_priv = dev->dev_private;
2928
	unsigned long irqflags;
2929

2930
	if (!i915_pipe_enabled(dev, pipe))
2931
		return -EINVAL;
2932

2933
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2934
	if (INTEL_INFO(dev)->gen >= 4)
2935
		i915_enable_pipestat(dev_priv, pipe,
2936
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2937
	else
2938
		i915_enable_pipestat(dev_priv, pipe,
2939
				     PIPE_VBLANK_INTERRUPT_STATUS);
2940
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2941

2942 2943 2944
	return 0;
}

2945
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2946
{
2947
	struct drm_i915_private *dev_priv = dev->dev_private;
2948
	unsigned long irqflags;
2949
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2950
						     DE_PIPE_VBLANK(pipe);
2951 2952 2953 2954 2955

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2956
	ironlake_enable_display_irq(dev_priv, bit);
2957 2958 2959 2960 2961
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2962 2963
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2964
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2965 2966 2967 2968 2969 2970
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2971
	i915_enable_pipestat(dev_priv, pipe,
2972
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2973 2974 2975 2976 2977
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2978 2979 2980 2981 2982 2983 2984 2985 2986
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2987 2988 2989
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2990 2991 2992 2993
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2994 2995 2996
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2997
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2998
{
2999
	struct drm_i915_private *dev_priv = dev->dev_private;
3000
	unsigned long irqflags;
3001

3002
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3003
	i915_disable_pipestat(dev_priv, pipe,
3004 3005
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
3006 3007 3008
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3009
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
3010
{
3011
	struct drm_i915_private *dev_priv = dev->dev_private;
3012
	unsigned long irqflags;
3013
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
3014
						     DE_PIPE_VBLANK(pipe);
3015 3016

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3017
	ironlake_disable_display_irq(dev_priv, bit);
3018 3019 3020
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
3021 3022
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
3023
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3024 3025 3026
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3027
	i915_disable_pipestat(dev_priv, pipe,
3028
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
3029 3030 3031
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3032 3033 3034 3035 3036 3037 3038 3039 3040
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3041 3042 3043
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
3044 3045 3046
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3047
static u32
3048
ring_last_seqno(struct intel_engine_cs *ring)
3049
{
3050 3051 3052 3053
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

3054
static bool
3055
ring_idle(struct intel_engine_cs *ring, u32 seqno)
3056 3057 3058
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
3059 3060
}

3061 3062 3063 3064
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
3065
		return (ipehr >> 23) == 0x1c;
3066 3067 3068 3069 3070 3071 3072
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

3073
static struct intel_engine_cs *
3074
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
3075 3076
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3077
	struct intel_engine_cs *signaller;
3078 3079 3080
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
3081 3082 3083 3084 3085 3086 3087
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
3088 3089 3090 3091 3092 3093 3094
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

3095
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
3096 3097 3098 3099
				return signaller;
		}
	}

3100 3101
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
3102 3103 3104 3105

	return NULL;
}

3106 3107
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
3108 3109
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3110
	u32 cmd, ipehr, head;
3111 3112
	u64 offset = 0;
	int i, backwards;
3113 3114

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
3115
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
3116
		return NULL;
3117

3118 3119 3120
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
3121 3122
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
3123 3124
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
3125
	 */
3126
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
3127
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
3128

3129
	for (i = backwards; i; --i) {
3130 3131 3132 3133 3134
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
3135
		head &= ring->buffer->size - 1;
3136 3137

		/* This here seems to blow up */
3138
		cmd = ioread32(ring->buffer->virtual_start + head);
3139 3140 3141
		if (cmd == ipehr)
			break;

3142 3143
		head -= 4;
	}
3144

3145 3146
	if (!i)
		return NULL;
3147

3148
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
3149 3150 3151 3152 3153 3154
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
3155 3156
}

3157
static int semaphore_passed(struct intel_engine_cs *ring)
3158 3159
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3160
	struct intel_engine_cs *signaller;
3161
	u32 seqno;
3162

3163
	ring->hangcheck.deadlock++;
3164 3165

	signaller = semaphore_waits_for(ring, &seqno);
3166 3167 3168 3169 3170
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
3171 3172
		return -1;

3173 3174 3175
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

3176 3177 3178
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
3179 3180 3181
		return -1;

	return 0;
3182 3183 3184 3185
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
3186
	struct intel_engine_cs *ring;
3187 3188 3189
	int i;

	for_each_ring(ring, dev_priv, i)
3190
		ring->hangcheck.deadlock = 0;
3191 3192
}

3193
static enum intel_ring_hangcheck_action
3194
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
3195 3196 3197
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3198 3199
	u32 tmp;

3200 3201 3202 3203 3204 3205 3206 3207
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
3208

3209
	if (IS_GEN2(dev))
3210
		return HANGCHECK_HUNG;
3211 3212 3213 3214 3215 3216 3217

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
3218
	if (tmp & RING_WAIT) {
3219 3220 3221
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
3222
		I915_WRITE_CTL(ring, tmp);
3223
		return HANGCHECK_KICK;
3224 3225 3226 3227 3228
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
3229
			return HANGCHECK_HUNG;
3230
		case 1:
3231 3232 3233
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
3234
			I915_WRITE_CTL(ring, tmp);
3235
			return HANGCHECK_KICK;
3236
		case 0:
3237
			return HANGCHECK_WAIT;
3238
		}
3239
	}
3240

3241
	return HANGCHECK_HUNG;
3242 3243
}

B
Ben Gamari 已提交
3244 3245
/**
 * This is called when the chip hasn't reported back with completed
3246 3247 3248 3249 3250
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3251
 */
3252
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
3253 3254
{
	struct drm_device *dev = (struct drm_device *)data;
3255
	struct drm_i915_private *dev_priv = dev->dev_private;
3256
	struct intel_engine_cs *ring;
3257
	int i;
3258
	int busy_count = 0, rings_hung = 0;
3259 3260 3261 3262
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3263

3264
	if (!i915.enable_hangcheck)
3265 3266
		return;

3267
	for_each_ring(ring, dev_priv, i) {
3268 3269
		u64 acthd;
		u32 seqno;
3270
		bool busy = true;
3271

3272 3273
		semaphore_clear_deadlocks(dev_priv);

3274 3275
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3276

3277 3278
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
3279 3280
				ring->hangcheck.action = HANGCHECK_IDLE;

3281 3282
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3283
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3284 3285 3286 3287 3288 3289
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3290 3291 3292 3293
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3294 3295
				} else
					busy = false;
3296
			} else {
3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3312 3313 3314 3315
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3316
				case HANGCHECK_IDLE:
3317 3318
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3319 3320
					break;
				case HANGCHECK_ACTIVE_LOOP:
3321
					ring->hangcheck.score += BUSY;
3322
					break;
3323
				case HANGCHECK_KICK:
3324
					ring->hangcheck.score += KICK;
3325
					break;
3326
				case HANGCHECK_HUNG:
3327
					ring->hangcheck.score += HUNG;
3328 3329 3330
					stuck[i] = true;
					break;
				}
3331
			}
3332
		} else {
3333 3334
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3335 3336 3337 3338 3339
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3340 3341

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3342 3343
		}

3344 3345
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3346
		busy_count += busy;
3347
	}
3348

3349
	for_each_ring(ring, dev_priv, i) {
3350
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3351 3352 3353
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3354
			rings_hung++;
3355 3356 3357
		}
	}

3358
	if (rings_hung)
3359
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3360

3361 3362 3363
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3364 3365 3366 3367 3368 3369
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3370
	if (!i915.enable_hangcheck)
3371 3372 3373 3374
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3375 3376
}

3377
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3378 3379 3380 3381 3382 3383
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3384
	GEN5_IRQ_RESET(SDE);
3385 3386 3387

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3388
}
3389

P
Paulo Zanoni 已提交
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3406 3407 3408 3409
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3410
static void gen5_gt_irq_reset(struct drm_device *dev)
3411 3412 3413
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3414
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3415
	if (INTEL_INFO(dev)->gen >= 6)
3416
		GEN5_IRQ_RESET(GEN6_PM);
3417 3418
}

L
Linus Torvalds 已提交
3419 3420
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3421
static void ironlake_irq_reset(struct drm_device *dev)
3422
{
3423
	struct drm_i915_private *dev_priv = dev->dev_private;
3424

3425
	I915_WRITE(HWSTAM, 0xffffffff);
3426

3427
	GEN5_IRQ_RESET(DE);
3428 3429
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3430

3431
	gen5_gt_irq_reset(dev);
3432

3433
	ibx_irq_reset(dev);
3434
}
3435

J
Jesse Barnes 已提交
3436 3437
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3438
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3450

3451
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3452 3453 3454 3455 3456

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3457
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3458 3459 3460 3461 3462 3463 3464
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3465 3466 3467 3468 3469 3470 3471 3472
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3473
static void gen8_irq_reset(struct drm_device *dev)
3474 3475 3476 3477 3478 3479 3480
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3481
	gen8_gt_irq_reset(dev_priv);
3482

3483
	for_each_pipe(dev_priv, pipe)
3484 3485
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3486
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3487

3488 3489 3490
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3491

3492
	ibx_irq_reset(dev);
3493
}
3494

3495 3496
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3497
	spin_lock_irq(&dev_priv->irq_lock);
3498 3499 3500 3501
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
			  ~dev_priv->de_irq_mask[PIPE_B]);
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
			  ~dev_priv->de_irq_mask[PIPE_C]);
3502
	spin_unlock_irq(&dev_priv->irq_lock);
3503 3504
}

3505 3506 3507 3508 3509 3510 3511 3512
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3513
	gen8_gt_irq_reset(dev_priv);
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3524
	for_each_pipe(dev_priv, pipe)
3525 3526 3527 3528 3529 3530 3531 3532
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3533
static void ibx_hpd_irq_setup(struct drm_device *dev)
3534
{
3535
	struct drm_i915_private *dev_priv = dev->dev_private;
3536
	struct intel_encoder *intel_encoder;
3537
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3538 3539

	if (HAS_PCH_IBX(dev)) {
3540
		hotplug_irqs = SDE_HOTPLUG_MASK;
3541
		for_each_intel_encoder(dev, intel_encoder)
3542
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3543
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3544
	} else {
3545
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3546
		for_each_intel_encoder(dev, intel_encoder)
3547
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3548
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3549
	}
3550

3551
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3552 3553 3554 3555 3556 3557 3558

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3559 3560 3561 3562 3563 3564 3565 3566
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3567 3568
static void ibx_irq_postinstall(struct drm_device *dev)
{
3569
	struct drm_i915_private *dev_priv = dev->dev_private;
3570
	u32 mask;
3571

D
Daniel Vetter 已提交
3572 3573 3574
	if (HAS_PCH_NOP(dev))
		return;

3575
	if (HAS_PCH_IBX(dev))
3576
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3577
	else
3578
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3579

3580
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3581 3582 3583
	I915_WRITE(SDEIMR, ~mask);
}

3584 3585 3586 3587 3588 3589 3590 3591
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3592
	if (HAS_L3_DPF(dev)) {
3593
		/* L3 parity interrupt is always unmasked. */
3594 3595
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3606
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3607 3608

	if (INTEL_INFO(dev)->gen >= 6) {
3609
		pm_irqs |= dev_priv->pm_rps_events;
3610 3611 3612 3613

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3614
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3615
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3616 3617 3618
	}
}

3619
static int ironlake_irq_postinstall(struct drm_device *dev)
3620
{
3621
	struct drm_i915_private *dev_priv = dev->dev_private;
3622 3623 3624 3625 3626 3627
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3628
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3629
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3630
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3631 3632 3633
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3634 3635 3636
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3637 3638
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3639
	}
3640

3641
	dev_priv->irq_mask = ~display_mask;
3642

3643 3644
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3645 3646
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3647
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3648

3649
	gen5_gt_irq_postinstall(dev);
3650

P
Paulo Zanoni 已提交
3651
	ibx_irq_postinstall(dev);
3652

3653
	if (IS_IRONLAKE_M(dev)) {
3654 3655 3656
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3657 3658
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3659
		spin_lock_irq(&dev_priv->irq_lock);
3660
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3661
		spin_unlock_irq(&dev_priv->irq_lock);
3662 3663
	}

3664 3665 3666
	return 0;
}

3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3705
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3737
	if (intel_irqs_enabled(dev_priv))
3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3750
	if (intel_irqs_enabled(dev_priv))
3751 3752 3753
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3754 3755
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3756
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3757

3758
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3759

3760 3761 3762
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3763
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3764
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3765 3766 3767
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3768 3769
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3770
	spin_lock_irq(&dev_priv->irq_lock);
3771 3772
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3773
	spin_unlock_irq(&dev_priv->irq_lock);
3774

J
Jesse Barnes 已提交
3775 3776 3777
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3778
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3779 3780 3781 3782 3783 3784 3785 3786

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3787 3788 3789 3790

	return 0;
}

3791 3792 3793 3794 3795
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3796
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3797
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3798 3799
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3800
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3801 3802 3803
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3804
		0,
3805 3806
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3807 3808
		};

3809
	dev_priv->pm_irq_mask = 0xffffffff;
3810 3811 3812 3813
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3814 3815 3816 3817
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3818 3819
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3820
	int pipe;
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831

	if (IS_GEN9(dev_priv))
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3832 3833 3834
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3835

3836
	for_each_pipe(dev_priv, pipe)
3837
		if (intel_display_power_is_enabled(dev_priv,
3838 3839 3840 3841
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3842

P
Paulo Zanoni 已提交
3843
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3844 3845 3846 3847 3848 3849
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3850 3851
	ibx_irq_pre_postinstall(dev);

3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3863 3864 3865 3866 3867 3868
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3869 3870 3871
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3872 3873 3874 3875 3876 3877
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3878
	dev_priv->irq_mask = ~enable_mask;
3879

3880
	for_each_pipe(dev_priv, pipe)
3881 3882
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3883
	spin_lock_irq(&dev_priv->irq_lock);
3884
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3885
	for_each_pipe(dev_priv, pipe)
3886
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3887
	spin_unlock_irq(&dev_priv->irq_lock);
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3901 3902 3903 3904 3905 3906 3907
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3908
	gen8_irq_reset(dev);
3909 3910
}

J
Jesse Barnes 已提交
3911 3912
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3913
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3914 3915 3916 3917 3918
	int pipe;

	if (!dev_priv)
		return;

3919 3920
	I915_WRITE(VLV_MASTER_IER, 0);

3921
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3922 3923 3924 3925 3926
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3927

3928 3929 3930
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
3931 3932
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
3933
	spin_unlock_irq(&dev_priv->irq_lock);
3934 3935 3936

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3937 3938 3939 3940 3941 3942
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3985
	for_each_pipe(dev_priv, pipe)
3986 3987 3988 3989 3990 3991 3992 3993
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3994
static void ironlake_irq_uninstall(struct drm_device *dev)
3995
{
3996
	struct drm_i915_private *dev_priv = dev->dev_private;
3997 3998 3999 4000

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
4001
	ironlake_irq_reset(dev);
4002 4003
}

4004
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
4005
{
4006
	struct drm_i915_private *dev_priv = dev->dev_private;
4007
	int pipe;
4008

4009
	for_each_pipe(dev_priv, pipe)
4010
		I915_WRITE(PIPESTAT(pipe), 0);
4011 4012 4013
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
4014 4015 4016 4017
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
4018
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

4039 4040
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4041
	spin_lock_irq(&dev_priv->irq_lock);
4042 4043
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4044
	spin_unlock_irq(&dev_priv->irq_lock);
4045

C
Chris Wilson 已提交
4046 4047 4048
	return 0;
}

4049 4050 4051 4052
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
4053
			       int plane, int pipe, u32 iir)
4054
{
4055
	struct drm_i915_private *dev_priv = dev->dev_private;
4056
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4057

4058
	if (!intel_pipe_handle_vblank(dev, pipe))
4059 4060 4061
		return false;

	if ((iir & flip_pending) == 0)
4062
		goto check_page_flip;
4063

4064
	intel_prepare_page_flip(dev, plane);
4065 4066 4067 4068 4069 4070 4071 4072

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
4073
		goto check_page_flip;
4074 4075 4076

	intel_finish_page_flip(dev, pipe);
	return true;
4077 4078 4079 4080

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4081 4082
}

4083
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4084
{
4085
	struct drm_device *dev = arg;
4086
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4104
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4105
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4106 4107 4108
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
4109

4110
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4111 4112 4113 4114 4115 4116
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4117
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4118 4119
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4120
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4121 4122 4123 4124

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

4125
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
4126 4127 4128 4129

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4130
		for_each_pipe(dev_priv, pipe) {
4131
			int plane = pipe;
4132
			if (HAS_FBC(dev))
4133 4134
				plane = !plane;

4135
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4136 4137
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4138

4139
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4140
				i9xx_pipe_crc_irq_handler(dev, pipe);
4141 4142 4143

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4144
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4145
		}
C
Chris Wilson 已提交
4146 4147 4148 4149 4150 4151 4152 4153 4154

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4155
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4156 4157
	int pipe;

4158
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4159 4160 4161 4162 4163 4164 4165 4166 4167
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4168 4169
static void i915_irq_preinstall(struct drm_device * dev)
{
4170
	struct drm_i915_private *dev_priv = dev->dev_private;
4171 4172 4173 4174 4175 4176 4177
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4178
	I915_WRITE16(HWSTAM, 0xeffe);
4179
	for_each_pipe(dev_priv, pipe)
4180 4181 4182 4183 4184 4185 4186 4187
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4188
	struct drm_i915_private *dev_priv = dev->dev_private;
4189
	u32 enable_mask;
4190

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

4209
	if (I915_HAS_HOTPLUG(dev)) {
4210 4211 4212
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4223
	i915_enable_asle_pipestat(dev);
4224

4225 4226
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4227
	spin_lock_irq(&dev_priv->irq_lock);
4228 4229
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4230
	spin_unlock_irq(&dev_priv->irq_lock);
4231

4232 4233 4234
	return 0;
}

4235 4236 4237 4238 4239 4240
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4241
	struct drm_i915_private *dev_priv = dev->dev_private;
4242 4243
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4244
	if (!intel_pipe_handle_vblank(dev, pipe))
4245 4246 4247
		return false;

	if ((iir & flip_pending) == 0)
4248
		goto check_page_flip;
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4259
		goto check_page_flip;
4260 4261 4262

	intel_finish_page_flip(dev, pipe);
	return true;
4263 4264 4265 4266

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4267 4268
}

4269
static irqreturn_t i915_irq_handler(int irq, void *arg)
4270
{
4271
	struct drm_device *dev = arg;
4272
	struct drm_i915_private *dev_priv = dev->dev_private;
4273
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4274 4275 4276 4277
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4278 4279

	iir = I915_READ(IIR);
4280 4281
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4282
		bool blc_event = false;
4283 4284 4285 4286 4287 4288

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4289
		spin_lock(&dev_priv->irq_lock);
4290
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4291 4292 4293
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4294

4295
		for_each_pipe(dev_priv, pipe) {
4296 4297 4298
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4299
			/* Clear the PIPE*STAT regs before the IIR */
4300 4301
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4302
				irq_received = true;
4303 4304
			}
		}
4305
		spin_unlock(&dev_priv->irq_lock);
4306 4307 4308 4309 4310

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4311 4312 4313
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4314

4315
		I915_WRITE(IIR, iir & ~flip_mask);
4316 4317 4318 4319 4320
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4321
		for_each_pipe(dev_priv, pipe) {
4322
			int plane = pipe;
4323
			if (HAS_FBC(dev))
4324
				plane = !plane;
4325

4326
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4327 4328
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4329 4330 4331

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4332 4333

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4334
				i9xx_pipe_crc_irq_handler(dev, pipe);
4335 4336 4337

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4338
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4359
		ret = IRQ_HANDLED;
4360
		iir = new_iir;
4361
	} while (iir & ~flip_mask);
4362

4363
	i915_update_dri1_breadcrumb(dev);
4364

4365 4366 4367 4368 4369
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4370
	struct drm_i915_private *dev_priv = dev->dev_private;
4371 4372 4373 4374 4375 4376 4377
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4378
	I915_WRITE16(HWSTAM, 0xffff);
4379
	for_each_pipe(dev_priv, pipe) {
4380
		/* Clear enable bits; then clear status bits */
4381
		I915_WRITE(PIPESTAT(pipe), 0);
4382 4383
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4384 4385 4386 4387 4388 4389 4390 4391
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4392
	struct drm_i915_private *dev_priv = dev->dev_private;
4393 4394
	int pipe;

4395 4396
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4397 4398

	I915_WRITE(HWSTAM, 0xeffe);
4399
	for_each_pipe(dev_priv, pipe)
4400 4401 4402 4403 4404 4405 4406 4407
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4408
	struct drm_i915_private *dev_priv = dev->dev_private;
4409
	u32 enable_mask;
4410 4411 4412
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4413
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4414
			       I915_DISPLAY_PORT_INTERRUPT |
4415 4416 4417 4418 4419 4420 4421
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4422 4423
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4424 4425 4426 4427
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4428

4429 4430
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4431
	spin_lock_irq(&dev_priv->irq_lock);
4432 4433 4434
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4435
	spin_unlock_irq(&dev_priv->irq_lock);
4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4456 4457 4458
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4459
	i915_enable_asle_pipestat(dev);
4460 4461 4462 4463

	return 0;
}

4464
static void i915_hpd_irq_setup(struct drm_device *dev)
4465
{
4466
	struct drm_i915_private *dev_priv = dev->dev_private;
4467
	struct intel_encoder *intel_encoder;
4468 4469
	u32 hotplug_en;

4470 4471
	assert_spin_locked(&dev_priv->irq_lock);

4472 4473 4474 4475
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4476
		/* enable bits are the same for all generations */
4477
		for_each_intel_encoder(dev, intel_encoder)
4478 4479
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4480 4481 4482 4483 4484 4485
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4486
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4487
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4488

4489 4490 4491
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4492 4493
}

4494
static irqreturn_t i965_irq_handler(int irq, void *arg)
4495
{
4496
	struct drm_device *dev = arg;
4497
	struct drm_i915_private *dev_priv = dev->dev_private;
4498 4499 4500
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4501 4502 4503
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4504 4505 4506 4507

	iir = I915_READ(IIR);

	for (;;) {
4508
		bool irq_received = (iir & ~flip_mask) != 0;
4509 4510
		bool blc_event = false;

4511 4512 4513 4514 4515
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4516
		spin_lock(&dev_priv->irq_lock);
4517
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4518 4519 4520
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4521

4522
		for_each_pipe(dev_priv, pipe) {
4523 4524 4525 4526 4527 4528 4529 4530
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4531
				irq_received = true;
4532 4533
			}
		}
4534
		spin_unlock(&dev_priv->irq_lock);
4535 4536 4537 4538 4539 4540 4541

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4542 4543
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4544

4545
		I915_WRITE(IIR, iir & ~flip_mask);
4546 4547 4548 4549 4550 4551 4552
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4553
		for_each_pipe(dev_priv, pipe) {
4554
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4555 4556
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4557 4558 4559

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4560 4561

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4562
				i9xx_pipe_crc_irq_handler(dev, pipe);
4563

4564 4565
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4566
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4567
		}
4568 4569 4570 4571

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4572 4573 4574
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4593
	i915_update_dri1_breadcrumb(dev);
4594

4595 4596 4597 4598 4599
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4600
	struct drm_i915_private *dev_priv = dev->dev_private;
4601 4602 4603 4604 4605
	int pipe;

	if (!dev_priv)
		return;

4606 4607
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4608 4609

	I915_WRITE(HWSTAM, 0xffffffff);
4610
	for_each_pipe(dev_priv, pipe)
4611 4612 4613 4614
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4615
	for_each_pipe(dev_priv, pipe)
4616 4617 4618 4619 4620
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4621
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4622
{
4623 4624 4625
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4626 4627 4628 4629
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4630 4631
	intel_runtime_pm_get(dev_priv);

4632
	spin_lock_irq(&dev_priv->irq_lock);
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4647
							 connector->name);
4648 4649 4650 4651 4652 4653 4654 4655
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4656
	spin_unlock_irq(&dev_priv->irq_lock);
4657 4658

	intel_runtime_pm_put(dev_priv);
4659 4660
}

4661 4662 4663 4664 4665 4666 4667
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4668
void intel_irq_init(struct drm_i915_private *dev_priv)
4669
{
4670
	struct drm_device *dev = dev_priv->dev;
4671 4672

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4673
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4674
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4675
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4676
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4677

4678
	/* Let's track the enabled rps events */
4679
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4680
		/* WaGsvRC0ResidencyMethod:vlv */
4681 4682 4683
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4684

4685 4686
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4687
		    (unsigned long) dev);
4688
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4689
			  intel_hpd_irq_reenable_work);
4690

4691
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4692

4693
	if (IS_GEN2(dev_priv)) {
4694 4695
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4696
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4697 4698
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4699 4700 4701
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4702 4703
	}

4704 4705 4706 4707 4708
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4709
	if (!IS_GEN2(dev_priv))
4710 4711
		dev->vblank_disable_immediate = true;

4712
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4713
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4714 4715
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4716

4717
	if (IS_CHERRYVIEW(dev_priv)) {
4718 4719 4720 4721 4722 4723 4724
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4725
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4726 4727 4728 4729 4730 4731
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4732
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4733
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4734
		dev->driver->irq_handler = gen8_irq_handler;
4735
		dev->driver->irq_preinstall = gen8_irq_reset;
4736 4737 4738 4739 4740
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4741 4742
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4743
		dev->driver->irq_preinstall = ironlake_irq_reset;
4744 4745 4746 4747
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4748
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4749
	} else {
4750
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4751 4752 4753 4754
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4755
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4756 4757 4758 4759
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4760
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4761
		} else {
4762 4763 4764 4765
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4766
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4767
		}
4768 4769 4770 4771
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4772

4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4785
void intel_hpd_init(struct drm_i915_private *dev_priv)
4786
{
4787
	struct drm_device *dev = dev_priv->dev;
4788 4789 4790
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4791

4792 4793 4794 4795 4796 4797 4798
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4799 4800 4801
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4802 4803
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4804 4805 4806

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4807
	spin_lock_irq(&dev_priv->irq_lock);
4808 4809
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4810
	spin_unlock_irq(&dev_priv->irq_lock);
4811
}
4812

4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4836 4837 4838 4839 4840 4841 4842
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4843 4844 4845 4846 4847 4848 4849
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4850 4851 4852 4853 4854 4855 4856
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4857
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4858
{
4859
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4860
	dev_priv->pm.irqs_enabled = false;
4861 4862
}

4863 4864 4865 4866 4867 4868 4869
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4870
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4871
{
4872
	dev_priv->pm.irqs_enabled = true;
4873 4874
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4875
}