i915_irq.c 125.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	if (WARN_ON(dev_priv->pm.irqs_disabled))
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

291 292 293 294 295 296
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

297 298
	assert_spin_locked(&dev_priv->irq_lock);

299 300 301 302 303 304 305 306 307 308
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

337
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338 339
					     enum pipe pipe,
					     bool enable, bool old)
340 341 342
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
343
	u32 pipestat = I915_READ(reg) & 0xffff0000;
344 345 346

	assert_spin_locked(&dev_priv->irq_lock);

347 348 349 350
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
351
		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
352 353
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
354 355
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
370 371
						  enum pipe pipe,
						  bool enable, bool old)
372 373 374
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
375 376
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

377 378 379 380 381 382
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
383

384 385
		if (old &&
		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
386 387
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
388
		}
389 390 391
	}
}

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

423
	if (WARN_ON(dev_priv->pm.irqs_disabled))
424 425
		return;

426 427 428 429 430 431 432 433
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

434 435
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
436 437 438
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
439 440
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
441 442

	if (enable)
443
		ibx_enable_display_interrupt(dev_priv, bit);
444
	else
445
		ibx_disable_display_interrupt(dev_priv, bit);
446 447 448 449
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
450
					    bool enable, bool old)
451 452 453 454
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
455 456 457
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

458 459 460
		if (!cpt_can_enable_serr_int(dev))
			return;

461
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
462
	} else {
463
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
464

465 466
		if (old && I915_READ(SERR_INT) &
		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
467 468
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
469
		}
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
487 488
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
489 490 491 492
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493
	bool old;
494

495 496
	assert_spin_locked(&dev_priv->irq_lock);

497
	old = !intel_crtc->cpu_fifo_underrun_disabled;
498 499
	intel_crtc->cpu_fifo_underrun_disabled = !enable;

500
	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
501
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
502
	else if (IS_GEN5(dev) || IS_GEN6(dev))
503 504
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
505
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
506 507
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
508

509
	return old;
510 511 512 513 514 515 516 517 518 519 520
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
521
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
522

523 524 525
	return ret;
}

526 527 528 529 530 531 532 533 534 535
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
555 556
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
557
	unsigned long flags;
558
	bool old;
559

560 561 562 563 564 565 566 567
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
568 569 570

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

571
	old = !intel_crtc->pch_fifo_underrun_disabled;
572 573 574
	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
575
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
576
	else
577
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
578 579

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
580
	return old;
581 582 583
}


D
Daniel Vetter 已提交
584
static void
585 586
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
587
{
588
	u32 reg = PIPESTAT(pipe);
589
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
590

591 592
	assert_spin_locked(&dev_priv->irq_lock);

593 594 595 596
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
597 598 599
		return;

	if ((pipestat & enable_mask) == enable_mask)
600 601
		return;

602 603
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

604
	/* Enable the interrupt, clear any pending status */
605
	pipestat |= enable_mask | status_mask;
606 607
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
608 609
}

D
Daniel Vetter 已提交
610
static void
611 612
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
613
{
614
	u32 reg = PIPESTAT(pipe);
615
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
616

617 618
	assert_spin_locked(&dev_priv->irq_lock);

619 620 621 622
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
623 624
		return;

625 626 627
	if ((pipestat & enable_mask) == 0)
		return;

628 629
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

630
	pipestat &= ~enable_mask;
631 632
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
633 634
}

635 636 637 638 639
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
640 641
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
642 643 644
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
645 646 647 648 649 650
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
651 652 653 654 655 656 657 658 659 660 661 662

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

663 664 665 666 667 668
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

669 670 671 672 673
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
674 675 676 677 678 679 680 681 682
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

683 684 685 686 687
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
688 689 690
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

691
/**
692
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
693
 */
694
static void i915_enable_asle_pipestat(struct drm_device *dev)
695
{
696
	struct drm_i915_private *dev_priv = dev->dev_private;
697 698
	unsigned long irqflags;

699 700 701
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

702
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
703

704
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
705
	if (INTEL_INFO(dev)->gen >= 4)
706
		i915_enable_pipestat(dev_priv, PIPE_A,
707
				     PIPE_LEGACY_BLC_EVENT_STATUS);
708 709

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
710 711
}

712 713 714 715 716 717 718 719 720 721 722 723
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
724
	struct drm_i915_private *dev_priv = dev->dev_private;
725

726 727 728 729
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
730

731 732 733 734
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

787 788 789 790 791 792
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

793 794 795
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
796
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
797
{
798
	struct drm_i915_private *dev_priv = dev->dev_private;
799 800
	unsigned long high_frame;
	unsigned long low_frame;
801
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
802 803

	if (!i915_pipe_enabled(dev, pipe)) {
804
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
805
				"pipe %c\n", pipe_name(pipe));
806 807 808
		return 0;
	}

809 810 811 812 813 814
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

815 816 817 818 819
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
820
	} else {
821
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
822 823

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
824
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
825
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
826 827 828
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
829 830
	}

831 832 833 834 835 836
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

837 838
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
839

840 841 842 843 844 845
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
846
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
847
		low   = I915_READ(low_frame);
848
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
849 850
	} while (high1 != high2);

851
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
852
	pixel = low & PIPE_PIXEL_MASK;
853
	low >>= PIPE_FRAME_LOW_SHIFT;
854 855 856 857 858 859

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
860
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
861 862
}

863
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
864
{
865
	struct drm_i915_private *dev_priv = dev->dev_private;
866
	int reg = PIPE_FRMCOUNT_GM45(pipe);
867 868

	if (!i915_pipe_enabled(dev, pipe)) {
869
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
870
				 "pipe %c\n", pipe_name(pipe));
871 872 873 874 875 876
		return 0;
	}

	return I915_READ(reg);
}

877 878 879
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

880 881 882 883 884 885
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
886
	int position, vtotal;
887

888
	vtotal = mode->crtc_vtotal;
889 890 891 892 893 894 895 896 897
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
898 899
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
900
	 */
901
	return (position + crtc->scanline_offset) % vtotal;
902 903
}

904
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
905 906
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
907
{
908 909 910 911
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
912
	int position;
913
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
914 915
	bool in_vbl = true;
	int ret = 0;
916
	unsigned long irqflags;
917

918
	if (!intel_crtc->active) {
919
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
920
				 "pipe %c\n", pipe_name(pipe));
921 922 923
		return 0;
	}

924
	htotal = mode->crtc_htotal;
925
	hsync_start = mode->crtc_hsync_start;
926 927 928
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
929

930 931 932 933 934 935
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

936 937
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

938 939 940 941 942 943
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
944

945 946 947 948 949 950
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

951
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
952 953 954
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
955
		position = __intel_get_crtc_scanline(intel_crtc);
956 957 958 959 960
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
961
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
962

963 964 965 966
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
967

968 969 970 971 972 973 974 975 976 977 978 979
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

980 981 982 983 984 985 986 987 988 989
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
990 991
	}

992 993 994 995 996 997 998 999
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1012

1013
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
1014 1015 1016 1017 1018 1019
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1020 1021 1022 1023 1024 1025 1026 1027

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1041
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
1042 1043 1044 1045
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
1046
	struct drm_crtc *crtc;
1047

1048
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
1049
		DRM_ERROR("Invalid crtc %d\n", pipe);
1050 1051 1052 1053
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1064 1065

	/* Helper routine in DRM core does all the work: */
1066 1067
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1068 1069
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1070 1071
}

1072 1073
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1074 1075 1076 1077 1078 1079 1080
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1081 1082 1083 1084
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1085
		      connector->base.id,
1086
		      connector->name,
1087 1088 1089 1090
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1091 1092
}

1093 1094 1095
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1096 1097
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1098 1099
static void i915_hotplug_work_func(struct work_struct *work)
{
1100 1101
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1102
	struct drm_device *dev = dev_priv->dev;
1103
	struct drm_mode_config *mode_config = &dev->mode_config;
1104 1105 1106 1107 1108
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
1109
	bool changed = false;
1110
	u32 hpd_event_bits;
1111

1112 1113 1114 1115
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1116
	mutex_lock(&mode_config->mutex);
1117 1118
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1119
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1120 1121 1122

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1123 1124 1125 1126 1127 1128 1129 1130
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
1131
				connector->name);
1132 1133 1134 1135 1136
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1137 1138
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1139
				      connector->name, intel_encoder->hpd_pin);
1140
		}
1141 1142 1143 1144
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1145
	if (hpd_disabled) {
1146
		drm_kms_helper_poll_enable(dev);
1147 1148 1149
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1150 1151 1152

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1163 1164
	mutex_unlock(&mode_config->mutex);

1165 1166
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1167 1168
}

1169 1170 1171 1172 1173
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1174
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1175
{
1176
	struct drm_i915_private *dev_priv = dev->dev_private;
1177
	u32 busy_up, busy_down, max_avg, min_avg;
1178 1179
	u8 new_delay;

1180
	spin_lock(&mchdev_lock);
1181

1182 1183
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1184
	new_delay = dev_priv->ips.cur_delay;
1185

1186
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1187 1188
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1189 1190 1191 1192
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1193
	if (busy_up > max_avg) {
1194 1195 1196 1197
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1198
	} else if (busy_down < min_avg) {
1199 1200 1201 1202
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1203 1204
	}

1205
	if (ironlake_set_drps(dev, new_delay))
1206
		dev_priv->ips.cur_delay = new_delay;
1207

1208
	spin_unlock(&mchdev_lock);
1209

1210 1211 1212
	return;
}

1213
static void notify_ring(struct drm_device *dev,
1214
			struct intel_engine_cs *ring)
1215
{
1216
	if (!intel_ring_initialized(ring))
1217 1218
		return;

1219
	trace_i915_gem_request_complete(ring);
1220

1221
	wake_up_all(&ring->irq_queue);
1222
	i915_queue_hangcheck(dev);
1223 1224
}

1225
static void gen6_pm_rps_work(struct work_struct *work)
1226
{
1227 1228
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1229
	u32 pm_iir;
1230
	int new_delay, adj;
1231

1232
	spin_lock_irq(&dev_priv->irq_lock);
1233 1234
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1235 1236 1237 1238 1239 1240
	if (IS_BROADWELL(dev_priv->dev))
		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	}
1241
	spin_unlock_irq(&dev_priv->irq_lock);
1242

1243
	/* Make sure we didn't queue anything we're not going to process. */
1244
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1245

1246
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1247 1248
		return;

1249
	mutex_lock(&dev_priv->rps.hw_lock);
1250

1251
	adj = dev_priv->rps.last_adj;
1252
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1253 1254
		if (adj > 0)
			adj *= 2;
1255 1256 1257 1258
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1259
		new_delay = dev_priv->rps.cur_freq + adj;
1260 1261 1262 1263 1264

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1265 1266
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1267
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1268 1269
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1270
		else
1271
			new_delay = dev_priv->rps.min_freq_softlimit;
1272 1273 1274 1275
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1276 1277 1278 1279
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1280
		new_delay = dev_priv->rps.cur_freq + adj;
1281
	} else { /* unknown event */
1282
		new_delay = dev_priv->rps.cur_freq;
1283
	}
1284

1285 1286 1287
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1288
	new_delay = clamp_t(int, new_delay,
1289 1290
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1291

1292
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1293 1294 1295 1296 1297

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1298

1299
	mutex_unlock(&dev_priv->rps.hw_lock);
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1314 1315
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1316
	u32 error_status, row, bank, subbank;
1317
	char *parity_event[6];
1318 1319
	uint32_t misccpctl;
	unsigned long flags;
1320
	uint8_t slice = 0;
1321 1322 1323 1324 1325 1326 1327

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1328 1329 1330 1331
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1332 1333 1334 1335
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1336 1337
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1338

1339 1340 1341
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1342

1343
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1344

1345
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1346

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1362
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1363
				   KOBJ_CHANGE, parity_event);
1364

1365 1366
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1367

1368 1369 1370 1371 1372
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1373

1374
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1375

1376 1377 1378 1379 1380 1381 1382
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1383 1384
}

1385
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1386
{
1387
	struct drm_i915_private *dev_priv = dev->dev_private;
1388

1389
	if (!HAS_L3_DPF(dev))
1390 1391
		return;

1392
	spin_lock(&dev_priv->irq_lock);
1393
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1394
	spin_unlock(&dev_priv->irq_lock);
1395

1396 1397 1398 1399 1400 1401 1402
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1403
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1404 1405
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1417 1418 1419 1420 1421
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1422 1423
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1424
		notify_ring(dev, &dev_priv->ring[RCS]);
1425
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1426
		notify_ring(dev, &dev_priv->ring[VCS]);
1427
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1428 1429
		notify_ring(dev, &dev_priv->ring[BCS]);

1430 1431 1432
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1433 1434
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1435
	}
1436

1437 1438
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1439 1440
}

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1477
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1478 1479 1480 1481 1482 1483
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
1484 1485 1486
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS2]);
1487 1488 1489 1490 1491
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1518 1519 1520
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1521
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1522 1523
					 u32 hotplug_trigger,
					 const u32 *hpd)
1524
{
1525
	struct drm_i915_private *dev_priv = dev->dev_private;
1526
	int i;
1527
	bool storm_detected = false;
1528

1529 1530 1531
	if (!hotplug_trigger)
		return;

1532 1533 1534
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1535
	spin_lock(&dev_priv->irq_lock);
1536
	for (i = 1; i < HPD_NUM_PINS; i++) {
1537

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1552

1553 1554 1555 1556
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1557
		dev_priv->hpd_event_bits |= (1 << i);
1558 1559 1560 1561 1562
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1563
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1564 1565
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1566
			dev_priv->hpd_event_bits &= ~(1 << i);
1567
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1568
			storm_detected = true;
1569 1570
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1571 1572
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1573 1574 1575
		}
	}

1576 1577
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1578
	spin_unlock(&dev_priv->irq_lock);
1579

1580 1581 1582 1583 1584 1585 1586
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1587 1588
}

1589 1590
static void gmbus_irq_handler(struct drm_device *dev)
{
1591
	struct drm_i915_private *dev_priv = dev->dev_private;
1592 1593

	wake_up_all(&dev_priv->gmbus_wait_queue);
1594 1595
}

1596 1597
static void dp_aux_irq_handler(struct drm_device *dev)
{
1598
	struct drm_i915_private *dev_priv = dev->dev_private;
1599 1600

	wake_up_all(&dev_priv->gmbus_wait_queue);
1601 1602
}

1603
#if defined(CONFIG_DEBUG_FS)
1604 1605 1606 1607
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1608 1609 1610 1611
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1612
	int head, tail;
1613

1614 1615
	spin_lock(&pipe_crc->lock);

1616
	if (!pipe_crc->entries) {
1617
		spin_unlock(&pipe_crc->lock);
1618 1619 1620 1621
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1622 1623
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1624 1625

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1626
		spin_unlock(&pipe_crc->lock);
1627 1628 1629 1630 1631
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1632

1633
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1634 1635 1636 1637 1638
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1639 1640

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1641 1642 1643
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1644 1645

	wake_up_interruptible(&pipe_crc->wq);
1646
}
1647 1648 1649 1650 1651 1652 1653 1654
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1655

1656
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1657 1658 1659
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1660 1661 1662
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1663 1664
}

1665
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1666 1667 1668
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1669 1670 1671 1672 1673 1674
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1675
}
1676

1677
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1678 1679
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1691

1692 1693 1694 1695 1696
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1697
}
1698

1699 1700 1701 1702
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1703
{
1704
	if (pm_iir & dev_priv->pm_rps_events) {
1705
		spin_lock(&dev_priv->irq_lock);
1706 1707
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1708
		spin_unlock(&dev_priv->irq_lock);
1709 1710

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1711 1712
	}

1713 1714 1715
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1716

1717
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1718 1719 1720
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1721
		}
B
Ben Widawsky 已提交
1722
	}
1723 1724
}

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	struct intel_crtc *crtc;

	if (!drm_handle_vblank(dev, pipe))
		return false;

	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
	wake_up(&crtc->vbl_wait);

	return true;
}

1738 1739 1740
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1741
	u32 pipe_stats[I915_MAX_PIPES] = { };
1742 1743
	int pipe;

1744
	spin_lock(&dev_priv->irq_lock);
1745
	for_each_pipe(pipe) {
1746
		int reg;
1747
		u32 mask, iir_bit = 0;
1748

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1767 1768 1769
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1770 1771 1772 1773 1774
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1775 1776 1777
			continue;

		reg = PIPESTAT(pipe);
1778 1779
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1780 1781 1782 1783

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1784 1785
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1786 1787
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1788
	spin_unlock(&dev_priv->irq_lock);
1789 1790 1791

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1792
			intel_pipe_handle_vblank(dev, pipe);
1793

1794
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1838
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1839
{
1840
	struct drm_device *dev = arg;
1841
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1855
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1856

1857
		valleyview_pipestat_irq_handler(dev, iir);
1858

J
Jesse Barnes 已提交
1859
		/* Consume port.  Then clear IIR or we'll miss events */
1860 1861
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1862

1863
		if (pm_iir)
1864
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1875 1876
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1877
	struct drm_device *dev = arg;
1878 1879 1880 1881
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1882 1883 1884
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1885

1886 1887
		if (master_ctl == 0 && iir == 0)
			break;
1888

1889
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1890

1891
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1892

1893
		valleyview_pipestat_irq_handler(dev, iir);
1894

1895
		/* Consume port.  Then clear IIR or we'll miss events */
1896
		i9xx_hpd_irq_handler(dev);
1897

1898
		I915_WRITE(VLV_IIR, iir);
1899

1900 1901
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
1902

1903 1904
		ret = IRQ_HANDLED;
	}
1905

1906 1907 1908
	return ret;
}

1909
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1910
{
1911
	struct drm_i915_private *dev_priv = dev->dev_private;
1912
	int pipe;
1913
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1914

1915 1916
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1917 1918 1919
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1920
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1921 1922
				 port_name(port));
	}
1923

1924 1925 1926
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1927
	if (pch_iir & SDE_GMBUS)
1928
		gmbus_irq_handler(dev);
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1939 1940 1941 1942 1943
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1944 1945 1946 1947 1948 1949 1950 1951

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1952 1953
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1954
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1955 1956 1957 1958

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1959
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1960 1961 1962 1963 1964 1965
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1966
	enum pipe pipe;
1967

1968 1969 1970
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1971 1972 1973 1974
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1975 1976
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1977
		}
1978

D
Daniel Vetter 已提交
1979 1980
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1981
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1982
			else
1983
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1984 1985
		}
	}
1986

1987 1988 1989 1990 1991 1992 1993 1994
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1995 1996 1997
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1998 1999 2000
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2001
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2002 2003 2004 2005

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2006
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2007 2008 2009 2010

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
2011
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
2012 2013

	I915_WRITE(SERR_INT, serr_int);
2014 2015
}

2016 2017
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2018
	struct drm_i915_private *dev_priv = dev->dev_private;
2019
	int pipe;
2020
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2021

2022 2023
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

2024 2025 2026 2027 2028 2029
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2030 2031

	if (pch_iir & SDE_AUX_MASK_CPT)
2032
		dp_aux_irq_handler(dev);
2033 2034

	if (pch_iir & SDE_GMBUS_CPT)
2035
		gmbus_irq_handler(dev);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2048 2049 2050

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2051 2052
}

2053 2054 2055
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2056
	enum pipe pipe;
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2067 2068
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
2069
			intel_pipe_handle_vblank(dev, pipe);
2070

2071 2072
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2073 2074
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2075

2076 2077
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2078

2079 2080 2081 2082 2083
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2103 2104 2105
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2106
	enum pipe pipe;
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2117 2118
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2119
			intel_pipe_handle_vblank(dev, pipe);
2120 2121

		/* plane/pipes map 1:1 on ilk+ */
2122 2123 2124
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2139
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2140
{
2141
	struct drm_device *dev = arg;
2142
	struct drm_i915_private *dev_priv = dev->dev_private;
2143
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2144
	irqreturn_t ret = IRQ_NONE;
2145

2146 2147
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2148
	intel_uncore_check_errors(dev);
2149

2150 2151 2152
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2153
	POSTING_READ(DEIER);
2154

2155 2156 2157 2158 2159
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2160 2161 2162 2163 2164
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2165

2166
	gt_iir = I915_READ(GTIIR);
2167
	if (gt_iir) {
2168
		if (INTEL_INFO(dev)->gen >= 6)
2169
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2170 2171
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2172 2173
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2174 2175
	}

2176 2177
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2178 2179 2180 2181
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2182 2183
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2184 2185
	}

2186 2187 2188
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
2189
			gen6_rps_irq_handler(dev_priv, pm_iir);
2190 2191 2192
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
2193
	}
2194 2195 2196

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2197 2198 2199 2200
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2201 2202 2203 2204

	return ret;
}

2205 2206 2207 2208 2209 2210 2211
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2212
	enum pipe pipe;
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2254 2255
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2256

2257 2258
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2259

2260 2261
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
2262
			intel_pipe_handle_vblank(dev, pipe);
2263

2264
		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2265 2266
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2267
		}
2268

2269 2270 2271
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2272 2273 2274
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2275 2276
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2277 2278
		}

2279 2280 2281 2282 2283
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2284 2285 2286 2287 2288

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2289 2290 2291
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2308 2309 2310 2311 2312 2313
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2314 2315 2316
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2317
	struct intel_engine_cs *ring;
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2342 2343 2344 2345 2346 2347 2348 2349 2350
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2351 2352
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2353 2354
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2355
	struct drm_device *dev = dev_priv->dev;
2356 2357 2358
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2359
	int ret;
2360

2361
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2374
		DRM_DEBUG_DRIVER("resetting chip\n");
2375
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2376
				   reset_event);
2377

2378 2379 2380 2381 2382 2383 2384 2385
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2386 2387 2388 2389 2390 2391
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2392 2393
		ret = i915_reset(dev);

2394 2395
		intel_display_handle_reset(dev);

2396 2397
		intel_runtime_pm_put(dev_priv);

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2412
			kobject_uevent_env(&dev->primary->kdev->kobj,
2413
					   KOBJ_CHANGE, reset_done_event);
2414
		} else {
M
Mika Kuoppala 已提交
2415
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2416
		}
2417

2418 2419 2420 2421 2422
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2423
	}
2424 2425
}

2426
static void i915_report_and_clear_eir(struct drm_device *dev)
2427 2428
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2429
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2430
	u32 eir = I915_READ(EIR);
2431
	int pipe, i;
2432

2433 2434
	if (!eir)
		return;
2435

2436
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2437

2438 2439
	i915_get_extra_instdone(dev, instdone);

2440 2441 2442 2443
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2444 2445
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2446 2447
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2448 2449
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2450
			I915_WRITE(IPEIR_I965, ipeir);
2451
			POSTING_READ(IPEIR_I965);
2452 2453 2454
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2455 2456
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2457
			I915_WRITE(PGTBL_ER, pgtbl_err);
2458
			POSTING_READ(PGTBL_ER);
2459 2460 2461
		}
	}

2462
	if (!IS_GEN2(dev)) {
2463 2464
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2465 2466
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2467
			I915_WRITE(PGTBL_ER, pgtbl_err);
2468
			POSTING_READ(PGTBL_ER);
2469 2470 2471 2472
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2473
		pr_err("memory refresh error:\n");
2474
		for_each_pipe(pipe)
2475
			pr_err("pipe %c stat: 0x%08x\n",
2476
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2477 2478 2479
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2480 2481
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2482 2483
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2484
		if (INTEL_INFO(dev)->gen < 4) {
2485 2486
			u32 ipeir = I915_READ(IPEIR);

2487 2488 2489
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2490
			I915_WRITE(IPEIR, ipeir);
2491
			POSTING_READ(IPEIR);
2492 2493 2494
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2495 2496 2497 2498
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2499
			I915_WRITE(IPEIR_I965, ipeir);
2500
			POSTING_READ(IPEIR_I965);
2501 2502 2503 2504
		}
	}

	I915_WRITE(EIR, eir);
2505
	POSTING_READ(EIR);
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2528 2529
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2530 2531
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2532 2533
	va_list args;
	char error_msg[80];
2534

2535 2536 2537 2538 2539
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2540
	i915_report_and_clear_eir(dev);
2541

2542
	if (wedged) {
2543 2544
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2545

2546
		/*
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2558
		 */
2559
		i915_error_wake_up(dev_priv, false);
2560 2561
	}

2562 2563 2564 2565 2566 2567 2568
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2569 2570
}

2571
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2572
{
2573
	struct drm_i915_private *dev_priv = dev->dev_private;
2574 2575
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2576
	struct drm_i915_gem_object *obj;
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2588 2589 2590
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2591 2592 2593 2594 2595 2596
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2597
	obj = work->pending_flip_obj;
2598
	if (INTEL_INFO(dev)->gen >= 4) {
2599
		int dspsurf = DSPSURF(intel_crtc->plane);
2600
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2601
					i915_gem_obj_ggtt_offset(obj);
2602
	} else {
2603
		int dspaddr = DSPADDR(intel_crtc->plane);
2604
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2605 2606
							crtc->y * crtc->primary->fb->pitches[0] +
							crtc->x * crtc->primary->fb->bits_per_pixel/8);
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2617 2618 2619
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2620
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2621
{
2622
	struct drm_i915_private *dev_priv = dev->dev_private;
2623
	unsigned long irqflags;
2624

2625
	if (!i915_pipe_enabled(dev, pipe))
2626
		return -EINVAL;
2627

2628
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2629
	if (INTEL_INFO(dev)->gen >= 4)
2630
		i915_enable_pipestat(dev_priv, pipe,
2631
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2632
	else
2633
		i915_enable_pipestat(dev_priv, pipe,
2634
				     PIPE_VBLANK_INTERRUPT_STATUS);
2635
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2636

2637 2638 2639
	return 0;
}

2640
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2641
{
2642
	struct drm_i915_private *dev_priv = dev->dev_private;
2643
	unsigned long irqflags;
2644
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2645
						     DE_PIPE_VBLANK(pipe);
2646 2647 2648 2649 2650

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2651
	ironlake_enable_display_irq(dev_priv, bit);
2652 2653 2654 2655 2656
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2657 2658
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2659
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2660 2661 2662 2663 2664 2665
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2666
	i915_enable_pipestat(dev_priv, pipe,
2667
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2668 2669 2670 2671 2672
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2673 2674 2675 2676 2677 2678 2679 2680 2681
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2682 2683 2684
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2685 2686 2687 2688
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2689 2690 2691
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2692
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2693
{
2694
	struct drm_i915_private *dev_priv = dev->dev_private;
2695
	unsigned long irqflags;
2696

2697
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2698
	i915_disable_pipestat(dev_priv, pipe,
2699 2700
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2701 2702 2703
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2704
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2705
{
2706
	struct drm_i915_private *dev_priv = dev->dev_private;
2707
	unsigned long irqflags;
2708
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2709
						     DE_PIPE_VBLANK(pipe);
2710 2711

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2712
	ironlake_disable_display_irq(dev_priv, bit);
2713 2714 2715
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2716 2717
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2718
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2719 2720 2721
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2722
	i915_disable_pipestat(dev_priv, pipe,
2723
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2724 2725 2726
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2727 2728 2729 2730 2731 2732 2733 2734 2735
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2736 2737 2738
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2739 2740 2741
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2742
static u32
2743
ring_last_seqno(struct intel_engine_cs *ring)
2744
{
2745 2746 2747 2748
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2749
static bool
2750
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2751 2752 2753
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2754 2755
}

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2773 2774
static struct intel_engine_cs *
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
2775 2776
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2777
	struct intel_engine_cs *signaller;
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2794
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2805 2806
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2807 2808
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2809 2810
	u32 cmd, ipehr, head;
	int i;
2811 2812

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2813
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2814
		return NULL;
2815

2816 2817 2818 2819 2820 2821
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2822
	 */
2823 2824 2825 2826 2827 2828 2829 2830
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2831
		head &= ring->buffer->size - 1;
2832 2833

		/* This here seems to blow up */
2834
		cmd = ioread32(ring->buffer->virtual_start + head);
2835 2836 2837
		if (cmd == ipehr)
			break;

2838 2839
		head -= 4;
	}
2840

2841 2842
	if (!i)
		return NULL;
2843

2844
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2845
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2846 2847
}

2848
static int semaphore_passed(struct intel_engine_cs *ring)
2849 2850
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2851
	struct intel_engine_cs *signaller;
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2870
	struct intel_engine_cs *ring;
2871 2872 2873 2874 2875 2876
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2877
static enum intel_ring_hangcheck_action
2878
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2879 2880 2881
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2882 2883
	u32 tmp;

2884
	if (ring->hangcheck.acthd != acthd)
2885
		return HANGCHECK_ACTIVE;
2886

2887
	if (IS_GEN2(dev))
2888
		return HANGCHECK_HUNG;
2889 2890 2891 2892 2893 2894 2895

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2896
	if (tmp & RING_WAIT) {
2897 2898 2899
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2900
		I915_WRITE_CTL(ring, tmp);
2901
		return HANGCHECK_KICK;
2902 2903 2904 2905 2906
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2907
			return HANGCHECK_HUNG;
2908
		case 1:
2909 2910 2911
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2912
			I915_WRITE_CTL(ring, tmp);
2913
			return HANGCHECK_KICK;
2914
		case 0:
2915
			return HANGCHECK_WAIT;
2916
		}
2917
	}
2918

2919
	return HANGCHECK_HUNG;
2920 2921
}

B
Ben Gamari 已提交
2922 2923
/**
 * This is called when the chip hasn't reported back with completed
2924 2925 2926 2927 2928
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2929
 */
2930
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2931 2932
{
	struct drm_device *dev = (struct drm_device *)data;
2933
	struct drm_i915_private *dev_priv = dev->dev_private;
2934
	struct intel_engine_cs *ring;
2935
	int i;
2936
	int busy_count = 0, rings_hung = 0;
2937 2938 2939 2940
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2941

2942
	if (!i915.enable_hangcheck)
2943 2944
		return;

2945
	for_each_ring(ring, dev_priv, i) {
2946 2947
		u64 acthd;
		u32 seqno;
2948
		bool busy = true;
2949

2950 2951
		semaphore_clear_deadlocks(dev_priv);

2952 2953
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2954

2955 2956
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2957 2958
				ring->hangcheck.action = HANGCHECK_IDLE;

2959 2960
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2961
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2962 2963 2964 2965 2966 2967
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2968 2969 2970 2971
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2972 2973
				} else
					busy = false;
2974
			} else {
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2990 2991 2992 2993
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2994
				case HANGCHECK_IDLE:
2995
				case HANGCHECK_WAIT:
2996
					break;
2997
				case HANGCHECK_ACTIVE:
2998
					ring->hangcheck.score += BUSY;
2999
					break;
3000
				case HANGCHECK_KICK:
3001
					ring->hangcheck.score += KICK;
3002
					break;
3003
				case HANGCHECK_HUNG:
3004
					ring->hangcheck.score += HUNG;
3005 3006 3007
					stuck[i] = true;
					break;
				}
3008
			}
3009
		} else {
3010 3011
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3012 3013 3014 3015 3016
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3017 3018
		}

3019 3020
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3021
		busy_count += busy;
3022
	}
3023

3024
	for_each_ring(ring, dev_priv, i) {
3025
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3026 3027 3028
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3029
			rings_hung++;
3030 3031 3032
		}
	}

3033
	if (rings_hung)
3034
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3035

3036 3037 3038
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3039 3040 3041 3042 3043 3044
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3045
	if (!i915.enable_hangcheck)
3046 3047 3048 3049
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3050 3051
}

3052
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3053 3054 3055 3056 3057 3058
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3059
	GEN5_IRQ_RESET(SDE);
3060 3061 3062

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3063
}
3064

P
Paulo Zanoni 已提交
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3081 3082 3083 3084
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3085
static void gen5_gt_irq_reset(struct drm_device *dev)
3086 3087 3088
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3089
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3090
	if (INTEL_INFO(dev)->gen >= 6)
3091
		GEN5_IRQ_RESET(GEN6_PM);
3092 3093
}

L
Linus Torvalds 已提交
3094 3095
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3096
static void ironlake_irq_reset(struct drm_device *dev)
3097
{
3098
	struct drm_i915_private *dev_priv = dev->dev_private;
3099

3100
	I915_WRITE(HWSTAM, 0xffffffff);
3101

3102
	GEN5_IRQ_RESET(DE);
3103 3104
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3105

3106
	gen5_gt_irq_reset(dev);
3107

3108
	ibx_irq_reset(dev);
3109
}
3110

J
Jesse Barnes 已提交
3111 3112
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3113
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3125

3126
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3140 3141 3142 3143 3144 3145 3146 3147
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3148
static void gen8_irq_reset(struct drm_device *dev)
3149 3150 3151 3152 3153 3154 3155
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3156
	gen8_gt_irq_reset(dev_priv);
3157

P
Paulo Zanoni 已提交
3158
	for_each_pipe(pipe)
3159
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3160

3161 3162 3163
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3164

3165
	ibx_irq_reset(dev);
3166
}
3167

3168 3169 3170 3171 3172 3173 3174 3175
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3176
	gen8_gt_irq_reset(dev_priv);
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3196
static void ibx_hpd_irq_setup(struct drm_device *dev)
3197
{
3198
	struct drm_i915_private *dev_priv = dev->dev_private;
3199 3200
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
3201
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3202 3203

	if (HAS_PCH_IBX(dev)) {
3204
		hotplug_irqs = SDE_HOTPLUG_MASK;
3205
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3206
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3207
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3208
	} else {
3209
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3210
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3211
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3212
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3213
	}
3214

3215
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3216 3217 3218 3219 3220 3221 3222

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3223 3224 3225 3226 3227 3228 3229 3230
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3231 3232
static void ibx_irq_postinstall(struct drm_device *dev)
{
3233
	struct drm_i915_private *dev_priv = dev->dev_private;
3234
	u32 mask;
3235

D
Daniel Vetter 已提交
3236 3237 3238
	if (HAS_PCH_NOP(dev))
		return;

3239
	if (HAS_PCH_IBX(dev))
3240
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3241
	else
3242
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3243

3244
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3245 3246 3247
	I915_WRITE(SDEIMR, ~mask);
}

3248 3249 3250 3251 3252 3253 3254 3255
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3256
	if (HAS_L3_DPF(dev)) {
3257
		/* L3 parity interrupt is always unmasked. */
3258 3259
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3270
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3271 3272

	if (INTEL_INFO(dev)->gen >= 6) {
3273
		pm_irqs |= dev_priv->pm_rps_events;
3274 3275 3276 3277

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3278
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3279
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3280 3281 3282
	}
}

3283
static int ironlake_irq_postinstall(struct drm_device *dev)
3284
{
3285
	unsigned long irqflags;
3286
	struct drm_i915_private *dev_priv = dev->dev_private;
3287 3288 3289 3290 3291 3292
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3293
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3294
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3295
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3296 3297 3298
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3299 3300 3301
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3302 3303
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3304
	}
3305

3306
	dev_priv->irq_mask = ~display_mask;
3307

3308 3309
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3310 3311
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3312
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3313

3314
	gen5_gt_irq_postinstall(dev);
3315

P
Paulo Zanoni 已提交
3316
	ibx_irq_postinstall(dev);
3317

3318
	if (IS_IRONLAKE_M(dev)) {
3319 3320 3321
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3322 3323 3324
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3325
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3326
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3327 3328
	}

3329 3330 3331
	return 0;
}

3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3370
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3419 3420
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3421
	struct drm_i915_private *dev_priv = dev->dev_private;
3422
	unsigned long irqflags;
J
Jesse Barnes 已提交
3423

3424
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3425

3426 3427 3428
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3429
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3430
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3431 3432 3433
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3434 3435 3436
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3437 3438
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3439
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3440

J
Jesse Barnes 已提交
3441 3442 3443
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3444
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3445 3446 3447 3448 3449 3450 3451 3452

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3453 3454 3455 3456

	return 0;
}

3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3472
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3473
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3474 3475

	dev_priv->pm_irq_mask = 0xffffffff;
3476 3477 3478 3479 3480
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3481
	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
3482 3483
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3484 3485
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3486
	int pipe;
3487 3488 3489
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3490

3491
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3492 3493
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3494

P
Paulo Zanoni 已提交
3495
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3496 3497 3498 3499 3500 3501
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3502 3503
	ibx_irq_pre_postinstall(dev);

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3515 3516 3517 3518 3519 3520
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3521 3522 3523
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3524 3525 3526 3527 3528 3529 3530
	unsigned long irqflags;
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3531
	dev_priv->irq_mask = ~enable_mask;
3532 3533 3534 3535 3536

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3537
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
	for_each_pipe(pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3554 3555 3556 3557 3558 3559 3560
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3561
	intel_hpd_irq_uninstall(dev_priv);
3562

P
Paulo Zanoni 已提交
3563
	gen8_irq_reset(dev);
3564 3565
}

J
Jesse Barnes 已提交
3566 3567
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3568
	struct drm_i915_private *dev_priv = dev->dev_private;
3569
	unsigned long irqflags;
J
Jesse Barnes 已提交
3570 3571 3572 3573 3574
	int pipe;

	if (!dev_priv)
		return;

3575 3576
	I915_WRITE(VLV_MASTER_IER, 0);

3577
	intel_hpd_irq_uninstall(dev_priv);
3578

J
Jesse Barnes 已提交
3579 3580 3581 3582 3583 3584
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3585 3586 3587 3588 3589 3590 3591 3592

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3593 3594 3595 3596 3597 3598
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3650
static void ironlake_irq_uninstall(struct drm_device *dev)
3651
{
3652
	struct drm_i915_private *dev_priv = dev->dev_private;
3653 3654 3655 3656

	if (!dev_priv)
		return;

3657
	intel_hpd_irq_uninstall(dev_priv);
3658

P
Paulo Zanoni 已提交
3659
	ironlake_irq_reset(dev);
3660 3661
}

3662
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3663
{
3664
	struct drm_i915_private *dev_priv = dev->dev_private;
3665
	int pipe;
3666

3667 3668
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3669 3670 3671
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3672 3673 3674 3675
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3676
	struct drm_i915_private *dev_priv = dev->dev_private;
3677
	unsigned long irqflags;
C
Chris Wilson 已提交
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3698 3699 3700
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3701 3702
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3703 3704
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3705 3706 3707
	return 0;
}

3708 3709 3710 3711
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3712
			       int plane, int pipe, u32 iir)
3713
{
3714
	struct drm_i915_private *dev_priv = dev->dev_private;
3715
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3716

3717
	if (!intel_pipe_handle_vblank(dev, pipe))
3718 3719 3720 3721 3722
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3723
	intel_prepare_page_flip(dev, plane);
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3739
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3740
{
3741
	struct drm_device *dev = arg;
3742
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3763 3764 3765
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3766 3767 3768 3769 3770 3771 3772 3773

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3774
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3775 3776 3777 3778 3779 3780 3781
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3782
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3783 3784 3785 3786

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3787
		for_each_pipe(pipe) {
3788
			int plane = pipe;
3789
			if (HAS_FBC(dev))
3790 3791
				plane = !plane;

3792
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3793 3794
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3795

3796
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3797
				i9xx_pipe_crc_irq_handler(dev, pipe);
3798 3799 3800

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3801
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3802
		}
C
Chris Wilson 已提交
3803 3804 3805 3806 3807 3808 3809 3810 3811

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3812
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3825 3826
static void i915_irq_preinstall(struct drm_device * dev)
{
3827
	struct drm_i915_private *dev_priv = dev->dev_private;
3828 3829 3830 3831 3832 3833 3834
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3835
	I915_WRITE16(HWSTAM, 0xeffe);
3836 3837 3838 3839 3840 3841 3842 3843 3844
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3845
	struct drm_i915_private *dev_priv = dev->dev_private;
3846
	u32 enable_mask;
3847
	unsigned long irqflags;
3848

3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3867
	if (I915_HAS_HOTPLUG(dev)) {
3868 3869 3870
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3881
	i915_enable_asle_pipestat(dev);
3882

3883 3884 3885
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3886 3887
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3888 3889
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3890 3891 3892
	return 0;
}

3893 3894 3895 3896 3897 3898
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3899
	struct drm_i915_private *dev_priv = dev->dev_private;
3900 3901
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3902
	if (!intel_pipe_handle_vblank(dev, pipe))
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3924
static irqreturn_t i915_irq_handler(int irq, void *arg)
3925
{
3926
	struct drm_device *dev = arg;
3927
	struct drm_i915_private *dev_priv = dev->dev_private;
3928
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3929
	unsigned long irqflags;
3930 3931 3932 3933
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3934 3935

	iir = I915_READ(IIR);
3936 3937
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3938
		bool blc_event = false;
3939 3940 3941 3942 3943 3944 3945 3946

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3947 3948 3949
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3950 3951 3952 3953 3954

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3955
			/* Clear the PIPE*STAT regs before the IIR */
3956 3957
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3958
				irq_received = true;
3959 3960 3961 3962 3963 3964 3965 3966
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3967 3968 3969
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3970

3971
		I915_WRITE(IIR, iir & ~flip_mask);
3972 3973 3974 3975 3976 3977
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3978
			int plane = pipe;
3979
			if (HAS_FBC(dev))
3980
				plane = !plane;
3981

3982
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3983 3984
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3985 3986 3987

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3988 3989

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3990
				i9xx_pipe_crc_irq_handler(dev, pipe);
3991 3992 3993

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3994
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4015
		ret = IRQ_HANDLED;
4016
		iir = new_iir;
4017
	} while (iir & ~flip_mask);
4018

4019
	i915_update_dri1_breadcrumb(dev);
4020

4021 4022 4023 4024 4025
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4026
	struct drm_i915_private *dev_priv = dev->dev_private;
4027 4028
	int pipe;

4029
	intel_hpd_irq_uninstall(dev_priv);
4030

4031 4032 4033 4034 4035
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4036
	I915_WRITE16(HWSTAM, 0xffff);
4037 4038
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
4039
		I915_WRITE(PIPESTAT(pipe), 0);
4040 4041
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4042 4043 4044 4045 4046 4047 4048 4049
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4050
	struct drm_i915_private *dev_priv = dev->dev_private;
4051 4052
	int pipe;

4053 4054
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4066
	struct drm_i915_private *dev_priv = dev->dev_private;
4067
	u32 enable_mask;
4068
	u32 error_mask;
4069
	unsigned long irqflags;
4070 4071

	/* Unmask the interrupts that we always want on. */
4072
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4073
			       I915_DISPLAY_PORT_INTERRUPT |
4074 4075 4076 4077 4078 4079 4080
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4081 4082
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4083 4084 4085 4086
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4087

4088 4089 4090
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4091 4092 4093
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4094
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4115 4116 4117
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4118
	i915_enable_asle_pipestat(dev);
4119 4120 4121 4122

	return 0;
}

4123
static void i915_hpd_irq_setup(struct drm_device *dev)
4124
{
4125
	struct drm_i915_private *dev_priv = dev->dev_private;
4126
	struct drm_mode_config *mode_config = &dev->mode_config;
4127
	struct intel_encoder *intel_encoder;
4128 4129
	u32 hotplug_en;

4130 4131
	assert_spin_locked(&dev_priv->irq_lock);

4132 4133 4134 4135
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4136
		/* enable bits are the same for all generations */
4137 4138 4139
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4140 4141 4142 4143 4144 4145
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4146
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4147
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4148

4149 4150 4151
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4152 4153
}

4154
static irqreturn_t i965_irq_handler(int irq, void *arg)
4155
{
4156
	struct drm_device *dev = arg;
4157
	struct drm_i915_private *dev_priv = dev->dev_private;
4158 4159 4160 4161
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
4162 4163 4164
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4165 4166 4167 4168

	iir = I915_READ(IIR);

	for (;;) {
4169
		bool irq_received = (iir & ~flip_mask) != 0;
4170 4171
		bool blc_event = false;

4172 4173 4174 4175 4176 4177 4178
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4179 4180 4181
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4182 4183 4184 4185 4186 4187 4188 4189 4190 4191

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4192
				irq_received = true;
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4203 4204
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4205

4206
		I915_WRITE(IIR, iir & ~flip_mask);
4207 4208 4209 4210 4211 4212 4213 4214
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
4215
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4216 4217
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4218 4219 4220

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4221 4222

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4223
				i9xx_pipe_crc_irq_handler(dev, pipe);
4224

4225 4226
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4227
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4228
		}
4229 4230 4231 4232

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4233 4234 4235
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4254
	i915_update_dri1_breadcrumb(dev);
4255

4256 4257 4258 4259 4260
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4261
	struct drm_i915_private *dev_priv = dev->dev_private;
4262 4263 4264 4265 4266
	int pipe;

	if (!dev_priv)
		return;

4267
	intel_hpd_irq_uninstall(dev_priv);
4268

4269 4270
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4284
static void intel_hpd_irq_reenable(unsigned long data)
4285
{
4286
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4307
							 connector->name);
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4319 4320
void intel_irq_init(struct drm_device *dev)
{
4321 4322 4323
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4324
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4325
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4326
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4327

4328 4329 4330
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4331 4332
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4333
		    (unsigned long) dev);
4334
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4335
		    (unsigned long) dev_priv);
4336

4337
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4338

4339 4340 4341 4342
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4343 4344
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4345 4346 4347
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4348 4349
	}

4350
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4351
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4352 4353
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4354

4355 4356 4357 4358 4359 4360 4361 4362 4363
	if (IS_CHERRYVIEW(dev)) {
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
4364 4365 4366 4367 4368 4369
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4370
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4371 4372
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
4373
		dev->driver->irq_preinstall = gen8_irq_reset;
4374 4375 4376 4377 4378
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4379 4380
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4381
		dev->driver->irq_preinstall = ironlake_irq_reset;
4382 4383 4384 4385
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4386
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4387
	} else {
C
Chris Wilson 已提交
4388 4389 4390 4391 4392
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4393 4394 4395 4396 4397
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4398
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4399
		} else {
4400 4401 4402 4403
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4404
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4405
		}
4406 4407 4408 4409
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4410 4411 4412 4413

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4414 4415
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4416
	unsigned long irqflags;
4417
	int i;
4418

4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4429 4430 4431 4432

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4433 4434
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4435
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4436
}
4437

4438
/* Disable interrupts so we can allow runtime PM. */
4439
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4440 4441 4442
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4443
	dev->driver->irq_uninstall(dev);
4444
	dev_priv->pm.irqs_disabled = true;
4445 4446
}

4447
/* Restore interrupts so we can recover from runtime PM. */
4448
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4449 4450 4451
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4452
	dev_priv->pm.irqs_disabled = false;
4453 4454
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4455
}