i915_irq.c 116.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

257 258
	assert_spin_locked(&dev_priv->irq_lock);

259 260 261 262 263 264 265 266 267 268
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

269 270 271 272 273 274 275 276 277 278 279 280
static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
	POSTING_READ(reg);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
295
						  enum pipe pipe, bool enable)
296 297 298
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
299 300
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

301 302 303 304 305
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
306 307 308
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
309
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
310 311 312 313 314 315

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
316 317 318
	}
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

350
	if (WARN_ON(dev_priv->pm.irqs_disabled))
351 352
		return;

353 354 355 356 357 358 359 360
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

361 362
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
363 364 365
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
366 367
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
368 369

	if (enable)
370
		ibx_enable_display_interrupt(dev_priv, bit);
371
	else
372
		ibx_disable_display_interrupt(dev_priv, bit);
373 374 375 376 377 378 379 380 381
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
382 383 384
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

385 386 387
		if (!cpt_can_enable_serr_int(dev))
			return;

388
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
389
	} else {
390 391 392 393
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
394
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
395 396 397 398 399 400

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
418 419
bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
420 421 422 423 424 425
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

426 427
	assert_spin_locked(&dev_priv->irq_lock);

428 429 430 431 432 433 434
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

435 436 437
	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
		i9xx_clear_fifo_underrun(dev, pipe);
	else if (IS_GEN5(dev) || IS_GEN6(dev))
438 439
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
440
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
441 442
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
443 444

done:
445 446 447 448 449 450 451 452 453 454 455 456
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
457
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
458

459 460 461
	return ret;
}

462 463 464 465 466 467 468 469 470 471
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
491 492
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493 494 495
	unsigned long flags;
	bool ret;

496 497 498 499 500 501 502 503
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
504 505 506 507 508 509 510 511 512 513 514

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
515
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
516 517 518 519 520 521 522 523 524
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
525
static void
526 527
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
528
{
529
	u32 reg = PIPESTAT(pipe);
530
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
531

532 533
	assert_spin_locked(&dev_priv->irq_lock);

534 535 536 537
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
538 539 540
		return;

	if ((pipestat & enable_mask) == enable_mask)
541 542
		return;

543 544
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

545
	/* Enable the interrupt, clear any pending status */
546
	pipestat |= enable_mask | status_mask;
547 548
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
549 550
}

D
Daniel Vetter 已提交
551
static void
552 553
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
554
{
555
	u32 reg = PIPESTAT(pipe);
556
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
557

558 559
	assert_spin_locked(&dev_priv->irq_lock);

560 561 562 563
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
564 565
		return;

566 567 568
	if ((pipestat & enable_mask) == 0)
		return;

569 570
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

571
	pipestat &= ~enable_mask;
572 573
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
	 * same bit MBZ.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

598 599 600 601 602 603
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

604 605 606 607 608
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
609 610 611 612 613 614 615 616 617
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

618 619 620 621 622
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
623 624 625
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

626
/**
627
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
628
 */
629
static void i915_enable_asle_pipestat(struct drm_device *dev)
630
{
631
	struct drm_i915_private *dev_priv = dev->dev_private;
632 633
	unsigned long irqflags;

634 635 636
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

637
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
638

639
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
640
	if (INTEL_INFO(dev)->gen >= 4)
641
		i915_enable_pipestat(dev_priv, PIPE_A,
642
				     PIPE_LEGACY_BLC_EVENT_STATUS);
643 644

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
645 646
}

647 648 649 650 651 652 653 654 655 656 657 658
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
659
	struct drm_i915_private *dev_priv = dev->dev_private;
660

661 662 663 664
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
665

666 667 668 669
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
670 671
}

672 673 674 675 676 677
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

678 679 680
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
681
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
682
{
683
	struct drm_i915_private *dev_priv = dev->dev_private;
684 685
	unsigned long high_frame;
	unsigned long low_frame;
686
	u32 high1, high2, low, pixel, vbl_start;
687 688

	if (!i915_pipe_enabled(dev, pipe)) {
689
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
690
				"pipe %c\n", pipe_name(pipe));
691 692 693
		return 0;
	}

694 695 696 697 698 699 700 701
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
702
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
703 704 705 706 707 708 709 710
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

711 712
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
713

714 715 716 717 718 719
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
720
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
721
		low   = I915_READ(low_frame);
722
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
723 724
	} while (high1 != high2);

725
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
726
	pixel = low & PIPE_PIXEL_MASK;
727
	low >>= PIPE_FRAME_LOW_SHIFT;
728 729 730 731 732 733

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
734
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
735 736
}

737
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
738
{
739
	struct drm_i915_private *dev_priv = dev->dev_private;
740
	int reg = PIPE_FRMCOUNT_GM45(pipe);
741 742

	if (!i915_pipe_enabled(dev, pipe)) {
743
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
744
				 "pipe %c\n", pipe_name(pipe));
745 746 747 748 749 750
		return 0;
	}

	return I915_READ(reg);
}

751 752 753
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
	int vtotal = mode->crtc_vtotal;
	int position;

	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
	 * Scanline counter increments at leading edge of hsync, and
	 * it starts counting from vtotal-1 on the first active line.
	 * That means the scanline counter value is always one less
	 * than what we would expect. Ie. just after start of vblank,
	 * which also occurs at start of hsync (on the last active line),
	 * the scanline counter will read vblank_start-1.
	 */
	return (position + 1) % vtotal;
}

782
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
783 784
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
785
{
786 787 788 789
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
790
	int position;
791
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
792 793
	bool in_vbl = true;
	int ret = 0;
794
	unsigned long irqflags;
795

796
	if (!intel_crtc->active) {
797
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
798
				 "pipe %c\n", pipe_name(pipe));
799 800 801
		return 0;
	}

802
	htotal = mode->crtc_htotal;
803
	hsync_start = mode->crtc_hsync_start;
804 805 806
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
807

808 809 810 811 812 813
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

814 815
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

816 817 818 819 820 821
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
822

823 824 825 826 827 828
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

829
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
830 831 832
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
833
		position = __intel_get_crtc_scanline(intel_crtc);
834 835 836 837 838
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
839
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
840

841 842 843 844
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
845 846 847 848 849 850 851 852 853 854 855

		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
856 857
	}

858 859 860 861 862 863 864 865
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

866 867 868 869 870 871 872 873 874 875 876 877
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
878

879
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
880 881 882 883 884 885
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
886 887 888 889 890 891 892 893

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

894 895 896 897 898 899 900 901 902 903 904 905 906
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

907
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
908 909 910 911
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
912
	struct drm_crtc *crtc;
913

914
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
915
		DRM_ERROR("Invalid crtc %d\n", pipe);
916 917 918 919
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
920 921 922 923 924 925 926 927 928 929
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
930 931

	/* Helper routine in DRM core does all the work: */
932 933
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
934 935
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
936 937
}

938 939
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
940 941 942 943 944 945 946
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
947 948 949 950
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
951 952
		      connector->base.id,
		      drm_get_connector_name(connector),
953 954 955 956
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
957 958
}

959 960 961
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
962 963
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

964 965
static void i915_hotplug_work_func(struct work_struct *work)
{
966 967
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
968
	struct drm_device *dev = dev_priv->dev;
969
	struct drm_mode_config *mode_config = &dev->mode_config;
970 971 972 973 974
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
975
	bool changed = false;
976
	u32 hpd_event_bits;
977

978 979 980 981
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

982
	mutex_lock(&mode_config->mutex);
983 984
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

985
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
986 987 988

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1003 1004 1005 1006
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1007 1008 1009 1010
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1011
	if (hpd_disabled) {
1012
		drm_kms_helper_poll_enable(dev);
1013 1014 1015
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1016 1017 1018

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1029 1030
	mutex_unlock(&mode_config->mutex);

1031 1032
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1033 1034
}

1035 1036 1037 1038 1039
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1040
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1041
{
1042
	struct drm_i915_private *dev_priv = dev->dev_private;
1043
	u32 busy_up, busy_down, max_avg, min_avg;
1044 1045
	u8 new_delay;

1046
	spin_lock(&mchdev_lock);
1047

1048 1049
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1050
	new_delay = dev_priv->ips.cur_delay;
1051

1052
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1053 1054
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1055 1056 1057 1058
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1059
	if (busy_up > max_avg) {
1060 1061 1062 1063
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1064
	} else if (busy_down < min_avg) {
1065 1066 1067 1068
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1069 1070
	}

1071
	if (ironlake_set_drps(dev, new_delay))
1072
		dev_priv->ips.cur_delay = new_delay;
1073

1074
	spin_unlock(&mchdev_lock);
1075

1076 1077 1078
	return;
}

1079 1080 1081
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1082 1083 1084
	if (ring->obj == NULL)
		return;

1085
	trace_i915_gem_request_complete(ring);
1086

1087
	wake_up_all(&ring->irq_queue);
1088
	i915_queue_hangcheck(dev);
1089 1090
}

1091
static void gen6_pm_rps_work(struct work_struct *work)
1092
{
1093 1094
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1095
	u32 pm_iir;
1096
	int new_delay, adj;
1097

1098
	spin_lock_irq(&dev_priv->irq_lock);
1099 1100
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1101
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1102
	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1103
	spin_unlock_irq(&dev_priv->irq_lock);
1104

1105
	/* Make sure we didn't queue anything we're not going to process. */
1106
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1107

1108
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1109 1110
		return;

1111
	mutex_lock(&dev_priv->rps.hw_lock);
1112

1113
	adj = dev_priv->rps.last_adj;
1114
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1115 1116 1117 1118
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1119
		new_delay = dev_priv->rps.cur_freq + adj;
1120 1121 1122 1123 1124

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1125 1126
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1127
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1128 1129
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1130
		else
1131
			new_delay = dev_priv->rps.min_freq_softlimit;
1132 1133 1134 1135 1136 1137
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1138
		new_delay = dev_priv->rps.cur_freq + adj;
1139
	} else { /* unknown event */
1140
		new_delay = dev_priv->rps.cur_freq;
1141
	}
1142

1143 1144 1145
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1146
	new_delay = clamp_t(int, new_delay,
1147 1148
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1149

1150
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1151 1152 1153 1154 1155

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1156

1157
	mutex_unlock(&dev_priv->rps.hw_lock);
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1172 1173
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1174
	u32 error_status, row, bank, subbank;
1175
	char *parity_event[6];
1176 1177
	uint32_t misccpctl;
	unsigned long flags;
1178
	uint8_t slice = 0;
1179 1180 1181 1182 1183 1184 1185

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1186 1187 1188 1189
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1190 1191 1192 1193
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1194 1195
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1196

1197 1198 1199
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1200

1201
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1202

1203
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1204

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1220
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1221
				   KOBJ_CHANGE, parity_event);
1222

1223 1224
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1225

1226 1227 1228 1229 1230
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1231

1232
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1233

1234 1235 1236 1237 1238 1239 1240
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1241 1242
}

1243
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1244
{
1245
	struct drm_i915_private *dev_priv = dev->dev_private;
1246

1247
	if (!HAS_L3_DPF(dev))
1248 1249
		return;

1250
	spin_lock(&dev_priv->irq_lock);
1251
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1252
	spin_unlock(&dev_priv->irq_lock);
1253

1254 1255 1256 1257 1258 1259 1260
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1261
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1262 1263
}

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1275 1276 1277 1278 1279
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1280 1281
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1282
		notify_ring(dev, &dev_priv->ring[RCS]);
1283
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1284
		notify_ring(dev, &dev_priv->ring[VCS]);
1285
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1286 1287
		notify_ring(dev, &dev_priv->ring[BCS]);

1288 1289 1290
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1291 1292
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1293
	}
1294

1295 1296
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1297 1298
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1322
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1323 1324 1325 1326 1327 1328
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
1329 1330 1331
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS2]);
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1352 1353 1354
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1355
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1356 1357
					 u32 hotplug_trigger,
					 const u32 *hpd)
1358
{
1359
	struct drm_i915_private *dev_priv = dev->dev_private;
1360
	int i;
1361
	bool storm_detected = false;
1362

1363 1364 1365
	if (!hotplug_trigger)
		return;

1366 1367 1368
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1369
	spin_lock(&dev_priv->irq_lock);
1370
	for (i = 1; i < HPD_NUM_PINS; i++) {
1371

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1386

1387 1388 1389 1390
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1391
		dev_priv->hpd_event_bits |= (1 << i);
1392 1393 1394 1395 1396
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1397
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1398 1399
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1400
			dev_priv->hpd_event_bits &= ~(1 << i);
1401
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1402
			storm_detected = true;
1403 1404
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1405 1406
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1407 1408 1409
		}
	}

1410 1411
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1412
	spin_unlock(&dev_priv->irq_lock);
1413

1414 1415 1416 1417 1418 1419 1420
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1421 1422
}

1423 1424
static void gmbus_irq_handler(struct drm_device *dev)
{
1425
	struct drm_i915_private *dev_priv = dev->dev_private;
1426 1427

	wake_up_all(&dev_priv->gmbus_wait_queue);
1428 1429
}

1430 1431
static void dp_aux_irq_handler(struct drm_device *dev)
{
1432
	struct drm_i915_private *dev_priv = dev->dev_private;
1433 1434

	wake_up_all(&dev_priv->gmbus_wait_queue);
1435 1436
}

1437
#if defined(CONFIG_DEBUG_FS)
1438 1439 1440 1441
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1442 1443 1444 1445
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1446
	int head, tail;
1447

1448 1449
	spin_lock(&pipe_crc->lock);

1450
	if (!pipe_crc->entries) {
1451
		spin_unlock(&pipe_crc->lock);
1452 1453 1454 1455
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1456 1457
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1458 1459

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1460
		spin_unlock(&pipe_crc->lock);
1461 1462 1463 1464 1465
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1466

1467
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1468 1469 1470 1471 1472
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1473 1474

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1475 1476 1477
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1478 1479

	wake_up_interruptible(&pipe_crc->wq);
1480
}
1481 1482 1483 1484 1485 1486 1487 1488
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1489

1490
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1491 1492 1493
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1494 1495 1496
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1497 1498
}

1499
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1500 1501 1502
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1503 1504 1505 1506 1507 1508
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1509
}
1510

1511
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1512 1513
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1525

1526 1527 1528 1529 1530
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1531
}
1532

1533 1534 1535 1536
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1537
{
1538
	if (pm_iir & dev_priv->pm_rps_events) {
1539
		spin_lock(&dev_priv->irq_lock);
1540 1541
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1542
		spin_unlock(&dev_priv->irq_lock);
1543 1544

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1545 1546
	}

1547 1548 1549
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1550

1551
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1552 1553 1554
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1555
		}
B
Ben Widawsky 已提交
1556
	}
1557 1558
}

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	struct intel_crtc *crtc;

	if (!drm_handle_vblank(dev, pipe))
		return false;

	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
	wake_up(&crtc->vbl_wait);

	return true;
}

1572 1573 1574
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1575
	u32 pipe_stats[I915_MAX_PIPES] = { };
1576 1577
	int pipe;

1578
	spin_lock(&dev_priv->irq_lock);
1579
	for_each_pipe(pipe) {
1580
		int reg;
1581
		u32 mask, iir_bit = 0;
1582

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1606 1607 1608
			continue;

		reg = PIPESTAT(pipe);
1609 1610
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1611 1612 1613 1614

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1615 1616
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1617 1618
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1619
	spin_unlock(&dev_priv->irq_lock);
1620 1621 1622

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1623
			intel_pipe_handle_vblank(dev, pipe);
1624

1625
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1669
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1670 1671
{
	struct drm_device *dev = (struct drm_device *) arg;
1672
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1686
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1687

1688
		valleyview_pipestat_irq_handler(dev, iir);
1689

J
Jesse Barnes 已提交
1690
		/* Consume port.  Then clear IIR or we'll miss events */
1691 1692
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1693

1694
		if (pm_iir)
1695
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1706
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1707
{
1708
	struct drm_i915_private *dev_priv = dev->dev_private;
1709
	int pipe;
1710
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1711

1712 1713
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1714 1715 1716
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1717
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1718 1719
				 port_name(port));
	}
1720

1721 1722 1723
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1724
	if (pch_iir & SDE_GMBUS)
1725
		gmbus_irq_handler(dev);
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1736 1737 1738 1739 1740
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1741 1742 1743 1744 1745 1746 1747 1748

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1749 1750
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1751
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1752 1753 1754 1755

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1756
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1757 1758 1759 1760 1761 1762
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1763
	enum pipe pipe;
1764

1765 1766 1767
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1768 1769 1770 1771
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1772 1773
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1774
		}
1775

D
Daniel Vetter 已提交
1776 1777
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1778
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1779
			else
1780
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1781 1782
		}
	}
1783

1784 1785 1786 1787 1788 1789 1790 1791
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1792 1793 1794
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1795 1796 1797
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1798
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1799 1800 1801 1802

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1803
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1804 1805 1806 1807

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1808
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1809 1810

	I915_WRITE(SERR_INT, serr_int);
1811 1812
}

1813 1814
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1815
	struct drm_i915_private *dev_priv = dev->dev_private;
1816
	int pipe;
1817
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1818

1819 1820
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1821 1822 1823 1824 1825 1826
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1827 1828

	if (pch_iir & SDE_AUX_MASK_CPT)
1829
		dp_aux_irq_handler(dev);
1830 1831

	if (pch_iir & SDE_GMBUS_CPT)
1832
		gmbus_irq_handler(dev);
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1845 1846 1847

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1848 1849
}

1850 1851 1852
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1853
	enum pipe pipe;
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1864 1865
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
1866
			intel_pipe_handle_vblank(dev, pipe);
1867

1868 1869
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1870 1871
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
1872

1873 1874
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1875

1876 1877 1878 1879 1880
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1900 1901 1902
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1903
	enum pipe pipe;
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1914 1915
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1916
			intel_pipe_handle_vblank(dev, pipe);
1917 1918

		/* plane/pipes map 1:1 on ilk+ */
1919 1920 1921
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1936
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1937 1938
{
	struct drm_device *dev = (struct drm_device *) arg;
1939
	struct drm_i915_private *dev_priv = dev->dev_private;
1940
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1941
	irqreturn_t ret = IRQ_NONE;
1942

1943 1944
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1945
	intel_uncore_check_errors(dev);
1946

1947 1948 1949
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1950
	POSTING_READ(DEIER);
1951

1952 1953 1954 1955 1956
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1957 1958 1959 1960 1961
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1962

1963
	gt_iir = I915_READ(GTIIR);
1964
	if (gt_iir) {
1965
		if (INTEL_INFO(dev)->gen >= 6)
1966
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1967 1968
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1969 1970
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1971 1972
	}

1973 1974
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1975 1976 1977 1978
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1979 1980
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1981 1982
	}

1983 1984 1985
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
1986
			gen6_rps_irq_handler(dev_priv, pm_iir);
1987 1988 1989
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
1990
	}
1991 1992 1993

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1994 1995 1996 1997
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1998 1999 2000 2001

	return ret;
}

2002 2003 2004 2005 2006 2007 2008
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2009
	enum pipe pipe;
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2051 2052
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2053

2054 2055
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2056

2057 2058
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
2059
			intel_pipe_handle_vblank(dev, pipe);
2060

2061
		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2062 2063
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2064
		}
2065

2066 2067 2068
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2069 2070 2071
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2072 2073
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2074 2075
		}

2076 2077 2078 2079 2080
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2081 2082 2083 2084 2085

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2086 2087 2088
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2105 2106 2107 2108 2109 2110
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2139 2140 2141 2142 2143 2144 2145 2146 2147
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2148 2149
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2150 2151
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2152
	struct drm_device *dev = dev_priv->dev;
2153 2154 2155
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2156
	int ret;
2157

2158
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2159

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2171
		DRM_DEBUG_DRIVER("resetting chip\n");
2172
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2173
				   reset_event);
2174

2175 2176 2177 2178 2179 2180 2181 2182
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2183 2184 2185 2186 2187 2188
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2189 2190
		ret = i915_reset(dev);

2191 2192
		intel_display_handle_reset(dev);

2193 2194
		intel_runtime_pm_put(dev_priv);

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2209
			kobject_uevent_env(&dev->primary->kdev->kobj,
2210
					   KOBJ_CHANGE, reset_done_event);
2211
		} else {
M
Mika Kuoppala 已提交
2212
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2213
		}
2214

2215 2216 2217 2218 2219
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2220
	}
2221 2222
}

2223
static void i915_report_and_clear_eir(struct drm_device *dev)
2224 2225
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2226
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2227
	u32 eir = I915_READ(EIR);
2228
	int pipe, i;
2229

2230 2231
	if (!eir)
		return;
2232

2233
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2234

2235 2236
	i915_get_extra_instdone(dev, instdone);

2237 2238 2239 2240
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2241 2242
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2243 2244
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2245 2246
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2247
			I915_WRITE(IPEIR_I965, ipeir);
2248
			POSTING_READ(IPEIR_I965);
2249 2250 2251
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2252 2253
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2254
			I915_WRITE(PGTBL_ER, pgtbl_err);
2255
			POSTING_READ(PGTBL_ER);
2256 2257 2258
		}
	}

2259
	if (!IS_GEN2(dev)) {
2260 2261
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2262 2263
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2264
			I915_WRITE(PGTBL_ER, pgtbl_err);
2265
			POSTING_READ(PGTBL_ER);
2266 2267 2268 2269
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2270
		pr_err("memory refresh error:\n");
2271
		for_each_pipe(pipe)
2272
			pr_err("pipe %c stat: 0x%08x\n",
2273
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2274 2275 2276
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2277 2278
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2279 2280
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2281
		if (INTEL_INFO(dev)->gen < 4) {
2282 2283
			u32 ipeir = I915_READ(IPEIR);

2284 2285 2286
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2287
			I915_WRITE(IPEIR, ipeir);
2288
			POSTING_READ(IPEIR);
2289 2290 2291
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2292 2293 2294 2295
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2296
			I915_WRITE(IPEIR_I965, ipeir);
2297
			POSTING_READ(IPEIR_I965);
2298 2299 2300 2301
		}
	}

	I915_WRITE(EIR, eir);
2302
	POSTING_READ(EIR);
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2325 2326
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2327 2328
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2329 2330
	va_list args;
	char error_msg[80];
2331

2332 2333 2334 2335 2336
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2337
	i915_report_and_clear_eir(dev);
2338

2339
	if (wedged) {
2340 2341
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2342

2343
		/*
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2355
		 */
2356
		i915_error_wake_up(dev_priv, false);
2357 2358
	}

2359 2360 2361 2362 2363 2364 2365
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2366 2367
}

2368
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2369
{
2370
	struct drm_i915_private *dev_priv = dev->dev_private;
2371 2372
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2373
	struct drm_i915_gem_object *obj;
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2385 2386 2387
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2388 2389 2390 2391 2392 2393
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2394
	obj = work->pending_flip_obj;
2395
	if (INTEL_INFO(dev)->gen >= 4) {
2396
		int dspsurf = DSPSURF(intel_crtc->plane);
2397
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2398
					i915_gem_obj_ggtt_offset(obj);
2399
	} else {
2400
		int dspaddr = DSPADDR(intel_crtc->plane);
2401
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2402 2403
							crtc->y * crtc->primary->fb->pitches[0] +
							crtc->x * crtc->primary->fb->bits_per_pixel/8);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2414 2415 2416
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2417
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2418
{
2419
	struct drm_i915_private *dev_priv = dev->dev_private;
2420
	unsigned long irqflags;
2421

2422
	if (!i915_pipe_enabled(dev, pipe))
2423
		return -EINVAL;
2424

2425
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2426
	if (INTEL_INFO(dev)->gen >= 4)
2427
		i915_enable_pipestat(dev_priv, pipe,
2428
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2429
	else
2430
		i915_enable_pipestat(dev_priv, pipe,
2431
				     PIPE_VBLANK_INTERRUPT_STATUS);
2432 2433

	/* maintain vblank delivery even in deep C-states */
2434
	if (INTEL_INFO(dev)->gen == 3)
2435
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2436
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2437

2438 2439 2440
	return 0;
}

2441
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2442
{
2443
	struct drm_i915_private *dev_priv = dev->dev_private;
2444
	unsigned long irqflags;
2445
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2446
						     DE_PIPE_VBLANK(pipe);
2447 2448 2449 2450 2451

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2452
	ironlake_enable_display_irq(dev_priv, bit);
2453 2454 2455 2456 2457
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2458 2459
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2460
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2461 2462 2463 2464 2465 2466
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2467
	i915_enable_pipestat(dev_priv, pipe,
2468
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2469 2470 2471 2472 2473
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2474 2475 2476 2477 2478 2479 2480 2481 2482
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2483 2484 2485
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2486 2487 2488 2489
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2490 2491 2492
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2493
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2494
{
2495
	struct drm_i915_private *dev_priv = dev->dev_private;
2496
	unsigned long irqflags;
2497

2498
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2499
	if (INTEL_INFO(dev)->gen == 3)
2500
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2501

2502
	i915_disable_pipestat(dev_priv, pipe,
2503 2504
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2505 2506 2507
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2508
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2509
{
2510
	struct drm_i915_private *dev_priv = dev->dev_private;
2511
	unsigned long irqflags;
2512
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2513
						     DE_PIPE_VBLANK(pipe);
2514 2515

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2516
	ironlake_disable_display_irq(dev_priv, bit);
2517 2518 2519
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2520 2521
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2522
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2523 2524 2525
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2526
	i915_disable_pipestat(dev_priv, pipe,
2527
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2528 2529 2530
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2531 2532 2533 2534 2535 2536 2537 2538 2539
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2540 2541 2542
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2543 2544 2545
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2546 2547
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2548
{
2549 2550 2551 2552
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2553 2554 2555 2556 2557
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2558 2559
}

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
static struct intel_ring_buffer *
semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2598
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2609 2610
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2611 2612
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2613 2614
	u32 cmd, ipehr, head;
	int i;
2615 2616

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2617
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2618
		return NULL;
2619

2620 2621 2622 2623 2624 2625
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2626
	 */
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2639 2640 2641
		if (cmd == ipehr)
			break;

2642 2643
		head -= 4;
	}
2644

2645 2646
	if (!i)
		return NULL;
2647

2648
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2649
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2650 2651
}

2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2681
static enum intel_ring_hangcheck_action
2682
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2683 2684 2685
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2686 2687
	u32 tmp;

2688
	if (ring->hangcheck.acthd != acthd)
2689
		return HANGCHECK_ACTIVE;
2690

2691
	if (IS_GEN2(dev))
2692
		return HANGCHECK_HUNG;
2693 2694 2695 2696 2697 2698 2699

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2700
	if (tmp & RING_WAIT) {
2701 2702 2703
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2704
		I915_WRITE_CTL(ring, tmp);
2705
		return HANGCHECK_KICK;
2706 2707 2708 2709 2710
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2711
			return HANGCHECK_HUNG;
2712
		case 1:
2713 2714 2715
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2716
			I915_WRITE_CTL(ring, tmp);
2717
			return HANGCHECK_KICK;
2718
		case 0:
2719
			return HANGCHECK_WAIT;
2720
		}
2721
	}
2722

2723
	return HANGCHECK_HUNG;
2724 2725
}

B
Ben Gamari 已提交
2726 2727
/**
 * This is called when the chip hasn't reported back with completed
2728 2729 2730 2731 2732
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2733
 */
2734
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2735 2736
{
	struct drm_device *dev = (struct drm_device *)data;
2737
	struct drm_i915_private *dev_priv = dev->dev_private;
2738 2739
	struct intel_ring_buffer *ring;
	int i;
2740
	int busy_count = 0, rings_hung = 0;
2741 2742 2743 2744
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2745

2746
	if (!i915.enable_hangcheck)
2747 2748
		return;

2749
	for_each_ring(ring, dev_priv, i) {
2750 2751
		u64 acthd;
		u32 seqno;
2752
		bool busy = true;
2753

2754 2755
		semaphore_clear_deadlocks(dev_priv);

2756 2757
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2758

2759 2760
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2761 2762
				ring->hangcheck.action = HANGCHECK_IDLE;

2763 2764
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2765
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2766 2767 2768 2769 2770 2771
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2772 2773 2774 2775
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2776 2777
				} else
					busy = false;
2778
			} else {
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2794 2795 2796 2797
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2798
				case HANGCHECK_IDLE:
2799
				case HANGCHECK_WAIT:
2800
					break;
2801
				case HANGCHECK_ACTIVE:
2802
					ring->hangcheck.score += BUSY;
2803
					break;
2804
				case HANGCHECK_KICK:
2805
					ring->hangcheck.score += KICK;
2806
					break;
2807
				case HANGCHECK_HUNG:
2808
					ring->hangcheck.score += HUNG;
2809 2810 2811
					stuck[i] = true;
					break;
				}
2812
			}
2813
		} else {
2814 2815
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2816 2817 2818 2819 2820
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2821 2822
		}

2823 2824
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2825
		busy_count += busy;
2826
	}
2827

2828
	for_each_ring(ring, dev_priv, i) {
2829
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2830 2831 2832
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2833
			rings_hung++;
2834 2835 2836
		}
	}

2837
	if (rings_hung)
2838
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2839

2840 2841 2842
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2843 2844 2845 2846 2847 2848
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2849
	if (!i915.enable_hangcheck)
2850 2851 2852 2853
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2854 2855
}

2856
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2857 2858 2859 2860 2861 2862
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2863
	GEN5_IRQ_RESET(SDE);
2864 2865 2866

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2867
}
2868

P
Paulo Zanoni 已提交
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2885 2886 2887 2888
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2889
static void gen5_gt_irq_reset(struct drm_device *dev)
2890 2891 2892
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2893
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2894
	if (INTEL_INFO(dev)->gen >= 6)
2895
		GEN5_IRQ_RESET(GEN6_PM);
2896 2897
}

L
Linus Torvalds 已提交
2898 2899
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2900
static void ironlake_irq_reset(struct drm_device *dev)
2901
{
2902
	struct drm_i915_private *dev_priv = dev->dev_private;
2903

2904
	I915_WRITE(HWSTAM, 0xffffffff);
2905

2906
	GEN5_IRQ_RESET(DE);
2907 2908
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2909

2910
	gen5_gt_irq_reset(dev);
2911

2912
	ibx_irq_reset(dev);
2913
}
2914

P
Paulo Zanoni 已提交
2915 2916 2917
static void ironlake_irq_preinstall(struct drm_device *dev)
{
	ironlake_irq_reset(dev);
2918 2919
}

J
Jesse Barnes 已提交
2920 2921
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2922
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2934

2935
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

P
Paulo Zanoni 已提交
2949
static void gen8_irq_reset(struct drm_device *dev)
2950 2951 2952 2953 2954 2955 2956
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2957 2958 2959 2960
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
2961

P
Paulo Zanoni 已提交
2962
	for_each_pipe(pipe)
2963
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2964

2965 2966 2967
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2968

2969
	ibx_irq_reset(dev);
2970
}
2971

P
Paulo Zanoni 已提交
2972 2973 2974
static void gen8_irq_preinstall(struct drm_device *dev)
{
	gen8_irq_reset(dev);
2975 2976
}

2977
static void ibx_hpd_irq_setup(struct drm_device *dev)
2978
{
2979
	struct drm_i915_private *dev_priv = dev->dev_private;
2980 2981
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2982
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2983 2984

	if (HAS_PCH_IBX(dev)) {
2985
		hotplug_irqs = SDE_HOTPLUG_MASK;
2986
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2987
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2988
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2989
	} else {
2990
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2991
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2992
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2993
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2994
	}
2995

2996
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2997 2998 2999 3000 3001 3002 3003

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3004 3005 3006 3007 3008 3009 3010 3011
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3012 3013
static void ibx_irq_postinstall(struct drm_device *dev)
{
3014
	struct drm_i915_private *dev_priv = dev->dev_private;
3015
	u32 mask;
3016

D
Daniel Vetter 已提交
3017 3018 3019
	if (HAS_PCH_NOP(dev))
		return;

3020
	if (HAS_PCH_IBX(dev))
3021
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3022
	else
3023
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3024

3025
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3026 3027 3028
	I915_WRITE(SDEIMR, ~mask);
}

3029 3030 3031 3032 3033 3034 3035 3036
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3037
	if (HAS_L3_DPF(dev)) {
3038
		/* L3 parity interrupt is always unmasked. */
3039 3040
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3051
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3052 3053

	if (INTEL_INFO(dev)->gen >= 6) {
3054
		pm_irqs |= dev_priv->pm_rps_events;
3055 3056 3057 3058

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3059
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3060
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3061 3062 3063
	}
}

3064
static int ironlake_irq_postinstall(struct drm_device *dev)
3065
{
3066
	unsigned long irqflags;
3067
	struct drm_i915_private *dev_priv = dev->dev_private;
3068 3069 3070 3071 3072 3073
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3074
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3075
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3076
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3077 3078 3079
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3080 3081 3082
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3083 3084
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3085
	}
3086

3087
	dev_priv->irq_mask = ~display_mask;
3088

3089 3090
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3091 3092
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3093
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3094

3095
	gen5_gt_irq_postinstall(dev);
3096

P
Paulo Zanoni 已提交
3097
	ibx_irq_postinstall(dev);
3098

3099
	if (IS_IRONLAKE_M(dev)) {
3100 3101 3102
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3103 3104 3105
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3106
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3107
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3108 3109
	}

3110 3111 3112
	return 0;
}

3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3151
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3200 3201
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3202
	struct drm_i915_private *dev_priv = dev->dev_private;
3203
	unsigned long irqflags;
J
Jesse Barnes 已提交
3204

3205
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3206

3207 3208 3209
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3210
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3211
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3212 3213 3214
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3215 3216 3217
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3218 3219
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3220
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3221

J
Jesse Barnes 已提交
3222 3223 3224
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3225
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3226 3227 3228 3229 3230 3231 3232 3233

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3234 3235 3236 3237

	return 0;
}

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3253
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3254
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3255 3256 3257 3258 3259
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3260
	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
3261 3262
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3263 3264
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3265
	int pipe;
3266 3267 3268
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3269

3270
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3271 3272
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3273

P
Paulo Zanoni 已提交
3274
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3275 3276 3277 3278 3279 3280
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3281 3282
	ibx_irq_pre_postinstall(dev);

3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3301
	intel_hpd_irq_uninstall(dev_priv);
3302

P
Paulo Zanoni 已提交
3303
	gen8_irq_reset(dev);
3304 3305
}

J
Jesse Barnes 已提交
3306 3307
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3308
	struct drm_i915_private *dev_priv = dev->dev_private;
3309
	unsigned long irqflags;
J
Jesse Barnes 已提交
3310 3311 3312 3313 3314
	int pipe;

	if (!dev_priv)
		return;

3315 3316
	I915_WRITE(VLV_MASTER_IER, 0);

3317
	intel_hpd_irq_uninstall(dev_priv);
3318

J
Jesse Barnes 已提交
3319 3320 3321 3322 3323 3324
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3325 3326 3327 3328 3329 3330 3331 3332

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3333 3334 3335 3336 3337 3338
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3339
static void ironlake_irq_uninstall(struct drm_device *dev)
3340
{
3341
	struct drm_i915_private *dev_priv = dev->dev_private;
3342 3343 3344 3345

	if (!dev_priv)
		return;

3346
	intel_hpd_irq_uninstall(dev_priv);
3347

P
Paulo Zanoni 已提交
3348
	ironlake_irq_reset(dev);
3349 3350
}

3351
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3352
{
3353
	struct drm_i915_private *dev_priv = dev->dev_private;
3354
	int pipe;
3355

3356 3357
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3358 3359 3360
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3361 3362 3363 3364
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3365
	struct drm_i915_private *dev_priv = dev->dev_private;
3366
	unsigned long irqflags;
C
Chris Wilson 已提交
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3387 3388 3389
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3390 3391
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3392 3393
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3394 3395 3396
	return 0;
}

3397 3398 3399 3400
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3401
			       int plane, int pipe, u32 iir)
3402
{
3403
	struct drm_i915_private *dev_priv = dev->dev_private;
3404
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3405

3406
	if (!intel_pipe_handle_vblank(dev, pipe))
3407 3408 3409 3410 3411
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3412
	intel_prepare_page_flip(dev, plane);
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3428
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3429 3430
{
	struct drm_device *dev = (struct drm_device *) arg;
3431
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3452 3453 3454
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3455 3456 3457 3458 3459 3460 3461 3462

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3463
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3464 3465 3466 3467 3468 3469 3470
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3471
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3472 3473 3474 3475

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3476
		for_each_pipe(pipe) {
3477
			int plane = pipe;
3478
			if (HAS_FBC(dev))
3479 3480
				plane = !plane;

3481
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3482 3483
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3484

3485
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3486
				i9xx_pipe_crc_irq_handler(dev, pipe);
3487 3488 3489

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3490
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3491
		}
C
Chris Wilson 已提交
3492 3493 3494 3495 3496 3497 3498 3499 3500

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3501
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3514 3515
static void i915_irq_preinstall(struct drm_device * dev)
{
3516
	struct drm_i915_private *dev_priv = dev->dev_private;
3517 3518 3519 3520 3521 3522 3523
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3524
	I915_WRITE16(HWSTAM, 0xeffe);
3525 3526 3527 3528 3529 3530 3531 3532 3533
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3534
	struct drm_i915_private *dev_priv = dev->dev_private;
3535
	u32 enable_mask;
3536
	unsigned long irqflags;
3537

3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3556
	if (I915_HAS_HOTPLUG(dev)) {
3557 3558 3559
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3570
	i915_enable_asle_pipestat(dev);
3571

3572 3573 3574
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3575 3576
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3577 3578
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3579 3580 3581
	return 0;
}

3582 3583 3584 3585 3586 3587
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3588
	struct drm_i915_private *dev_priv = dev->dev_private;
3589 3590
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3591
	if (!intel_pipe_handle_vblank(dev, pipe))
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3613
static irqreturn_t i915_irq_handler(int irq, void *arg)
3614 3615
{
	struct drm_device *dev = (struct drm_device *) arg;
3616
	struct drm_i915_private *dev_priv = dev->dev_private;
3617
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3618
	unsigned long irqflags;
3619 3620 3621 3622
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3623 3624

	iir = I915_READ(IIR);
3625 3626
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3627
		bool blc_event = false;
3628 3629 3630 3631 3632 3633 3634 3635

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3636 3637 3638
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3639 3640 3641 3642 3643

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3644
			/* Clear the PIPE*STAT regs before the IIR */
3645 3646
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3647
				irq_received = true;
3648 3649 3650 3651 3652 3653 3654 3655
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3656 3657 3658
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3659

3660
		I915_WRITE(IIR, iir & ~flip_mask);
3661 3662 3663 3664 3665 3666
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3667
			int plane = pipe;
3668
			if (HAS_FBC(dev))
3669
				plane = !plane;
3670

3671
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3672 3673
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3674 3675 3676

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3677 3678

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3679
				i9xx_pipe_crc_irq_handler(dev, pipe);
3680 3681 3682

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3683
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3704
		ret = IRQ_HANDLED;
3705
		iir = new_iir;
3706
	} while (iir & ~flip_mask);
3707

3708
	i915_update_dri1_breadcrumb(dev);
3709

3710 3711 3712 3713 3714
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3715
	struct drm_i915_private *dev_priv = dev->dev_private;
3716 3717
	int pipe;

3718
	intel_hpd_irq_uninstall(dev_priv);
3719

3720 3721 3722 3723 3724
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3725
	I915_WRITE16(HWSTAM, 0xffff);
3726 3727
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3728
		I915_WRITE(PIPESTAT(pipe), 0);
3729 3730
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3731 3732 3733 3734 3735 3736 3737 3738
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3739
	struct drm_i915_private *dev_priv = dev->dev_private;
3740 3741
	int pipe;

3742 3743
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3755
	struct drm_i915_private *dev_priv = dev->dev_private;
3756
	u32 enable_mask;
3757
	u32 error_mask;
3758
	unsigned long irqflags;
3759 3760

	/* Unmask the interrupts that we always want on. */
3761
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3762
			       I915_DISPLAY_PORT_INTERRUPT |
3763 3764 3765 3766 3767 3768 3769
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3770 3771
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3772 3773 3774 3775
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3776

3777 3778 3779
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3780 3781 3782
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3783
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3804 3805 3806
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3807
	i915_enable_asle_pipestat(dev);
3808 3809 3810 3811

	return 0;
}

3812
static void i915_hpd_irq_setup(struct drm_device *dev)
3813
{
3814
	struct drm_i915_private *dev_priv = dev->dev_private;
3815
	struct drm_mode_config *mode_config = &dev->mode_config;
3816
	struct intel_encoder *intel_encoder;
3817 3818
	u32 hotplug_en;

3819 3820
	assert_spin_locked(&dev_priv->irq_lock);

3821 3822 3823 3824
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3825
		/* enable bits are the same for all generations */
3826 3827 3828
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3829 3830 3831 3832 3833 3834
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3835
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3836
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3837

3838 3839 3840
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3841 3842
}

3843
static irqreturn_t i965_irq_handler(int irq, void *arg)
3844 3845
{
	struct drm_device *dev = (struct drm_device *) arg;
3846
	struct drm_i915_private *dev_priv = dev->dev_private;
3847 3848 3849 3850
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
3851 3852 3853
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3854 3855 3856 3857

	iir = I915_READ(IIR);

	for (;;) {
3858
		bool irq_received = (iir & ~flip_mask) != 0;
3859 3860
		bool blc_event = false;

3861 3862 3863 3864 3865 3866 3867
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3868 3869 3870
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3881
				irq_received = true;
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3892 3893
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3894

3895
		I915_WRITE(IIR, iir & ~flip_mask);
3896 3897 3898 3899 3900 3901 3902 3903
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3904
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3905 3906
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3907 3908 3909

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3910 3911

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3912
				i9xx_pipe_crc_irq_handler(dev, pipe);
3913

3914 3915
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3916
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3917
		}
3918 3919 3920 3921

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3922 3923 3924
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3943
	i915_update_dri1_breadcrumb(dev);
3944

3945 3946 3947 3948 3949
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
3950
	struct drm_i915_private *dev_priv = dev->dev_private;
3951 3952 3953 3954 3955
	int pipe;

	if (!dev_priv)
		return;

3956
	intel_hpd_irq_uninstall(dev_priv);
3957

3958 3959
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3973
static void intel_hpd_irq_reenable(unsigned long data)
3974
{
3975
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4008 4009
void intel_irq_init(struct drm_device *dev)
{
4010 4011 4012
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4013
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4014
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4015
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4016

4017 4018 4019
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4020 4021
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4022
		    (unsigned long) dev);
4023
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4024
		    (unsigned long) dev_priv);
4025

4026
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4027

4028 4029 4030 4031
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4032 4033
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4034 4035 4036
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4037 4038
	}

4039
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4040
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4041 4042
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4043

J
Jesse Barnes 已提交
4044 4045 4046 4047 4048 4049 4050
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4051
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4052 4053 4054 4055 4056 4057 4058 4059
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4060 4061 4062 4063 4064 4065 4066
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4067
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4068
	} else {
C
Chris Wilson 已提交
4069 4070 4071 4072 4073
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4074 4075 4076 4077 4078
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4079
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4080
		} else {
4081 4082 4083 4084
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4085
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4086
		}
4087 4088 4089 4090
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4091 4092 4093 4094

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4095 4096
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4097
	unsigned long irqflags;
4098
	int i;
4099

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4110 4111 4112 4113

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4114 4115
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4116
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4117
}
4118

4119
/* Disable interrupts so we can allow runtime PM. */
4120
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4121 4122 4123
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4124
	dev->driver->irq_uninstall(dev);
4125
	dev_priv->pm.irqs_disabled = true;
4126 4127
}

4128
/* Restore interrupts so we can recover from runtime PM. */
4129
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4130 4131 4132
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4133
	dev_priv->pm.irqs_disabled = false;
4134 4135
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4136
}