fsi.c 31.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19 20 21
#include <sound/soc.h>
#include <sound/sh_fsi.h>

22 23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
#define REG_OUT_SEL	0x0030
35

36 37 38 39 40 41
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
42 43
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
44 45 46
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
47 48 49 50 51 52
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
53 54 55 56 57 58 59 60
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

61 62 63 64 65 66
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
67 68 69 70 71 72 73 74 75

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
76
#define ST_ERR		(ERR_OVER | ERR_UNDER)
77

78 79 80
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
81 82
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
83

84 85 86 87
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

88
/* CLK_RST */
89 90
#define CRB	(1 << 4)
#define CRA	(1 << 0)
91

92 93 94 95 96 97
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
98

99 100 101 102 103 104
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

105 106 107 108
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

109
/* FIFO_SZ */
110
#define FIFO_SZ_MASK	0x7
111

112 113 114 115
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

116 117
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

118 119 120 121
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
153 154
 */

155 156 157
/*
 *		struct
 */
158

159
struct fsi_stream {
160 161
	struct snd_pcm_substream *substream;

162 163 164 165 166
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
167 168 169

	int uerr_num;
	int oerr_num;
170 171 172 173 174 175 176 177
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
178

179 180 181
	u32 do_fmt;
	u32 di_fmt;

182 183
	int chan_num:16;
	int clk_master:1;
184
	int spdif:1;
185

186
	long rate;
187 188
};

189 190 191
struct fsi_core {
	int ver;

192 193 194
	u32 int_st;
	u32 iemsk;
	u32 imsk;
195 196
	u32 a_mclk;
	u32 b_mclk;
197 198
};

199 200 201 202 203
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
204
	struct fsi_core *core;
205
	struct sh_fsi_platform_info *info;
206
	spinlock_t lock;
207 208
};

209 210 211
/*
 *		basic read write function
 */
212

213
static void __fsi_reg_write(u32 reg, u32 data)
214 215 216 217
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

218
	__raw_writel(data, reg);
219 220 221 222
}

static u32 __fsi_reg_read(u32 reg)
{
223
	return __raw_readl(reg);
224 225
}

226
static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
227 228 229 230 231 232
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

233
	__fsi_reg_write(reg, val);
234 235
}

236 237
#define fsi_reg_write(p, r, d)\
	__fsi_reg_write((u32)(p->base + REG_##r), d)
238

239 240
#define fsi_reg_read(p, r)\
	__fsi_reg_read((u32)(p->base + REG_##r))
241

242 243
#define fsi_reg_mask_set(p, r, m, d)\
	__fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
244

245 246 247
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
248
{
249 250 251 252 253 254 255 256
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
	ret = __fsi_reg_read((u32)(master->base + reg));
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
257 258
}

259 260 261
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
262
			       u32 reg, u32 mask, u32 data)
263
{
264 265 266
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
267
	__fsi_reg_mask_set((u32)(master->base + reg), mask, data);
268
	spin_unlock_irqrestore(&master->lock, flags);
269 270
}

271 272 273
/*
 *		basic function
 */
274

275
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
276
{
277
	return fsi->master;
278 279
}

280 281 282 283 284
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

285 286
static int fsi_is_port_a(struct fsi_priv *fsi)
{
287 288
	return fsi->master->base == fsi->base;
}
289

290 291 292 293 294
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

295
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
296 297
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
298

299
	return  rtd->cpu_dai;
300 301
}

302
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
303
{
304
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
305

306 307 308 309
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
310 311
}

312 313 314 315 316
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

317 318 319 320 321 322 323 324
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

325 326 327
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
328
	struct fsi_master *master = fsi_get_master(fsi);
329

330 331 332
	if (!master->info)
		return 0;

333 334 335 336
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

337 338 339 340 341
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

K
Kuninori Morimoto 已提交
342 343
static inline int fsi_is_play(struct snd_pcm_substream *substream)
{
344 345 346 347 348 349 350
	return fsi_stream_is_play(substream->stream);
}

static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
K
Kuninori Morimoto 已提交
351 352
}

353
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
354 355
{
	int is_porta = fsi_is_port_a(fsi);
356
	u32 shift;
357 358

	if (is_porta)
359
		shift = is_play ? AO_SHIFT : AI_SHIFT;
360
	else
361
		shift = is_play ? BO_SHIFT : BI_SHIFT;
362

363
	return shift;
364 365
}

366 367 368 369 370 371 372 373 374 375
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
static int fsi_stream_is_working(struct fsi_priv *fsi,
				  int is_play)
{
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&master->lock, flags);
	ret = !!io->substream;
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
}

391
static void fsi_stream_push(struct fsi_priv *fsi,
392
			    int is_play,
393
			    struct snd_pcm_substream *substream)
394
{
395
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
396
	struct snd_pcm_runtime *runtime = substream->runtime;
397 398
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
399

400
	spin_lock_irqsave(&master->lock, flags);
401
	io->substream	= substream;
402 403 404 405
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
406 407
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
408
	spin_unlock_irqrestore(&master->lock, flags);
409 410
}

411
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
412
{
413
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
414
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
415 416
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
417

418
	spin_lock_irqsave(&master->lock, flags);
419 420 421 422 423 424

	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
425 426

	io->substream	= NULL;
427 428 429 430
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
431 432
	io->oerr_num	= 0;
	io->uerr_num	= 0;
433
	spin_unlock_irqrestore(&master->lock, flags);
434 435
}

436
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi, int is_play)
437 438
{
	u32 status;
439
	int frames;
440

441 442 443 444
	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

445
	frames = 0x1ff & (status >> 8);
446

447
	return fsi_frame2sample(fsi, frames);
448 449
}

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

471 472 473 474
/*
 *		dma function
 */

475
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
476
{
477 478
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
479
	struct snd_pcm_runtime *runtime = io->substream->runtime;
480

481 482
	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
483 484
}

485
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
486 487 488 489
{
	u16 *start;
	int i;

490
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
491

492
	for (i = 0; i < num; i++)
493 494 495
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

496
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
497 498 499 500
{
	u16 *start;
	int i;

501 502
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

503

504
	for (i = 0; i < num; i++)
505 506 507
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

508
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
509 510 511 512
{
	u32 *start;
	int i;

513 514
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

515

516
	for (i = 0; i < num; i++)
517 518 519
		fsi_reg_write(fsi, DODT, *(start + i));
}

520
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
521 522 523 524
{
	u32 *start;
	int i;

525
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
526

527
	for (i = 0; i < num; i++)
528 529 530
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

531 532 533
/*
 *		irq function
 */
534 535 536

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
537
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
538
	struct fsi_master *master = fsi_get_master(fsi);
539

540 541
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
542 543 544 545
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
546
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
547
	struct fsi_master *master = fsi_get_master(fsi);
548

549 550
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
551 552
}

553 554
static u32 fsi_irq_get_status(struct fsi_master *master)
{
555
	return fsi_core_read(master, int_st);
556 557 558 559 560 561 562
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

563 564
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
565 566

	/* clear interrupt factor */
567
	fsi_core_mask_set(master, int_st, data, 0);
568 569
}

570 571 572 573 574
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
575 576 577
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
578
	u32 mask, val;
579 580 581 582 583 584

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

585 586 587 588
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
589 590
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
591 592
}

593
/*
594
 *		clock function
595
 */
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
	int fsi_ver = master->core->ver;
	int ret;

	ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;
}

671 672 673
#define fsi_port_start(f, i)	__fsi_port_clk_ctrl(f, i, 1)
#define fsi_port_stop(f, i)	__fsi_port_clk_ctrl(f, i, 0)
static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
674
{
675
	struct fsi_master *master = fsi_get_master(fsi);
676
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
677

678 679 680 681 682
	if (enable)
		fsi_irq_enable(fsi, is_play);
	else
		fsi_irq_disable(fsi, is_play);

683
	if (fsi_is_clk_master(fsi))
684
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
685 686
}

687 688 689
/*
 *		ctrl function
 */
690 691 692
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
			  struct snd_soc_dai *dai)
693
{
694
	struct fsi_master *master = fsi_get_master(fsi);
695
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
696
	u32 shift, i;
697
	int frame_capa;
698

699 700
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
701 702
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
703 704
	frame_capa = 256 << shift;
	dev_dbg(dai->dev, "fifo = %d words\n", frame_capa);
705

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
725
	for (i = 1; i < fsi->chan_num; i <<= 1)
726
		frame_capa >>= 1;
727
	dev_dbg(dai->dev, "%d channel %d store\n",
728 729 730
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
731

732 733 734 735 736 737 738 739 740 741 742
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
743 744
}

745
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
746 747 748
{
	struct snd_pcm_runtime *runtime;
	struct snd_pcm_substream *substream = NULL;
749 750
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
751 752 753 754
	int sample_residues;
	int sample_width;
	int samples;
	int samples_max;
755
	int over_period;
756
	void (*fn)(struct fsi_priv *fsi, int size);
757 758

	if (!fsi			||
759 760
	    !io->substream		||
	    !io->substream->runtime)
761 762
		return -EINVAL;

763
	over_period	= 0;
764
	substream	= io->substream;
765
	runtime		= substream->runtime;
766 767 768 769

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
770 771
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
772

773
		over_period = 1;
774
		io->period_pos = (io->period_pos + 1) % runtime->periods;
775

776 777
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
778 779
	}

780 781
	/* get 1 sample data width */
	sample_width = samples_to_bytes(runtime, 1);
782

783 784
	/* get number of residue samples */
	sample_residues = io->buff_sample_capa - io->buff_sample_pos;
785 786 787 788 789

	if (is_play) {
		/*
		 * for play-back
		 *
790 791
		 * samples_max	: number of FSI fifo free samples space
		 * samples	: number of ALSA residue samples
792
		 */
793 794
		samples_max  = io->fifo_sample_capa;
		samples_max -= fsi_get_current_fifo_samples(fsi, is_play);
795

796
		samples = sample_residues;
797

798
		switch (sample_width) {
799 800 801 802 803 804 805 806 807 808 809 810 811
		case 2:
			fn = fsi_dma_soft_push16;
			break;
		case 4:
			fn = fsi_dma_soft_push32;
			break;
		default:
			return -EINVAL;
		}
	} else {
		/*
		 * for capture
		 *
812 813
		 * samples_max	: number of ALSA free samples space
		 * samples	: number of samples in FSI fifo
814
		 */
815 816
		samples_max = sample_residues;
		samples     = fsi_get_current_fifo_samples(fsi, is_play);
817

818
		switch (sample_width) {
819 820 821 822 823 824 825 826 827 828
		case 2:
			fn = fsi_dma_soft_pop16;
			break;
		case 4:
			fn = fsi_dma_soft_pop32;
			break;
		default:
			return -EINVAL;
		}
	}
829

830
	samples = min(samples, samples_max);
831

832
	fn(fsi, samples);
833

834 835
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
836

837
	if (over_period)
838 839
		snd_pcm_period_elapsed(substream);

840
	return 0;
841 842
}

843
static int fsi_data_pop(struct fsi_priv *fsi)
844
{
845
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
846
}
847

848
static int fsi_data_push(struct fsi_priv *fsi)
849
{
850
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
851 852
}

853 854
static irqreturn_t fsi_interrupt(int irq, void *data)
{
855
	struct fsi_master *master = data;
856
	u32 int_st = fsi_irq_get_status(master);
857 858

	/* clear irq status */
859 860
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
861

862
	if (int_st & AB_IO(1, AO_SHIFT))
863
		fsi_data_push(&master->fsia);
864
	if (int_st & AB_IO(1, BO_SHIFT))
865
		fsi_data_push(&master->fsib);
866
	if (int_st & AB_IO(1, AI_SHIFT))
867
		fsi_data_pop(&master->fsia);
868
	if (int_st & AB_IO(1, BI_SHIFT))
869 870 871 872
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
873

874 875
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
876 877 878 879

	return IRQ_HANDLED;
}

880 881 882
/*
 *		dai ops
 */
883 884 885 886

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
887
	struct fsi_priv *fsi = fsi_get_priv(substream);
888
	u32 flags = fsi_get_info_flags(fsi);
889
	u32 data = 0;
K
Kuninori Morimoto 已提交
890
	int is_play = fsi_is_play(substream);
891

892
	pm_runtime_get_sync(dai->dev);
893

894 895 896 897 898
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
899 900 901

	/* clock inversion (CKG2) */
	data = 0;
902 903 904 905 906 907 908 909 910
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

911 912
	fsi_reg_write(fsi, CKG2, data);

913 914 915 916 917 918 919 920 921 922
	/* set format */
	fsi_reg_write(fsi, DO_FMT, fsi->do_fmt);
	fsi_reg_write(fsi, DI_FMT, fsi->di_fmt);

	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

923 924 925 926 927
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
928
	fsi_fifo_init(fsi, is_play, dai);
929

930
	return 0;
931 932 933 934 935
}

static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
936
	struct fsi_priv *fsi = fsi_get_priv(substream);
937

938
	if (fsi_is_clk_master(fsi))
939
		fsi_set_master_clk(dai->dev, fsi, fsi->rate, 0);
940

941 942
	fsi->rate = 0;

943
	pm_runtime_put_sync(dai->dev);
944 945 946 947 948
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
949
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
950
	int is_play = fsi_is_play(substream);
951 952 953 954
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
955
		fsi_stream_push(fsi, is_play, substream);
956
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
957
		fsi_port_start(fsi, is_play);
958 959
		break;
	case SNDRV_PCM_TRIGGER_STOP:
960
		fsi_port_stop(fsi, is_play);
961
		fsi_stream_pop(fsi, is_play);
962 963 964 965 966 967
		break;
	}

	return ret;
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

985 986
	fsi->do_fmt = data;
	fsi->di_fmt = data;
987 988 989 990 991 992 993 994 995 996 997 998 999 1000

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
1001
	fsi->spdif = 1;
1002

1003 1004
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1005 1006 1007 1008

	return 0;
}

1009 1010 1011
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1012 1013
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
1014
	u32 flags = fsi_get_info_flags(fsi);
1015 1016 1017 1018 1019
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1020
		fsi->clk_master = 1;
1021 1022 1023 1024
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1025
		return -EINVAL;
1026
	}
1027 1028 1029

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
1030
		return -EINVAL;
1031 1032
	}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1044 1045 1046 1047

	return ret;
}

1048 1049 1050 1051 1052
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1053
	long rate = params_rate(params);
1054 1055
	int ret;

1056
	if (!fsi_is_clk_master(fsi))
1057 1058
		return 0;

1059 1060
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1061
		return ret;
1062

1063
	fsi->rate = rate;
1064 1065 1066 1067

	return ret;
}

1068 1069 1070 1071
static struct snd_soc_dai_ops fsi_dai_ops = {
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1072
	.set_fmt	= fsi_dai_set_fmt,
1073
	.hw_params	= fsi_dai_hw_params,
1074 1075
};

1076 1077 1078
/*
 *		pcm ops
 */
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1126
	struct fsi_priv *fsi = fsi_get_priv(substream);
1127
	struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
1128
	int samples_pos = io->buff_sample_pos - 1;
1129

1130 1131
	if (samples_pos < 0)
		samples_pos = 0;
1132

1133
	return fsi_sample2frame(fsi, samples_pos);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1144 1145 1146
/*
 *		snd_soc_platform
 */
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

static int fsi_pcm_new(struct snd_card *card,
		       struct snd_soc_dai *dai,
		       struct snd_pcm *pcm)
{
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1171 1172 1173
/*
 *		alsa struct
 */
1174

1175
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1176
	{
1177
		.name			= "fsia-dai",
1178 1179 1180 1181 1182 1183
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1184 1185 1186 1187 1188 1189
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1190 1191 1192
		.ops = &fsi_dai_ops,
	},
	{
1193
		.name			= "fsib-dai",
1194 1195 1196 1197 1198 1199
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1200 1201 1202 1203 1204 1205
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1206 1207 1208 1209
		.ops = &fsi_dai_ops,
	},
};

1210 1211
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1212 1213 1214 1215
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1216 1217 1218
/*
 *		platform function
 */
1219 1220 1221

static int fsi_probe(struct platform_device *pdev)
{
1222
	struct fsi_master *master;
1223
	const struct platform_device_id	*id_entry;
1224 1225 1226 1227
	struct resource *res;
	unsigned int irq;
	int ret;

1228 1229 1230 1231 1232 1233
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1234 1235
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1236
	if (!res || (int)irq <= 0) {
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1256
	/* master setting */
1257 1258
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1259 1260 1261 1262
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1263
	master->fsia.base	= master->base;
1264
	master->fsia.master	= master;
1265 1266

	/* FSI B setting */
1267
	master->fsib.base	= master->base + 0x40;
1268
	master->fsib.master	= master;
1269

1270
	pm_runtime_enable(&pdev->dev);
1271
	dev_set_drvdata(&pdev->dev, master);
1272

1273 1274
	ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
			  id_entry->name, master);
1275 1276
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1277
		goto exit_iounmap;
1278 1279
	}

1280
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1281 1282 1283 1284 1285
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1286 1287 1288 1289 1290 1291
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1292

1293 1294 1295 1296
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1297 1298 1299 1300
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1301
	pm_runtime_disable(&pdev->dev);
1302 1303 1304 1305 1306 1307 1308 1309 1310
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1311 1312
	struct fsi_master *master;

1313
	master = dev_get_drvdata(&pdev->dev);
1314

1315
	free_irq(master->irq, master);
1316
	pm_runtime_disable(&pdev->dev);
1317

1318 1319
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1320 1321 1322

	iounmap(master->base);
	kfree(master);
1323

1324 1325 1326
	return 0;
}

1327
static void __fsi_suspend(struct fsi_priv *fsi,
1328
			  int is_play,
1329
			  struct device *dev)
1330
{
1331 1332
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1333

1334 1335
	fsi_port_stop(fsi, is_play);
	fsi_hw_shutdown(fsi, is_play, dev);
1336 1337 1338
}

static void __fsi_resume(struct fsi_priv *fsi,
1339
			 int is_play,
1340
			 struct device *dev)
1341
{
1342 1343
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1344

1345 1346 1347
	fsi_hw_startup(fsi, is_play, dev);

	if (fsi_is_clk_master(fsi) && fsi->rate)
1348
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1349 1350 1351

	fsi_port_start(fsi, is_play);

1352 1353 1354 1355 1356
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1357 1358
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1359

1360 1361
	__fsi_suspend(fsia, 1, dev);
	__fsi_suspend(fsia, 0, dev);
1362

1363 1364
	__fsi_suspend(fsib, 1, dev);
	__fsi_suspend(fsib, 0, dev);
1365 1366 1367 1368 1369 1370 1371

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1372 1373
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1374

1375 1376
	__fsi_resume(fsia, 1, dev);
	__fsi_resume(fsia, 0, dev);
1377

1378 1379
	__fsi_resume(fsib, 1, dev);
	__fsi_resume(fsib, 0, dev);
1380 1381 1382 1383

	return 0;
}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
static int fsi_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

static struct dev_pm_ops fsi_pm_ops = {
1397 1398
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1399 1400 1401 1402
	.runtime_suspend	= fsi_runtime_nop,
	.runtime_resume		= fsi_runtime_nop,
};

1403 1404 1405 1406
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1407 1408 1409 1410 1411
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1412 1413 1414 1415
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1416 1417 1418
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1419 1420
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1421 1422 1423
};

static struct platform_device_id fsi_id_table[] = {
1424 1425
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1426
	{},
1427
};
1428
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1429

1430 1431
static struct platform_driver fsi_driver = {
	.driver 	= {
1432
		.name	= "fsi-pcm-audio",
1433
		.pm	= &fsi_pm_ops,
1434 1435 1436
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1437
	.id_table	= fsi_id_table,
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
};

static int __init fsi_mobile_init(void)
{
	return platform_driver_register(&fsi_driver);
}

static void __exit fsi_mobile_exit(void)
{
	platform_driver_unregister(&fsi_driver);
}
1449

1450 1451 1452 1453 1454 1455
module_init(fsi_mobile_init);
module_exit(fsi_mobile_exit);

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1456
MODULE_ALIAS("platform:fsi-pcm-audio");