fsi.c 28.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19 20 21
#include <sound/soc.h>
#include <sound/sh_fsi.h>

22 23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
#define REG_OUT_SEL	0x0030
35

36 37 38 39 40 41
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
42 43
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
44 45 46
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
47 48 49 50 51 52
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
53 54 55 56 57 58 59 60
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

61 62 63 64 65 66
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
67 68 69 70 71 72 73 74 75

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
76
#define ST_ERR		(ERR_OVER | ERR_UNDER)
77

78 79 80
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
81 82
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
83

84 85 86 87
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

88 89 90 91
/* CLK_RST */
#define B_CLK		0x00000010
#define A_CLK		0x00000001

92 93 94 95 96 97
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
98

99 100 101 102 103 104
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

105 106 107 108
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

109
/* FIFO_SZ */
110
#define FIFO_SZ_MASK	0x7
111

112 113 114 115
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

116 117
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

118 119 120 121 122 123 124 125 126
/*
 * FSI driver use below type name for variable
 *
 * xxx_len	: data length
 * xxx_width	: data width
 * xxx_offset	: data offset
 * xxx_num	: number of data
 */

127 128 129
/*
 *		struct
 */
130

131
struct fsi_stream {
132 133
	struct snd_pcm_substream *substream;

134
	int fifo_max_num;
135

136 137
	int buff_offset;
	int buff_len;
138
	int period_len;
139
	int period_num;
140 141 142

	int uerr_num;
	int oerr_num;
143 144 145 146 147 148
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

149
	int chan_num;
150 151
	struct fsi_stream playback;
	struct fsi_stream capture;
152

153
	long rate;
154 155
};

156 157 158
struct fsi_core {
	int ver;

159 160 161
	u32 int_st;
	u32 iemsk;
	u32 imsk;
162 163
	u32 a_mclk;
	u32 b_mclk;
164 165
};

166 167 168 169 170
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
171
	struct fsi_core *core;
172
	struct sh_fsi_platform_info *info;
173
	spinlock_t lock;
174 175
};

176 177 178
/*
 *		basic read write function
 */
179

180
static void __fsi_reg_write(u32 reg, u32 data)
181 182 183 184
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

185
	__raw_writel(data, reg);
186 187 188 189
}

static u32 __fsi_reg_read(u32 reg)
{
190
	return __raw_readl(reg);
191 192
}

193
static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
194 195 196 197 198 199
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

200
	__fsi_reg_write(reg, val);
201 202
}

203 204
#define fsi_reg_write(p, r, d)\
	__fsi_reg_write((u32)(p->base + REG_##r), d)
205

206 207
#define fsi_reg_read(p, r)\
	__fsi_reg_read((u32)(p->base + REG_##r))
208

209 210
#define fsi_reg_mask_set(p, r, m, d)\
	__fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
211

212 213 214
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
215
{
216 217 218 219 220 221 222 223
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
	ret = __fsi_reg_read((u32)(master->base + reg));
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
224 225
}

226 227 228
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
229
			       u32 reg, u32 mask, u32 data)
230
{
231 232 233
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
234
	__fsi_reg_mask_set((u32)(master->base + reg), mask, data);
235
	spin_unlock_irqrestore(&master->lock, flags);
236 237
}

238 239 240
/*
 *		basic function
 */
241

242
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
243
{
244
	return fsi->master;
245 246 247 248
}

static int fsi_is_port_a(struct fsi_priv *fsi)
{
249 250
	return fsi->master->base == fsi->base;
}
251

252
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
253 254
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
255

256
	return  rtd->cpu_dai;
257 258
}

259
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
260
{
261
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
262

263 264 265 266
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
267 268
}

269 270 271 272 273
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

274 275 276 277 278 279 280 281
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

282 283 284
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
285
	struct fsi_master *master = fsi_get_master(fsi);
286

287 288 289
	if (!master->info)
		return 0;

290 291 292 293
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

294 295 296 297 298
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

K
Kuninori Morimoto 已提交
299 300
static inline int fsi_is_play(struct snd_pcm_substream *substream)
{
301 302 303 304 305 306 307
	return fsi_stream_is_play(substream->stream);
}

static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
K
Kuninori Morimoto 已提交
308 309
}

310
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
311 312
{
	int is_porta = fsi_is_port_a(fsi);
313
	u32 shift;
314 315

	if (is_porta)
316
		shift = is_play ? AO_SHIFT : AI_SHIFT;
317
	else
318
		shift = is_play ? BO_SHIFT : BI_SHIFT;
319

320
	return shift;
321 322 323
}

static void fsi_stream_push(struct fsi_priv *fsi,
324
			    int is_play,
325 326 327 328
			    struct snd_pcm_substream *substream,
			    u32 buffer_len,
			    u32 period_len)
{
329 330 331 332 333 334 335
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);

	io->substream	= substream;
	io->buff_len	= buffer_len;
	io->buff_offset	= 0;
	io->period_len	= period_len;
	io->period_num	= 0;
336 337
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
338 339
}

340
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
341
{
342
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
343 344 345 346 347 348 349 350
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);


	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
351 352 353 354 355 356

	io->substream	= NULL;
	io->buff_len	= 0;
	io->buff_offset	= 0;
	io->period_len	= 0;
	io->period_num	= 0;
357 358
	io->oerr_num	= 0;
	io->uerr_num	= 0;
359 360
}

361
static int fsi_get_fifo_data_num(struct fsi_priv *fsi, int is_play)
362 363
{
	u32 status;
364
	int data_num;
365

366 367 368 369
	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

370
	data_num = 0x1ff & (status >> 8);
371
	data_num *= fsi->chan_num;
372 373 374

	return data_num;
}
375

376 377 378 379 380 381 382 383 384
static int fsi_len2num(int len, int width)
{
	return len / width;
}

#define fsi_num2offset(a, b) fsi_num2len(a, b)
static int fsi_num2len(int num, int width)
{
	return num * width;
385 386
}

387
static int fsi_get_frame_width(struct fsi_priv *fsi, int is_play)
388
{
389 390
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
	struct snd_pcm_substream *substream = io->substream;
391 392
	struct snd_pcm_runtime *runtime = substream->runtime;

393
	return frames_to_bytes(runtime, 1) / fsi->chan_num;
394 395
}

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

417 418 419 420
/*
 *		dma function
 */

421
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
422
{
423 424 425 426
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);

	return io->substream->runtime->dma_area + io->buff_offset;
427 428
}

429
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
430 431 432 433
{
	u16 *start;
	int i;

434
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
435

436
	for (i = 0; i < num; i++)
437 438 439
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

440
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
441 442 443 444
{
	u16 *start;
	int i;

445 446
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

447

448
	for (i = 0; i < num; i++)
449 450 451
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

452
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
453 454 455 456
{
	u32 *start;
	int i;

457 458
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

459

460
	for (i = 0; i < num; i++)
461 462 463
		fsi_reg_write(fsi, DODT, *(start + i));
}

464
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
465 466 467 468
{
	u32 *start;
	int i;

469
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
470

471
	for (i = 0; i < num; i++)
472 473 474
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

475 476 477
/*
 *		irq function
 */
478 479 480

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
481
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
482
	struct fsi_master *master = fsi_get_master(fsi);
483

484 485
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
486 487 488 489
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
490
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
491
	struct fsi_master *master = fsi_get_master(fsi);
492

493 494
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
495 496
}

497 498
static u32 fsi_irq_get_status(struct fsi_master *master)
{
499
	return fsi_core_read(master, int_st);
500 501 502 503 504 505 506
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

507 508
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
509 510

	/* clear interrupt factor */
511
	fsi_core_mask_set(master, int_st, data, 0);
512 513
}

514 515 516 517 518
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
519 520 521
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
522
	u32 mask, val;
523 524 525 526 527 528

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

529 530 531 532
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
533 534
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
535 536
}

537 538 539
/*
 *		ctrl function
 */
540

541 542 543
static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
544
	struct fsi_master *master = fsi_get_master(fsi);
545 546

	if (enable)
547
		fsi_master_mask_set(master, CLK_RST, val, val);
548
	else
549
		fsi_master_mask_set(master, CLK_RST, val, 0);
550 551
}

552 553 554
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
			  struct snd_soc_dai *dai)
555
{
556
	struct fsi_master *master = fsi_get_master(fsi);
557
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
558
	u32 shift, i;
559

560 561
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
562 563
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
564 565
	io->fifo_max_num = 256 << shift;
	dev_dbg(dai->dev, "fifo = %d words\n", io->fifo_max_num);
566

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
586
	for (i = 1; i < fsi->chan_num; i <<= 1)
587
		io->fifo_max_num >>= 1;
588
	dev_dbg(dai->dev, "%d channel %d store\n",
589
		fsi->chan_num, io->fifo_max_num);
590

591 592 593 594 595 596 597 598 599 600 601
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
602 603
}

604
static void fsi_soft_all_reset(struct fsi_master *master)
605 606
{
	/* port AB reset */
607
	fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
608 609 610
	mdelay(10);

	/* soft reset */
611 612
	fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
	fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
613 614 615
	mdelay(10);
}

616
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
617 618 619
{
	struct snd_pcm_runtime *runtime;
	struct snd_pcm_substream *substream = NULL;
620 621
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
622 623 624
	int data_residue_num;
	int data_num;
	int data_num_max;
625
	int ch_width;
626
	int over_period;
627
	void (*fn)(struct fsi_priv *fsi, int size);
628 629

	if (!fsi			||
630 631
	    !io->substream		||
	    !io->substream->runtime)
632 633
		return -EINVAL;

634
	over_period	= 0;
635
	substream	= io->substream;
636
	runtime		= substream->runtime;
637 638 639 640

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
641 642
	if (io->buff_offset >=
	    fsi_num2offset(io->period_num + 1, io->period_len)) {
643

644
		over_period = 1;
645
		io->period_num = (io->period_num + 1) % runtime->periods;
646

647 648
		if (0 == io->period_num)
			io->buff_offset = 0;
649 650 651
	}

	/* get 1 channel data width */
652
	ch_width = fsi_get_frame_width(fsi, is_play);
653

654
	/* get residue data number of alsa */
655
	data_residue_num = fsi_len2num(io->buff_len - io->buff_offset,
656 657 658 659 660 661 662 663 664
				       ch_width);

	if (is_play) {
		/*
		 * for play-back
		 *
		 * data_num_max	: number of FSI fifo free space
		 * data_num	: number of ALSA residue data
		 */
665
		data_num_max  = io->fifo_max_num * fsi->chan_num;
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
		data_num_max -= fsi_get_fifo_data_num(fsi, is_play);

		data_num = data_residue_num;

		switch (ch_width) {
		case 2:
			fn = fsi_dma_soft_push16;
			break;
		case 4:
			fn = fsi_dma_soft_push32;
			break;
		default:
			return -EINVAL;
		}
	} else {
		/*
		 * for capture
		 *
		 * data_num_max	: number of ALSA free space
		 * data_num	: number of data in FSI fifo
		 */
		data_num_max = data_residue_num;
		data_num     = fsi_get_fifo_data_num(fsi, is_play);

		switch (ch_width) {
		case 2:
			fn = fsi_dma_soft_pop16;
			break;
		case 4:
			fn = fsi_dma_soft_pop32;
			break;
		default:
			return -EINVAL;
		}
	}
701

702
	data_num = min(data_num, data_num_max);
703

704
	fn(fsi, data_num);
705

706
	/* update buff_offset */
707
	io->buff_offset += fsi_num2offset(data_num, ch_width);
708

709
	if (over_period)
710 711
		snd_pcm_period_elapsed(substream);

712
	return 0;
713 714
}

715
static int fsi_data_pop(struct fsi_priv *fsi)
716
{
717
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
718
}
719

720
static int fsi_data_push(struct fsi_priv *fsi)
721
{
722
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
723 724
}

725 726
static irqreturn_t fsi_interrupt(int irq, void *data)
{
727
	struct fsi_master *master = data;
728
	u32 int_st = fsi_irq_get_status(master);
729 730

	/* clear irq status */
731 732
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
733

734
	if (int_st & AB_IO(1, AO_SHIFT))
735
		fsi_data_push(&master->fsia);
736
	if (int_st & AB_IO(1, BO_SHIFT))
737
		fsi_data_push(&master->fsib);
738
	if (int_st & AB_IO(1, AI_SHIFT))
739
		fsi_data_pop(&master->fsia);
740
	if (int_st & AB_IO(1, BI_SHIFT))
741 742 743 744
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
745

746 747
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
748 749 750 751

	return IRQ_HANDLED;
}

752 753 754
/*
 *		dai ops
 */
755 756 757 758

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
759
	struct fsi_priv *fsi = fsi_get_priv(substream);
760
	u32 flags = fsi_get_info_flags(fsi);
761
	u32 data;
K
Kuninori Morimoto 已提交
762
	int is_play = fsi_is_play(substream);
763

764
	pm_runtime_get_sync(dai->dev);
765 766 767 768


	/* clock inversion (CKG2) */
	data = 0;
769 770 771 772 773 774 775 776 777
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

778 779
	fsi_reg_write(fsi, CKG2, data);

780 781 782 783 784
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
785
	fsi_fifo_init(fsi, is_play, dai);
786

787
	return 0;
788 789 790 791 792
}

static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
793
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
794
	int is_play = fsi_is_play(substream);
795
	struct fsi_master *master = fsi_get_master(fsi);
796
	set_rate_func set_rate;
797 798 799 800

	fsi_irq_disable(fsi, is_play);
	fsi_clk_ctrl(fsi, 0);

801
	set_rate = fsi_get_info_set_rate(master);
802 803 804 805
	if (set_rate && fsi->rate)
		set_rate(dai->dev, fsi_is_port_a(fsi), fsi->rate, 0);
	fsi->rate = 0;

806
	pm_runtime_put_sync(dai->dev);
807 808 809 810 811
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
812
	struct fsi_priv *fsi = fsi_get_priv(substream);
813
	struct snd_pcm_runtime *runtime = substream->runtime;
K
Kuninori Morimoto 已提交
814
	int is_play = fsi_is_play(substream);
815 816 817 818
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
819
		fsi_stream_push(fsi, is_play, substream,
820 821
				frames_to_bytes(runtime, runtime->buffer_size),
				frames_to_bytes(runtime, runtime->period_size));
822
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
823
		fsi_irq_enable(fsi, is_play);
824 825 826
		break;
	case SNDRV_PCM_TRIGGER_STOP:
		fsi_irq_disable(fsi, is_play);
827
		fsi_stream_pop(fsi, is_play);
828 829 830 831 832 833
		break;
	}

	return ret;
}

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

	fsi_reg_write(fsi, DO_FMT, data);
	fsi_reg_write(fsi, DI_FMT, data);

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
	fsi_spdif_clk_ctrl(fsi, 1);
	fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);

	fsi_reg_write(fsi, DO_FMT, data);
	fsi_reg_write(fsi, DI_FMT, data);

	return 0;
}

876 877 878
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
879
	u32 flags = fsi_get_info_flags(fsi);
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
	u32 data = 0;
	int ret;

	pm_runtime_get_sync(dai->dev);

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
		data = DIMD | DOMD;
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
		ret = -EINVAL;
		goto set_fmt_exit;
	}
	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
897 898 899 900 901 902 903 904 905 906 907 908

	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
909 910 911 912 913 914 915

set_fmt_exit:
	pm_runtime_put_sync(dai->dev);

	return ret;
}

916 917 918 919 920 921
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
	struct fsi_master *master = fsi_get_master(fsi);
922
	set_rate_func set_rate;
923
	int fsi_ver = master->core->ver;
924
	long rate = params_rate(params);
925 926
	int ret;

927
	set_rate = fsi_get_info_set_rate(master);
928 929 930
	if (!set_rate)
		return 0;

931 932 933
	ret = set_rate(dai->dev, fsi_is_port_a(fsi), rate, 1);
	if (ret < 0) /* error */
		return ret;
934

935
	fsi->rate = rate;
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dai->dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dai->dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		fsi_clk_ctrl(fsi, 1);
		ret = 0;
	}

	return ret;

}

998 999 1000 1001
static struct snd_soc_dai_ops fsi_dai_ops = {
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1002
	.set_fmt	= fsi_dai_set_fmt,
1003
	.hw_params	= fsi_dai_hw_params,
1004 1005
};

1006 1007 1008
/*
 *		pcm ops
 */
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
1057
	struct fsi_priv *fsi = fsi_get_priv(substream);
1058
	struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
1059 1060
	long location;

1061
	location = (io->buff_offset - 1);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	if (location < 0)
		location = 0;

	return bytes_to_frames(runtime, location);
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1076 1077 1078
/*
 *		snd_soc_platform
 */
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

static int fsi_pcm_new(struct snd_card *card,
		       struct snd_soc_dai *dai,
		       struct snd_pcm *pcm)
{
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1103 1104 1105
/*
 *		alsa struct
 */
1106

1107
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1108
	{
1109
		.name			= "fsia-dai",
1110 1111 1112 1113 1114 1115
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1116 1117 1118 1119 1120 1121
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1122 1123 1124
		.ops = &fsi_dai_ops,
	},
	{
1125
		.name			= "fsib-dai",
1126 1127 1128 1129 1130 1131
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1132 1133 1134 1135 1136 1137
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1138 1139 1140 1141
		.ops = &fsi_dai_ops,
	},
};

1142 1143
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1144 1145 1146 1147
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1148 1149 1150
/*
 *		platform function
 */
1151 1152 1153

static int fsi_probe(struct platform_device *pdev)
{
1154
	struct fsi_master *master;
1155
	const struct platform_device_id	*id_entry;
1156 1157 1158 1159
	struct resource *res;
	unsigned int irq;
	int ret;

1160 1161 1162 1163 1164 1165
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1166 1167
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1168
	if (!res || (int)irq <= 0) {
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1188
	/* master setting */
1189 1190
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1191 1192 1193 1194
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1195
	master->fsia.base	= master->base;
1196
	master->fsia.master	= master;
1197 1198

	/* FSI B setting */
1199
	master->fsib.base	= master->base + 0x40;
1200
	master->fsib.master	= master;
1201

1202
	pm_runtime_enable(&pdev->dev);
1203
	dev_set_drvdata(&pdev->dev, master);
1204

1205
	pm_runtime_get_sync(&pdev->dev);
1206
	fsi_soft_all_reset(master);
1207
	pm_runtime_put_sync(&pdev->dev);
1208

1209 1210
	ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
			  id_entry->name, master);
1211 1212
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1213
		goto exit_iounmap;
1214 1215
	}

1216
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1217 1218 1219 1220 1221
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1222 1223 1224 1225 1226 1227
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1228

1229 1230 1231 1232
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1233 1234 1235 1236
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1237
	pm_runtime_disable(&pdev->dev);
1238 1239 1240 1241 1242 1243 1244 1245 1246
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1247 1248
	struct fsi_master *master;

1249
	master = dev_get_drvdata(&pdev->dev);
1250

1251
	free_irq(master->irq, master);
1252
	pm_runtime_disable(&pdev->dev);
1253

1254 1255
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1256 1257 1258

	iounmap(master->base);
	kfree(master);
1259

1260 1261 1262
	return 0;
}

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
static int fsi_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

static struct dev_pm_ops fsi_pm_ops = {
	.runtime_suspend	= fsi_runtime_nop,
	.runtime_resume		= fsi_runtime_nop,
};

1280 1281 1282 1283
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1284 1285 1286 1287 1288
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1289 1290 1291 1292
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1293 1294 1295
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1296 1297
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1298 1299 1300
};

static struct platform_device_id fsi_id_table[] = {
1301 1302
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1303
	{},
1304
};
1305
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1306

1307 1308
static struct platform_driver fsi_driver = {
	.driver 	= {
1309
		.name	= "fsi-pcm-audio",
1310
		.pm	= &fsi_pm_ops,
1311 1312 1313
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1314
	.id_table	= fsi_id_table,
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
};

static int __init fsi_mobile_init(void)
{
	return platform_driver_register(&fsi_driver);
}

static void __exit fsi_mobile_exit(void)
{
	platform_driver_unregister(&fsi_driver);
}
1326

1327 1328 1329 1330 1331 1332
module_init(fsi_mobile_init);
module_exit(fsi_mobile_exit);

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1333
MODULE_ALIAS("platform:fsi-pcm-audio");