fsi.c 31.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19 20 21
#include <sound/soc.h>
#include <sound/sh_fsi.h>

22 23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
#define REG_OUT_SEL	0x0030
35

36 37 38 39 40 41
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
42 43
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
44 45 46
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
47 48 49 50 51 52
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
53 54 55 56 57 58 59 60
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

61 62 63 64 65 66
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
67 68 69 70 71 72 73 74 75

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
76
#define ST_ERR		(ERR_OVER | ERR_UNDER)
77

78 79 80
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
81 82
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
83

84 85 86 87
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

88
/* CLK_RST */
89 90
#define CRB	(1 << 4)
#define CRA	(1 << 0)
91

92 93 94 95 96 97
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
98

99 100 101 102 103 104
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

105 106 107 108
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

109
/* FIFO_SZ */
110
#define FIFO_SZ_MASK	0x7
111

112 113 114 115
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

116 117
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

118 119 120 121 122 123 124 125 126
/*
 * FSI driver use below type name for variable
 *
 * xxx_len	: data length
 * xxx_width	: data width
 * xxx_offset	: data offset
 * xxx_num	: number of data
 */

127 128 129
/*
 *		struct
 */
130

131
struct fsi_stream {
132 133
	struct snd_pcm_substream *substream;

134
	int fifo_max_num;
135

136 137
	int buff_offset;
	int buff_len;
138
	int period_len;
139
	int period_num;
140 141 142

	int uerr_num;
	int oerr_num;
143 144 145 146 147 148 149 150
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
151

152 153 154
	int chan_num:16;
	int clk_master:1;

155
	long rate;
156 157 158 159 160 161 162

	/* for suspend/resume */
	u32 saved_do_fmt;
	u32 saved_di_fmt;
	u32 saved_ckg1;
	u32 saved_ckg2;
	u32 saved_out_sel;
163 164
};

165 166 167
struct fsi_core {
	int ver;

168 169 170
	u32 int_st;
	u32 iemsk;
	u32 imsk;
171 172
	u32 a_mclk;
	u32 b_mclk;
173 174
};

175 176 177 178 179
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
180
	struct fsi_core *core;
181
	struct sh_fsi_platform_info *info;
182
	spinlock_t lock;
183 184 185 186 187 188 189

	/* for suspend/resume */
	u32 saved_a_mclk;
	u32 saved_b_mclk;
	u32 saved_iemsk;
	u32 saved_imsk;
	u32 saved_clk_rst;
190
	u32 saved_soft_rst;
191 192
};

193 194 195
/*
 *		basic read write function
 */
196

197
static void __fsi_reg_write(u32 reg, u32 data)
198 199 200 201
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

202
	__raw_writel(data, reg);
203 204 205 206
}

static u32 __fsi_reg_read(u32 reg)
{
207
	return __raw_readl(reg);
208 209
}

210
static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
211 212 213 214 215 216
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

217
	__fsi_reg_write(reg, val);
218 219
}

220 221
#define fsi_reg_write(p, r, d)\
	__fsi_reg_write((u32)(p->base + REG_##r), d)
222

223 224
#define fsi_reg_read(p, r)\
	__fsi_reg_read((u32)(p->base + REG_##r))
225

226 227
#define fsi_reg_mask_set(p, r, m, d)\
	__fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
228

229 230 231
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
232
{
233 234 235 236 237 238 239 240
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
	ret = __fsi_reg_read((u32)(master->base + reg));
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
241 242
}

243 244 245
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
246
			       u32 reg, u32 mask, u32 data)
247
{
248 249 250
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
251
	__fsi_reg_mask_set((u32)(master->base + reg), mask, data);
252
	spin_unlock_irqrestore(&master->lock, flags);
253 254
}

255 256 257
/*
 *		basic function
 */
258

259
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
260
{
261
	return fsi->master;
262 263
}

264 265 266 267 268
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

269 270
static int fsi_is_port_a(struct fsi_priv *fsi)
{
271 272
	return fsi->master->base == fsi->base;
}
273

274
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
275 276
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
277

278
	return  rtd->cpu_dai;
279 280
}

281
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
282
{
283
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
284

285 286 287 288
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
289 290
}

291 292 293 294 295
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

296 297 298 299 300 301 302 303
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

304 305 306
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
307
	struct fsi_master *master = fsi_get_master(fsi);
308

309 310 311
	if (!master->info)
		return 0;

312 313 314 315
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

316 317 318 319 320
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

K
Kuninori Morimoto 已提交
321 322
static inline int fsi_is_play(struct snd_pcm_substream *substream)
{
323 324 325 326 327 328 329
	return fsi_stream_is_play(substream->stream);
}

static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
K
Kuninori Morimoto 已提交
330 331
}

332
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
333 334
{
	int is_porta = fsi_is_port_a(fsi);
335
	u32 shift;
336 337

	if (is_porta)
338
		shift = is_play ? AO_SHIFT : AI_SHIFT;
339
	else
340
		shift = is_play ? BO_SHIFT : BI_SHIFT;
341

342
	return shift;
343 344 345
}

static void fsi_stream_push(struct fsi_priv *fsi,
346
			    int is_play,
347
			    struct snd_pcm_substream *substream)
348
{
349
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
350
	struct snd_pcm_runtime *runtime = substream->runtime;
351 352

	io->substream	= substream;
353
	io->buff_len	= frames_to_bytes(runtime, runtime->buffer_size);
354
	io->buff_offset	= 0;
355
	io->period_len	= frames_to_bytes(runtime, runtime->period_size);
356
	io->period_num	= 0;
357 358
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
359 360
}

361
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
362
{
363
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
364 365 366 367 368 369 370 371
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);


	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
372 373 374 375 376 377

	io->substream	= NULL;
	io->buff_len	= 0;
	io->buff_offset	= 0;
	io->period_len	= 0;
	io->period_num	= 0;
378 379
	io->oerr_num	= 0;
	io->uerr_num	= 0;
380 381
}

382
static int fsi_get_fifo_data_num(struct fsi_priv *fsi, int is_play)
383 384
{
	u32 status;
385
	int data_num;
386

387 388 389 390
	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

391
	data_num = 0x1ff & (status >> 8);
392
	data_num *= fsi->chan_num;
393 394 395

	return data_num;
}
396

397 398 399 400 401 402 403 404 405
static int fsi_len2num(int len, int width)
{
	return len / width;
}

#define fsi_num2offset(a, b) fsi_num2len(a, b)
static int fsi_num2len(int num, int width)
{
	return num * width;
406 407
}

408
static int fsi_get_frame_width(struct fsi_priv *fsi, int is_play)
409
{
410 411
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
	struct snd_pcm_substream *substream = io->substream;
412 413
	struct snd_pcm_runtime *runtime = substream->runtime;

414
	return frames_to_bytes(runtime, 1) / fsi->chan_num;
415 416
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

438 439 440 441
/*
 *		dma function
 */

442
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
443
{
444 445 446 447
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);

	return io->substream->runtime->dma_area + io->buff_offset;
448 449
}

450
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
451 452 453 454
{
	u16 *start;
	int i;

455
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
456

457
	for (i = 0; i < num; i++)
458 459 460
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

461
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
462 463 464 465
{
	u16 *start;
	int i;

466 467
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

468

469
	for (i = 0; i < num; i++)
470 471 472
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

473
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
474 475 476 477
{
	u32 *start;
	int i;

478 479
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

480

481
	for (i = 0; i < num; i++)
482 483 484
		fsi_reg_write(fsi, DODT, *(start + i));
}

485
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
486 487 488 489
{
	u32 *start;
	int i;

490
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
491

492
	for (i = 0; i < num; i++)
493 494 495
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

496 497 498
/*
 *		irq function
 */
499 500 501

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
502
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
503
	struct fsi_master *master = fsi_get_master(fsi);
504

505 506
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
507 508 509 510
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
511
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
512
	struct fsi_master *master = fsi_get_master(fsi);
513

514 515
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
516 517
}

518 519
static u32 fsi_irq_get_status(struct fsi_master *master)
{
520
	return fsi_core_read(master, int_st);
521 522 523 524 525 526 527
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

528 529
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
530 531

	/* clear interrupt factor */
532
	fsi_core_mask_set(master, int_st, data, 0);
533 534
}

535 536 537 538 539
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
540 541 542
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
543
	u32 mask, val;
544 545 546 547 548 549

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

550 551 552 553
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
554 555
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
556 557
}

558
/*
559
 *		clock function
560
 */
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
	int fsi_ver = master->core->ver;
	int ret;

	ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;

}

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
#define fsi_module_init(m, d)	__fsi_module_clk_ctrl(m, d, 1)
#define fsi_module_kill(m, d)	__fsi_module_clk_ctrl(m, d, 0)
static void __fsi_module_clk_ctrl(struct fsi_master *master,
				  struct device *dev,
				  int enable)
{
	pm_runtime_get_sync(dev);

	if (enable) {
		/* enable only SR */
		fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
		fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
	} else {
		/* clear all registers */
		fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
	}

	pm_runtime_put_sync(dev);
}
656

657 658 659
#define fsi_port_start(f, i)	__fsi_port_clk_ctrl(f, i, 1)
#define fsi_port_stop(f, i)	__fsi_port_clk_ctrl(f, i, 0)
static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
660
{
661
	struct fsi_master *master = fsi_get_master(fsi);
662 663 664
	u32 soft = fsi_is_port_a(fsi) ? PASR : PBSR;
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
	int is_master = fsi_is_clk_master(fsi);
665

666 667 668 669 670
	if (enable)
		fsi_irq_enable(fsi, is_play);
	else
		fsi_irq_disable(fsi, is_play);

671 672 673
	fsi_master_mask_set(master, SOFT_RST, soft, (enable) ? soft : 0);
	if (is_master)
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
674 675
}

676 677 678
/*
 *		ctrl function
 */
679 680 681
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
			  struct snd_soc_dai *dai)
682
{
683
	struct fsi_master *master = fsi_get_master(fsi);
684
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
685
	u32 shift, i;
686

687 688
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
689 690
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
691 692
	io->fifo_max_num = 256 << shift;
	dev_dbg(dai->dev, "fifo = %d words\n", io->fifo_max_num);
693

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
713
	for (i = 1; i < fsi->chan_num; i <<= 1)
714
		io->fifo_max_num >>= 1;
715
	dev_dbg(dai->dev, "%d channel %d store\n",
716
		fsi->chan_num, io->fifo_max_num);
717

718 719 720 721 722 723 724 725 726 727 728
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
729 730
}

731
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
732 733 734
{
	struct snd_pcm_runtime *runtime;
	struct snd_pcm_substream *substream = NULL;
735 736
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
737 738 739
	int data_residue_num;
	int data_num;
	int data_num_max;
740
	int ch_width;
741
	int over_period;
742
	void (*fn)(struct fsi_priv *fsi, int size);
743 744

	if (!fsi			||
745 746
	    !io->substream		||
	    !io->substream->runtime)
747 748
		return -EINVAL;

749
	over_period	= 0;
750
	substream	= io->substream;
751
	runtime		= substream->runtime;
752 753 754 755

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
756 757
	if (io->buff_offset >=
	    fsi_num2offset(io->period_num + 1, io->period_len)) {
758

759
		over_period = 1;
760
		io->period_num = (io->period_num + 1) % runtime->periods;
761

762 763
		if (0 == io->period_num)
			io->buff_offset = 0;
764 765 766
	}

	/* get 1 channel data width */
767
	ch_width = fsi_get_frame_width(fsi, is_play);
768

769
	/* get residue data number of alsa */
770
	data_residue_num = fsi_len2num(io->buff_len - io->buff_offset,
771 772 773 774 775 776 777 778 779
				       ch_width);

	if (is_play) {
		/*
		 * for play-back
		 *
		 * data_num_max	: number of FSI fifo free space
		 * data_num	: number of ALSA residue data
		 */
780
		data_num_max  = io->fifo_max_num * fsi->chan_num;
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
		data_num_max -= fsi_get_fifo_data_num(fsi, is_play);

		data_num = data_residue_num;

		switch (ch_width) {
		case 2:
			fn = fsi_dma_soft_push16;
			break;
		case 4:
			fn = fsi_dma_soft_push32;
			break;
		default:
			return -EINVAL;
		}
	} else {
		/*
		 * for capture
		 *
		 * data_num_max	: number of ALSA free space
		 * data_num	: number of data in FSI fifo
		 */
		data_num_max = data_residue_num;
		data_num     = fsi_get_fifo_data_num(fsi, is_play);

		switch (ch_width) {
		case 2:
			fn = fsi_dma_soft_pop16;
			break;
		case 4:
			fn = fsi_dma_soft_pop32;
			break;
		default:
			return -EINVAL;
		}
	}
816

817
	data_num = min(data_num, data_num_max);
818

819
	fn(fsi, data_num);
820

821
	/* update buff_offset */
822
	io->buff_offset += fsi_num2offset(data_num, ch_width);
823

824
	if (over_period)
825 826
		snd_pcm_period_elapsed(substream);

827
	return 0;
828 829
}

830
static int fsi_data_pop(struct fsi_priv *fsi)
831
{
832
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
833
}
834

835
static int fsi_data_push(struct fsi_priv *fsi)
836
{
837
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
838 839
}

840 841
static irqreturn_t fsi_interrupt(int irq, void *data)
{
842
	struct fsi_master *master = data;
843
	u32 int_st = fsi_irq_get_status(master);
844 845

	/* clear irq status */
846 847
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
848

849
	if (int_st & AB_IO(1, AO_SHIFT))
850
		fsi_data_push(&master->fsia);
851
	if (int_st & AB_IO(1, BO_SHIFT))
852
		fsi_data_push(&master->fsib);
853
	if (int_st & AB_IO(1, AI_SHIFT))
854
		fsi_data_pop(&master->fsia);
855
	if (int_st & AB_IO(1, BI_SHIFT))
856 857 858 859
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
860

861 862
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
863 864 865 866

	return IRQ_HANDLED;
}

867 868 869
/*
 *		dai ops
 */
870 871 872 873

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
874
	struct fsi_priv *fsi = fsi_get_priv(substream);
875
	u32 flags = fsi_get_info_flags(fsi);
876
	u32 data;
K
Kuninori Morimoto 已提交
877
	int is_play = fsi_is_play(substream);
878

879
	pm_runtime_get_sync(dai->dev);
880 881 882 883


	/* clock inversion (CKG2) */
	data = 0;
884 885 886 887 888 889 890 891 892
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

893 894
	fsi_reg_write(fsi, CKG2, data);

895 896 897 898 899
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
900
	fsi_fifo_init(fsi, is_play, dai);
901

902
	return 0;
903 904 905 906 907
}

static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
908
	struct fsi_priv *fsi = fsi_get_priv(substream);
909

910
	if (fsi_is_clk_master(fsi))
911
		fsi_set_master_clk(dai->dev, fsi, fsi->rate, 0);
912

913 914
	fsi->rate = 0;

915
	pm_runtime_put_sync(dai->dev);
916 917 918 919 920
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
921
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
922
	int is_play = fsi_is_play(substream);
923 924 925 926
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
927
		fsi_stream_push(fsi, is_play, substream);
928
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
929
		fsi_port_start(fsi, is_play);
930 931
		break;
	case SNDRV_PCM_TRIGGER_STOP:
932
		fsi_port_stop(fsi, is_play);
933
		fsi_stream_pop(fsi, is_play);
934 935 936 937 938 939
		break;
	}

	return ret;
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

	fsi_reg_write(fsi, DO_FMT, data);
	fsi_reg_write(fsi, DI_FMT, data);

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
	fsi_spdif_clk_ctrl(fsi, 1);
	fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);

	fsi_reg_write(fsi, DO_FMT, data);
	fsi_reg_write(fsi, DI_FMT, data);

	return 0;
}

982 983 984
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
985 986
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
987
	u32 flags = fsi_get_info_flags(fsi);
988 989 990 991 992 993 994 995 996
	u32 data = 0;
	int ret;

	pm_runtime_get_sync(dai->dev);

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
		data = DIMD | DOMD;
997
		fsi->clk_master = 1;
998 999 1000 1001 1002 1003 1004
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
		ret = -EINVAL;
		goto set_fmt_exit;
	}
1005 1006 1007 1008 1009 1010 1011

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
		ret = -EINVAL;
		goto set_fmt_exit;
	}

1012
	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1025 1026 1027 1028 1029 1030 1031

set_fmt_exit:
	pm_runtime_put_sync(dai->dev);

	return ret;
}

1032 1033 1034 1035 1036
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1037
	long rate = params_rate(params);
1038 1039
	int ret;

1040
	if (!fsi_is_clk_master(fsi))
1041 1042
		return 0;

1043 1044
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1045
		return ret;
1046

1047
	fsi->rate = rate;
1048 1049 1050 1051

	return ret;
}

1052 1053 1054 1055
static struct snd_soc_dai_ops fsi_dai_ops = {
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1056
	.set_fmt	= fsi_dai_set_fmt,
1057
	.hw_params	= fsi_dai_hw_params,
1058 1059
};

1060 1061 1062
/*
 *		pcm ops
 */
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
1111
	struct fsi_priv *fsi = fsi_get_priv(substream);
1112
	struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
1113 1114
	long location;

1115
	location = (io->buff_offset - 1);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	if (location < 0)
		location = 0;

	return bytes_to_frames(runtime, location);
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1130 1131 1132
/*
 *		snd_soc_platform
 */
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

static int fsi_pcm_new(struct snd_card *card,
		       struct snd_soc_dai *dai,
		       struct snd_pcm *pcm)
{
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1157 1158 1159
/*
 *		alsa struct
 */
1160

1161
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1162
	{
1163
		.name			= "fsia-dai",
1164 1165 1166 1167 1168 1169
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1170 1171 1172 1173 1174 1175
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1176 1177 1178
		.ops = &fsi_dai_ops,
	},
	{
1179
		.name			= "fsib-dai",
1180 1181 1182 1183 1184 1185
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1186 1187 1188 1189 1190 1191
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1192 1193 1194 1195
		.ops = &fsi_dai_ops,
	},
};

1196 1197
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1198 1199 1200 1201
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1202 1203 1204
/*
 *		platform function
 */
1205 1206 1207

static int fsi_probe(struct platform_device *pdev)
{
1208
	struct fsi_master *master;
1209
	const struct platform_device_id	*id_entry;
1210 1211 1212 1213
	struct resource *res;
	unsigned int irq;
	int ret;

1214 1215 1216 1217 1218 1219
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1220 1221
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1222
	if (!res || (int)irq <= 0) {
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1242
	/* master setting */
1243 1244
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1245 1246 1247 1248
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1249
	master->fsia.base	= master->base;
1250
	master->fsia.master	= master;
1251 1252

	/* FSI B setting */
1253
	master->fsib.base	= master->base + 0x40;
1254
	master->fsib.master	= master;
1255

1256
	pm_runtime_enable(&pdev->dev);
1257
	dev_set_drvdata(&pdev->dev, master);
1258

1259
	fsi_module_init(master, &pdev->dev);
1260

1261 1262
	ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
			  id_entry->name, master);
1263 1264
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1265
		goto exit_iounmap;
1266 1267
	}

1268
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1269 1270 1271 1272 1273
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1274 1275 1276 1277 1278 1279
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1280

1281 1282 1283 1284
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1285 1286 1287 1288
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1289
	pm_runtime_disable(&pdev->dev);
1290 1291 1292 1293 1294 1295 1296 1297 1298
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1299 1300
	struct fsi_master *master;

1301
	master = dev_get_drvdata(&pdev->dev);
1302

1303 1304
	fsi_module_kill(master, &pdev->dev);

1305
	free_irq(master->irq, master);
1306
	pm_runtime_disable(&pdev->dev);
1307

1308 1309
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1310 1311 1312

	iounmap(master->base);
	kfree(master);
1313

1314 1315 1316
	return 0;
}

1317
static void __fsi_suspend(struct fsi_priv *fsi,
1318
			  struct device *dev)
1319 1320 1321 1322 1323 1324 1325 1326
{
	fsi->saved_do_fmt	= fsi_reg_read(fsi, DO_FMT);
	fsi->saved_di_fmt	= fsi_reg_read(fsi, DI_FMT);
	fsi->saved_ckg1		= fsi_reg_read(fsi, CKG1);
	fsi->saved_ckg2		= fsi_reg_read(fsi, CKG2);
	fsi->saved_out_sel	= fsi_reg_read(fsi, OUT_SEL);

	if (fsi_is_clk_master(fsi))
1327
		fsi_set_master_clk(dev, fsi, fsi->rate, 0);
1328 1329 1330
}

static void __fsi_resume(struct fsi_priv *fsi,
1331
			 struct device *dev)
1332 1333 1334 1335 1336 1337 1338 1339
{
	fsi_reg_write(fsi, DO_FMT,	fsi->saved_do_fmt);
	fsi_reg_write(fsi, DI_FMT,	fsi->saved_di_fmt);
	fsi_reg_write(fsi, CKG1,	fsi->saved_ckg1);
	fsi_reg_write(fsi, CKG2,	fsi->saved_ckg2);
	fsi_reg_write(fsi, OUT_SEL,	fsi->saved_out_sel);

	if (fsi_is_clk_master(fsi))
1340
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1341 1342 1343 1344 1345 1346 1347 1348
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);

	pm_runtime_get_sync(dev);

1349 1350
	__fsi_suspend(&master->fsia, dev);
	__fsi_suspend(&master->fsib, dev);
1351 1352 1353 1354 1355 1356

	master->saved_a_mclk	= fsi_core_read(master, a_mclk);
	master->saved_b_mclk	= fsi_core_read(master, b_mclk);
	master->saved_iemsk	= fsi_core_read(master, iemsk);
	master->saved_imsk	= fsi_core_read(master, imsk);
	master->saved_clk_rst	= fsi_master_read(master, CLK_RST);
1357 1358 1359
	master->saved_soft_rst	= fsi_master_read(master, SOFT_RST);

	fsi_module_kill(master, dev);
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	pm_runtime_put_sync(dev);

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);

	pm_runtime_get_sync(dev);

1372
	fsi_module_init(master, dev);
1373

1374 1375
	fsi_master_mask_set(master, SOFT_RST, 0xffff, master->saved_soft_rst);
	fsi_master_mask_set(master, CLK_RST, 0xffff, master->saved_clk_rst);
1376 1377 1378 1379
	fsi_core_mask_set(master, a_mclk, 0xffff, master->saved_a_mclk);
	fsi_core_mask_set(master, b_mclk, 0xffff, master->saved_b_mclk);
	fsi_core_mask_set(master, iemsk, 0xffff, master->saved_iemsk);
	fsi_core_mask_set(master, imsk, 0xffff, master->saved_imsk);
1380

1381 1382
	__fsi_resume(&master->fsia, dev);
	__fsi_resume(&master->fsib, dev);
1383 1384 1385 1386 1387 1388

	pm_runtime_put_sync(dev);

	return 0;
}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
static int fsi_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

static struct dev_pm_ops fsi_pm_ops = {
1402 1403
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1404 1405 1406 1407
	.runtime_suspend	= fsi_runtime_nop,
	.runtime_resume		= fsi_runtime_nop,
};

1408 1409 1410 1411
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1412 1413 1414 1415 1416
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1417 1418 1419 1420
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1421 1422 1423
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1424 1425
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1426 1427 1428
};

static struct platform_device_id fsi_id_table[] = {
1429 1430
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1431
	{},
1432
};
1433
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1434

1435 1436
static struct platform_driver fsi_driver = {
	.driver 	= {
1437
		.name	= "fsi-pcm-audio",
1438
		.pm	= &fsi_pm_ops,
1439 1440 1441
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1442
	.id_table	= fsi_id_table,
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
};

static int __init fsi_mobile_init(void)
{
	return platform_driver_register(&fsi_driver);
}

static void __exit fsi_mobile_exit(void)
{
	platform_driver_unregister(&fsi_driver);
}
1454

1455 1456 1457 1458 1459 1460
module_init(fsi_mobile_init);
module_exit(fsi_mobile_exit);

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1461
MODULE_ALIAS("platform:fsi-pcm-audio");