hash_utils_64.c 43.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
36
#include <linux/context_tracking.h>
L
Linus Torvalds 已提交
37 38 39 40 41 42 43 44 45

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
46
#include <asm/prom.h>
L
Linus Torvalds 已提交
47 48 49 50 51 52 53
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
54
#include <asm/copro.h>
55
#include <asm/udbg.h>
56
#include <asm/code-patching.h>
57
#include <asm/fadump.h>
58
#include <asm/firmware.h>
59
#include <asm/tm.h>
60
#include <asm/trace.h>
L
Linus Torvalds 已提交
61 62 63 64 65 66 67

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

68 69 70 71 72 73 74 75
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
76
#define GB (1024L*MB)
77

L
Linus Torvalds 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

94 95
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
96
EXPORT_SYMBOL_GPL(mmu_psize_defs);
97

98
struct hash_pte *htab_address;
99
unsigned long htab_size_bytes;
100
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
101
EXPORT_SYMBOL_GPL(htab_hash_mask);
102
int mmu_linear_psize = MMU_PAGE_4K;
103
EXPORT_SYMBOL_GPL(mmu_linear_psize);
104
int mmu_virtual_psize = MMU_PAGE_4K;
105
int mmu_vmalloc_psize = MMU_PAGE_4K;
106 107 108
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
109
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
110
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
111
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
112
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
113
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
114
EXPORT_SYMBOL_GPL(mmu_slb_size);
115 116 117
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
118 119 120
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
121
static DEFINE_SPINLOCK(linear_map_hash_lock);
122
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
123

124 125 126
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
127

128 129
/* Pre-POWER4 CPUs (4k pages only)
 */
130
static struct mmu_psize_def mmu_psize_defaults_old[] = {
131 132 133
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
134
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
135 136 137 138 139 140 141 142 143
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
144
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
145 146 147
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
148
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
149 150 151 152 153 154
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
155 156
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
157 158 159 160 161
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

162
unsigned long htab_convert_pte_flags(unsigned long pteflags)
163
{
164
	unsigned long rflags = 0;
165 166 167 168

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
169
	/*
170
	 * PPP bits:
171
	 * Linux uses slb key 0 for kernel and 1 for user.
172 173 174
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
175
	 */
176 177 178 179 180 181 182
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
		if (!(pteflags & _PAGE_WRITE))
			rflags |= (HPTE_R_PP0 | 0x2);
	} else {
183 184 185
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
186 187
			rflags |= 0x1;
	}
188 189 190
	/*
	 * Always add "C" bit for perf. Memory coherence is always enabled
	 */
191 192 193 194
	rflags |=  HPTE_R_C | HPTE_R_M;
	/*
	 * Add in WIG bits
	 */
195 196

	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
197
		rflags |= HPTE_R_I;
198 199 200 201
	if ((pteflags & _PAGE_CACHE_CTL ) == _PAGE_NON_IDEMPOTENT)
		rflags |= (HPTE_R_I | HPTE_R_G);
	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
		rflags |= (HPTE_R_I | HPTE_R_W);
202 203

	return rflags;
204
}
205 206

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
207
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
208
		      int psize, int ssize)
L
Linus Torvalds 已提交
209
{
210 211 212
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
213

214 215
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
216

217 218 219 220 221
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

222 223
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
224
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
225
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
226
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
227 228
		unsigned long tprot = prot;

229 230 231 232 233
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
234
		/* Make kernel text executable */
235
		if (overlaps_kernel_text(vaddr, vaddr + step))
236
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
237

238 239 240 241
		/* Make kvm guest trampolines executable */
		if (overlaps_kvm_tmp(vaddr, vaddr + step))
			tprot &= ~HPTE_R_N;

242 243 244 245 246 247 248 249 250 251 252 253 254 255
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

256
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
257 258
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

259
		BUG_ON(!ppc_md.hpte_insert);
260
		ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
261
					 HPTE_V_BOLTED, psize, psize, ssize);
262

263 264
		if (ret < 0)
			break;
265

266
#ifdef CONFIG_DEBUG_PAGEALLOC
267 268
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
269 270
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
271 272 273
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
274

275
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
276 277 278 279
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
280 281
	int rc;
	int ret = 0;
282 283 284 285

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

286 287
	if (!ppc_md.hpte_removebolted)
		return -ENODEV;
288

289 290 291 292 293 294 295 296 297
	for (vaddr = vstart; vaddr < vend; vaddr += step) {
		rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
298

299
	return ret;
300 301
}

P
Paul Mackerras 已提交
302 303 304 305
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
306 307 308
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
309 310 311 312 313

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

314
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
315 316 317
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
318
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
319
			DBG("1T segment support detected\n");
320
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
321
			return 1;
P
Paul Mackerras 已提交
322 323
		}
	}
324
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
325 326 327 328 329 330 331 332
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

357 358 359 360
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
361 362 363
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
364 365 366 367 368

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

369
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
418
				continue;
419 420 421 422 423 424 425 426 427 428

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
429
		}
430
	}
431 432

	return 1;
433 434
}

435
#ifdef CONFIG_HUGETLB_PAGE
436 437 438 439 440 441
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
442 443 444
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
445 446 447 448 449 450 451 452 453 454 455 456 457
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
458
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
459 460 461
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
462 463
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
464 465 466 467 468
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
469 470
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
471 472
		add_gpage(phys_addr, block_size, expected_pages);
	}
473 474
	return 0;
}
475
#endif /* CONFIG_HUGETLB_PAGE */
476

477 478 479 480 481 482 483 484
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
	return !cpu_has_feature(CPU_FTR_ARCH_207S);
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

503 504 505 506
static void __init htab_init_page_sizes(void)
{
	int rc;

507 508 509
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
525
	if (mmu_has_feature(MMU_FTR_16M_PAGE))
526 527
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
528 529 530 531 532 533 534 535 536 537 538
found:
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
		if (mmu_psize_defs[MMU_PAGE_16M].shift)
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
539

540
#ifdef CONFIG_PPC_64K_PAGES
541 542
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
543 544 545 546 547 548
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
549
	 */
550
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
551
		mmu_virtual_psize = MMU_PAGE_64K;
552
		mmu_vmalloc_psize = MMU_PAGE_64K;
553 554
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
555
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
556
			/*
557 558 559
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
560
			 */
561
			if (!might_have_hea() || !machine_is(pseries))
562 563
				mmu_io_psize = MMU_PAGE_64K;
		} else
564 565
			mmu_ci_restrictions = 1;
	}
566
#endif /* CONFIG_PPC_64K_PAGES */
567

568 569 570 571 572
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
573
	    memblock_phys_mem_size() >= 0x40000000)
574 575 576 577 578 579 580
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

581
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
582 583 584 585 586
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
587
	       mmu_psize_defs[mmu_linear_psize].shift,
588
	       mmu_psize_defs[mmu_virtual_psize].shift,
589 590 591 592 593
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
594 595

#ifdef CONFIG_HUGETLB_PAGE
596 597
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
598 599 600 601 602 603 604
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
605 606
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
607 608 609 610 611

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

612
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
613 614
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
615
		ppc64_pft_size = be32_to_cpu(prop[1]);
616
		return 1;
L
Linus Torvalds 已提交
617
	}
618
	return 0;
L
Linus Torvalds 已提交
619 620
}

621
unsigned htab_shift_for_mem_size(unsigned long mem_size)
622
{
623 624 625 626 627 628 629
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
630

631 632
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
633

634 635 636 637 638 639 640 641 642
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
643
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
644
	 * retrieve it from the device-tree. If it's not there neither, we
645
	 * calculate it now based on the total RAM size
646
	 */
647 648
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
649 650 651
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

652
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
653 654
}

655
#ifdef CONFIG_MEMORY_HOTPLUG
656
int create_section_mapping(unsigned long start, unsigned long end)
657
{
658 659 660 661 662 663 664 665 666 667
	int rc = htab_bolt_mapping(start, end, __pa(start),
				   pgprot_val(PAGE_KERNEL), mmu_linear_psize,
				   mmu_kernel_ssize);

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
668
}
669

670
int remove_section_mapping(unsigned long start, unsigned long end)
671
{
672 673 674 675
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
	WARN_ON(rc < 0);
	return rc;
676
}
677 678
#endif /* CONFIG_MEMORY_HOTPLUG */

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
static void __init hash_init_partition_table(phys_addr_t hash_table,
					     unsigned long pteg_count)
{
	unsigned long ps_field;
	unsigned long htab_size;
	unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;

	/*
	 * slb llp encoding for the page size used in VPM real mode.
	 * We can ignore that for lpid 0
	 */
	ps_field = 0;
	htab_size =  __ilog2(pteg_count) - 11;

	BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
	partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
						MEMBLOCK_ALLOC_ANYWHERE));

	/* Initialize the Partition Table with no entries */
	memset((void *)partition_tb, 0, patb_size);
	partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
	/*
	 * FIXME!! This should be done via update_partition table
	 * For now UPRT is 0 for us.
	 */
	partition_tb->patb1 = 0;
	DBG("Partition table %p\n", partition_tb);
	/*
	 * update partition table control register,
	 * 64 K size.
	 */
	mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));

}

714
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
715
{
716
	unsigned long table;
L
Linus Torvalds 已提交
717
	unsigned long pteg_count;
718
	unsigned long prot;
719
	unsigned long base = 0, size = 0, limit;
720
	struct memblock_region *reg;
721

L
Linus Torvalds 已提交
722 723
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
724 725 726
	/* Initialize segment sizes */
	htab_init_seg_sizes();

727 728 729
	/* Initialize page sizes */
	htab_init_page_sizes();

730
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
731 732 733 734 735
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
736 737 738 739
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
740
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
741 742 743 744
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

745
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
746 747 748
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
749 750 751 752 753 754 755 756 757 758
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
		if (is_fadump_active() && ppc_md.hpte_clear_all)
			ppc_md.hpte_clear_all();
#endif
L
Linus Torvalds 已提交
759 760
	} else {
		/* Find storage for the HPT.  Must be contiguous in
761
		 * the absolute address space. On cell we want it to be
762
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
763
		 */
764
		if (machine_is(cell))
765
			limit = 0x80000000;
766
		else
767
			limit = MEMBLOCK_ALLOC_ANYWHERE;
768

Y
Yinghai Lu 已提交
769
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
770 771 772 773

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

774
		htab_address = __va(table);
L
Linus Torvalds 已提交
775 776 777 778 779 780

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
781

782 783 784 785 786
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			/* Set SDR1 */
			mtspr(SPRN_SDR1, _SDR1);
		else
			hash_init_partition_table(table, pteg_count);
L
Linus Torvalds 已提交
787 788
	}

789
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
790

791
#ifdef CONFIG_DEBUG_PAGEALLOC
792 793 794 795 796 797
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
		linear_map_hash_slots = __va(memblock_alloc_base(
				linear_map_hash_count, 1, ppc64_rma_size));
		memset(linear_map_hash_slots, 0, linear_map_hash_count);
	}
798 799
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
800 801 802 803 804 805
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
806 807 808
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
809

810
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
811
		    base, size, prot);
L
Linus Torvalds 已提交
812 813 814

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
815
		 * in such a way that it will not cross two memblock regions and
816 817 818 819
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
820 821 822 823 824
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
825
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
826
			if (base != dart_tablebase)
827
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
828
							__pa(base), prot,
P
Paul Mackerras 已提交
829 830
							mmu_linear_psize,
							mmu_kernel_ssize));
831
			if ((base + size) > dart_table_end)
832
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
833 834
							base + size,
							__pa(dart_table_end),
835
							 prot,
P
Paul Mackerras 已提交
836 837
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
838 839 840
			continue;
		}
#endif /* CONFIG_U3_DART */
841
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
842
				prot, mmu_linear_psize, mmu_kernel_ssize));
843 844
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
845 846 847 848 849 850 851 852 853

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
854 855
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
856 857 858 859

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

860
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
861
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
862
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
863 864
	}

865

L
Linus Torvalds 已提交
866 867 868 869 870
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

871
void __init hash__early_init_mmu(void)
872
{
873 874 875 876 877 878 879 880 881 882 883 884
	/*
	 * initialize page table size
	 */
	__pte_index_size = H_PTE_INDEX_SIZE;
	__pmd_index_size = H_PMD_INDEX_SIZE;
	__pud_index_size = H_PUD_INDEX_SIZE;
	__pgd_index_size = H_PGD_INDEX_SIZE;
	__pmd_cache_index = H_PMD_CACHE_INDEX;
	__pte_table_size = H_PTE_TABLE_SIZE;
	__pmd_table_size = H_PMD_TABLE_SIZE;
	__pud_table_size = H_PUD_TABLE_SIZE;
	__pgd_table_size = H_PGD_TABLE_SIZE;
885
	/* Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
886 887
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
888 889 890
	 */
	htab_initialize();

M
Michael Ellerman 已提交
891
	/* Initialize SLB management */
M
Michael Ellerman 已提交
892
	slb_initialize();
893 894 895
}

#ifdef CONFIG_SMP
896
void hash__early_init_mmu_secondary(void)
897 898
{
	/* Initialize hash table for that CPU */
899
	if (!firmware_has_feature(FW_FEATURE_LPAR))
900
		mtspr(SPRN_SDR1, _SDR1);
901

M
Michael Ellerman 已提交
902
	/* Initialize SLB */
M
Michael Ellerman 已提交
903
	slb_initialize();
904
}
905
#endif /* CONFIG_SMP */
906

L
Linus Torvalds 已提交
907 908 909 910 911 912 913
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

914 915 916
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
917 918 919 920 921
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
922
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
923 924
			set_bit(PG_arch_1, &page->flags);
		} else
925
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
926 927 928 929
	}
	return pp;
}

930
#ifdef CONFIG_PPC_MM_SLICES
931
static unsigned int get_paca_psize(unsigned long addr)
932
{
933 934 935
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
936 937

	if (addr < SLICE_LOW_TOP) {
938
		lpsizes = get_paca()->mm_ctx_low_slices_psize;
939
		index = GET_LOW_SLICE_INDEX(addr);
940
		return (lpsizes >> (index * 4)) & 0xF;
941
	}
942
	hpsizes = get_paca()->mm_ctx_high_slices_psize;
943 944 945
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
946 947 948 949 950
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
951
	return get_paca()->mm_ctx_user_psize;
952 953 954
}
#endif

955 956 957 958 959
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
960
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
961
{
962
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
963
		return;
964
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
965
	copro_flush_all_slbs(mm);
I
Ian Munsie 已提交
966
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
967 968

		copy_mm_to_paca(&mm->context);
969 970
		slb_flush_and_rebolt();
	}
971
}
972
#endif /* CONFIG_PPC_64K_PAGES */
973

974 975 976 977 978 979
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
980
 * _PAGE_RWX: no access.
981
 */
982
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
983
{
984
	struct subpage_prot_table *spt = &mm->context.spt;
985 986 987 988 989
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
990
	if (ea < 0x100000000UL) {
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

1006 1007 1008 1009 1010 1011 1012
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
1013 1014 1015 1016
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
1017
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
1018 1019 1020 1021 1022
{
	return 0;
}
#endif

1023 1024
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
1025
			int ssize, int psize, int lpsize, unsigned long pte)
1026 1027 1028 1029 1030
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
1031 1032
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
1033 1034
}

1035 1036 1037 1038 1039
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
1040
			copy_mm_to_paca(&mm->context);
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
			slb_flush_and_rebolt();
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

L
Linus Torvalds 已提交
1051 1052 1053 1054
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1055
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1056
 */
1057 1058 1059
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1060
{
1061
	bool is_thp;
1062
	enum ctx_state prev_state = exception_enter();
1063
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1064 1065
	unsigned long vsid;
	pte_t *ptep;
1066
	unsigned hugeshift;
1067
	const struct cpumask *tmp;
1068
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1069
	int psize, ssize;
L
Linus Torvalds 已提交
1070

1071 1072
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1073
	trace_hash_fault(ea, access, trap);
1074

1075
	/* Get region & vsid */
L
Linus Torvalds 已提交
1076 1077 1078
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
1079 1080
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1081 1082
			rc = 1;
			goto bail;
1083
		}
1084
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1085 1086
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
1087 1088
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1089
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1090 1091 1092 1093
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
1094
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
1095 1096 1097 1098 1099
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
1100 1101
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1102
	}
1103
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1104

1105 1106 1107
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1108 1109
		rc = 1;
		goto bail;
1110
	}
1111
	/* Get pgdir */
L
Linus Torvalds 已提交
1112
	pgdir = mm->pgd;
1113 1114 1115 1116
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1117

1118
	/* Check CPU locality */
1119 1120
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
1121
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1122

1123
#ifndef CONFIG_PPC_64K_PAGES
1124 1125 1126 1127 1128 1129
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1130 1131 1132 1133 1134
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1135
	/* Get PTE and page size from page tables */
1136
	ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
1137 1138
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1139 1140
		rc = 1;
		goto bail;
1141 1142
	}

1143 1144 1145 1146 1147 1148
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1149
	if (!check_pte_access(access, pte_val(*ptep))) {
1150
		DBG_LOW(" no access !\n");
1151 1152
		rc = 1;
		goto bail;
1153 1154
	}

1155
	if (hugeshift) {
1156
		if (is_thp)
1157
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1158
					     trap, flags, ssize, psize);
1159 1160 1161
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1162
					      flags, ssize, hugeshift, psize);
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
I
Ian Munsie 已提交
1173 1174
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);
1175

1176 1177
		goto bail;
	}
1178

1179 1180 1181 1182 1183 1184 1185
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1186
#ifdef CONFIG_PPC_64K_PAGES
1187 1188
	/* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1189 1190 1191 1192
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1193 1194 1195
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
1196
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1210
			copro_flush_all_slbs(mm);
1211
		}
1212
	}
1213

1214 1215
#endif /* CONFIG_PPC_64K_PAGES */

I
Ian Munsie 已提交
1216 1217
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);
1218

1219
#ifdef CONFIG_PPC_64K_PAGES
1220
	if (psize == MMU_PAGE_64K)
1221 1222
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1223
	else
1224
#endif /* CONFIG_PPC_64K_PAGES */
1225
	{
1226
		int spp = subpage_protection(mm, ea);
1227 1228 1229 1230
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1231
					    flags, ssize, spp);
1232
	}
1233

1234 1235 1236 1237 1238
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1239
				   psize, pte_val(*ptep));
1240 1241 1242 1243 1244 1245 1246
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1247 1248 1249

bail:
	exception_exit(prev_state);
1250
	return rc;
L
Linus Torvalds 已提交
1251
}
I
Ian Munsie 已提交
1252 1253
EXPORT_SYMBOL_GPL(hash_page_mm);

1254 1255
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1256
{
1257
	unsigned long flags = 0;
I
Ian Munsie 已提交
1258 1259 1260 1261 1262
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

1263 1264 1265 1266
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1267
}
1268
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1269

1270 1271 1272
int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
		unsigned long dsisr)
{
1273
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	unsigned long flags = 0;
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1284
		access |= _PAGE_WRITE;
1285
	/*
1286 1287 1288 1289 1290 1291
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1292
	 */
1293
	access |= _PAGE_PRIVILEGED;
1294
	if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1295
		access &= ~_PAGE_PRIVILEGED;
1296 1297 1298 1299 1300 1301 1302

	if (trap == 0x400)
		access |= _PAGE_EXEC;

	return hash_page_mm(mm, ea, access, trap, flags);
}

1303 1304
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1305
{
1306
	int hugepage_shift;
1307
	unsigned long vsid;
1308
	pgd_t *pgdir;
1309 1310
	pte_t *ptep;
	unsigned long flags;
1311
	int rc, ssize, update_flags = 0;
1312

1313 1314 1315 1316
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1317
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1318
		return;
1319
#endif
1320 1321 1322

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1323

1324
	/* Get Linux PTE if available */
1325 1326 1327
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339

	/* Get VSID */
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
	if (!vsid)
		return;
	/*
	 * Hash doesn't like irqs. Walking linux page table with irq disabled
	 * saves us from holding multiple locks.
	 */
	local_irq_save(flags);

1340 1341 1342 1343
	/*
	 * THP pages use update_mmu_cache_pmd. We don't do
	 * hash preload there. Hence can ignore THP here
	 */
1344
	ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
1345
	if (!ptep)
1346
		goto out_exit;
1347

1348
	WARN_ON(hugepage_shift);
1349
#ifdef CONFIG_PPC_64K_PAGES
1350
	/* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
1351 1352 1353 1354 1355
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
1356
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
1357
		goto out_exit;
1358 1359
#endif /* CONFIG_PPC_64K_PAGES */

1360
	/* Is that local to this CPU ? */
1361
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1362
		update_flags |= HPTE_LOCAL_UPDATE;
1363 1364

	/* Hash it in */
1365
#ifdef CONFIG_PPC_64K_PAGES
1366
	if (mm->context.user_psize == MMU_PAGE_64K)
1367 1368
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1369
	else
1370
#endif /* CONFIG_PPC_64K_PAGES */
1371 1372
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1373 1374 1375 1376 1377 1378

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1379 1380 1381
				   mm->context.user_psize,
				   mm->context.user_psize,
				   pte_val(*ptep));
1382
out_exit:
1383 1384 1385
	local_irq_restore(flags);
}

1386 1387 1388
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1389
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1390
		     unsigned long flags)
1391 1392
{
	unsigned long hash, index, shift, hidx, slot;
1393
	int local = flags & HPTE_LOCAL_UPDATE;
1394

1395 1396 1397
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1398 1399 1400 1401 1402
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1403
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1404 1405 1406 1407 1408
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
		ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
1409
	} pte_iterate_hashed_end();
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419

#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
1420
	    current->thread.regs &&
1421 1422 1423 1424 1425
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
#endif
L
Linus Torvalds 已提交
1426 1427
}

1428 1429
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1430 1431
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1432 1433 1434 1435 1436
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1437
	int local = flags & HPTE_LOCAL_UPDATE;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
	 * split_huge_page_pmd
	 */
	if (!hpte_slot_array)
		return;

1449 1450 1451 1452 1453
	if (ppc_md.hugepage_invalidate) {
		ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
					   psize, ssize, local);
		goto tm_abort;
	}
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
		ppc_md.hpte_invalidate(slot, vpn, psize,
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
				       MMU_PAGE_16M, ssize, local);
	}
tm_abort:
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
	    current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
1495
	}
1496
#endif
1497
	return;
1498 1499 1500
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1501
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1502
{
1503
	if (ppc_md.flush_hash_range)
1504
		ppc_md.flush_hash_range(number, local);
1505
	else {
L
Linus Torvalds 已提交
1506
		int i;
1507
		struct ppc64_tlb_batch *batch =
1508
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1509 1510

		for (i = 0; i < number; i++)
1511
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1512
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1513 1514 1515 1516 1517 1518 1519
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1520
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1521
{
1522 1523
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1524
	if (user_mode(regs)) {
1525 1526 1527 1528 1529 1530 1531 1532
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1533 1534

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1535
}
1536

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
	hpte_group = ((hash & htab_hash_mask) *
		       HPTES_PER_GROUP) & ~0x7UL;

	/* Insert into the hash table, primary slot */
	slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1550
				  psize, psize, ssize);
1551 1552 1553 1554 1555 1556 1557

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
		hpte_group = ((~hash & htab_hash_mask) *
			      HPTES_PER_GROUP) & ~0x7UL;
		slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
					  vflags | HPTE_V_SECONDARY,
1558
					  psize, psize, ssize);
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
		if (slot == -1) {
			if (mftb() & 0x1)
				hpte_group = ((hash & htab_hash_mask) *
					      HPTES_PER_GROUP)&~0x7UL;

			ppc_md.hpte_remove(hpte_group);
			goto repeat;
		}
	}

	return slot;
}

1572 1573 1574
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1575
	unsigned long hash;
P
Paul Mackerras 已提交
1576
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1577
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1578
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
1579
	long ret;
1580

1581
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1582

1583 1584 1585
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1586 1587 1588 1589 1590

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1591 1592 1593 1594 1595 1596 1597 1598 1599
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1600 1601
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1602
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1603

1604
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1605 1606 1607 1608 1609 1610 1611 1612 1613
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1614 1615
	ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
			       mmu_kernel_ssize, 0);
1616 1617
}

1618
void __kernel_map_pages(struct page *page, int numpages, int enable)
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1637

1638
void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}