hash_utils_64.c 34.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29 30 31 32 33

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
34
#include <linux/memblock.h>
L
Linus Torvalds 已提交
35 36 37 38 39 40 41 42 43 44

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/system.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
45
#include <asm/prom.h>
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53
#include <asm/abs_addr.h>
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
54
#include <asm/spu.h>
55
#include <asm/udbg.h>
56
#include <asm/code-patching.h>
L
Linus Torvalds 已提交
57 58 59 60 61 62 63

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

64 65 66 67 68 69 70 71
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
72
#define GB (1024L*MB)
73

L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

90 91 92
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];

93
struct hash_pte *htab_address;
94
unsigned long htab_size_bytes;
95
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
96
EXPORT_SYMBOL_GPL(htab_hash_mask);
97 98
int mmu_linear_psize = MMU_PAGE_4K;
int mmu_virtual_psize = MMU_PAGE_4K;
99
int mmu_vmalloc_psize = MMU_PAGE_4K;
100 101 102
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
103
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
104 105
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
106
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
107
EXPORT_SYMBOL_GPL(mmu_slb_size);
108 109 110
#ifdef CONFIG_HUGETLB_PAGE
unsigned int HPAGE_SHIFT;
#endif
111 112 113
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
114 115 116
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
117
static DEFINE_SPINLOCK(linear_map_hash_lock);
118
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
119

120 121 122
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
123

124 125
/* Pre-POWER4 CPUs (4k pages only)
 */
126
static struct mmu_psize_def mmu_psize_defaults_old[] = {
127 128 129 130 131 132 133 134 135 136 137 138 139
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
140
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
		.penc	= 0,
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static unsigned long htab_convert_pte_flags(unsigned long pteflags)
{
	unsigned long rflags = pteflags & 0x1fa;

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;

	/* PP bits. PAGE_USER is already PP bit 0x2, so we only
	 * need to add in 0x1 if it's a read-only user page
	 */
	if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
					 (pteflags & _PAGE_DIRTY)))
		rflags |= 1;

	/* Always add C */
	return rflags | HPTE_R_C;
}
175 176

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
177
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
178
		      int psize, int ssize)
L
Linus Torvalds 已提交
179
{
180 181 182
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
183

184 185
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
186

187 188 189 190 191
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

192 193
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
194
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
195 196
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
		unsigned long va = hpt_va(vaddr, vsid, ssize);
197 198 199
		unsigned long tprot = prot;

		/* Make kernel text executable */
200
		if (overlaps_kernel_text(vaddr, vaddr + step))
201
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
202

P
Paul Mackerras 已提交
203
		hash = hpt_hash(va, shift, ssize);
L
Linus Torvalds 已提交
204 205
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

206
		BUG_ON(!ppc_md.hpte_insert);
207
		ret = ppc_md.hpte_insert(hpteg, va, paddr, tprot,
208
					 HPTE_V_BOLTED, psize, ssize);
209

210 211
		if (ret < 0)
			break;
212 213 214 215
#ifdef CONFIG_DEBUG_PAGEALLOC
		if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
216 217 218
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
219

220
#ifdef CONFIG_MEMORY_HOTPLUG
221
static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
222 223 224 225 226 227 228 229 230
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

	if (!ppc_md.hpte_removebolted) {
231 232 233
		printk(KERN_WARNING "Platform doesn't implement "
				"hpte_removebolted\n");
		return -EINVAL;
234 235 236 237
	}

	for (vaddr = vstart; vaddr < vend; vaddr += step)
		ppc_md.hpte_removebolted(vaddr, psize, ssize);
238 239

	return 0;
240
}
241
#endif /* CONFIG_MEMORY_HOTPLUG */
242

P
Paul Mackerras 已提交
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
					  &size);
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
		if (prop[0] == 40) {
			DBG("1T segment support detected\n");
			cur_cpu_spec->cpu_features |= CPU_FTR_1T_SEGMENT;
263
			return 1;
P
Paul Mackerras 已提交
264 265
		}
	}
266
	cur_cpu_spec->cpu_features &= ~CPU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
267 268 269 270 271 272 273 274
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node,
					  "ibm,segment-page-sizes", &size);
	if (prop != NULL) {
		DBG("Page sizes from device-tree:\n");
		size /= 4;
		cur_cpu_spec->cpu_features &= ~(CPU_FTR_16M_PAGE);
		while(size > 0) {
			unsigned int shift = prop[0];
			unsigned int slbenc = prop[1];
			unsigned int lpnum = prop[2];
			unsigned int lpenc = 0;
			struct mmu_psize_def *def;
			int idx = -1;

			size -= 3; prop += 3;
			while(size > 0 && lpnum) {
				if (prop[0] == shift)
					lpenc = prop[1];
				prop += 2; size -= 2;
				lpnum--;
			}
			switch(shift) {
			case 0xc:
				idx = MMU_PAGE_4K;
				break;
			case 0x10:
				idx = MMU_PAGE_64K;
				break;
			case 0x14:
				idx = MMU_PAGE_1M;
				break;
			case 0x18:
				idx = MMU_PAGE_16M;
				cur_cpu_spec->cpu_features |= CPU_FTR_16M_PAGE;
				break;
			case 0x22:
				idx = MMU_PAGE_16G;
				break;
			}
			if (idx < 0)
				continue;
			def = &mmu_psize_defs[idx];
			def->shift = shift;
			if (shift <= 23)
				def->avpnm = 0;
			else
				def->avpnm = (1 << (shift - 23)) - 1;
			def->sllp = slbenc;
			def->penc = lpenc;
			/* We don't know for sure what's up with tlbiel, so
			 * for now we only set it for 4K and 64K pages
			 */
			if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
				def->tlbiel = 1;
			else
				def->tlbiel = 0;

344
			DBG(" %d: shift=%02x, sllp=%04lx, avpnm=%08lx, "
345 346 347
			    "tlbiel=%d, penc=%d\n",
			    idx, shift, def->sllp, def->avpnm, def->tlbiel,
			    def->penc);
L
Linus Torvalds 已提交
348
		}
349 350 351 352 353
		return 1;
	}
	return 0;
}

354
#ifdef CONFIG_HUGETLB_PAGE
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	unsigned long *addr_prop;
	u32 *page_count_prop;
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
	expected_pages = (1 << page_count_prop[0]);
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
	phys_addr = addr_prop[0];
	block_size = addr_prop[1];
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
388 389
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
390 391
		add_gpage(phys_addr, block_size, expected_pages);
	}
392 393
	return 0;
}
394
#endif /* CONFIG_HUGETLB_PAGE */
395

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static void __init htab_init_page_sizes(void)
{
	int rc;

	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
415
	if (cpu_has_feature(CPU_FTR_16M_PAGE))
416 417 418
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
 found:
419
#ifndef CONFIG_DEBUG_PAGEALLOC
420 421 422 423 424 425 426 427
	/*
	 * Pick a size for the linear mapping. Currently, we only support
	 * 16M, 1M and 4K which is the default
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift)
		mmu_linear_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_1M].shift)
		mmu_linear_psize = MMU_PAGE_1M;
428
#endif /* CONFIG_DEBUG_PAGEALLOC */
429

430
#ifdef CONFIG_PPC_64K_PAGES
431 432
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
433 434 435 436 437 438
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
439
	 */
440
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
441
		mmu_virtual_psize = MMU_PAGE_64K;
442
		mmu_vmalloc_psize = MMU_PAGE_64K;
443 444
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
445 446 447 448 449 450 451 452
		if (cpu_has_feature(CPU_FTR_CI_LARGE_PAGE)) {
			/*
			 * Don't use 64k pages for ioremap on pSeries, since
			 * that would stop us accessing the HEA ethernet.
			 */
			if (!machine_is(pseries))
				mmu_io_psize = MMU_PAGE_64K;
		} else
453 454
			mmu_ci_restrictions = 1;
	}
455
#endif /* CONFIG_PPC_64K_PAGES */
456

457 458 459 460 461
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
462
	    memblock_phys_mem_size() >= 0x40000000)
463 464 465 466 467 468 469
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

470
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
471 472 473 474 475
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
476
	       mmu_psize_defs[mmu_linear_psize].shift,
477
	       mmu_psize_defs[mmu_virtual_psize].shift,
478 479 480 481 482
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
483 484

#ifdef CONFIG_HUGETLB_PAGE
485 486
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
		ppc64_pft_size = prop[1];
		return 1;
L
Linus Torvalds 已提交
506
	}
507
	return 0;
L
Linus Torvalds 已提交
508 509
}

510
static unsigned long __init htab_get_table_size(void)
511
{
512
	unsigned long mem_size, rnd_mem_size, pteg_count, psize;
513

514
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
515
	 * retrieve it from the device-tree. If it's not there neither, we
516
	 * calculate it now based on the total RAM size
517
	 */
518 519
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
520 521 522 523
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

	/* round mem_size up to next power of 2 */
Y
Yinghai Lu 已提交
524
	mem_size = memblock_phys_mem_size();
525 526
	rnd_mem_size = 1UL << __ilog2(mem_size);
	if (rnd_mem_size < mem_size)
527 528 529
		rnd_mem_size <<= 1;

	/* # pages / 2 */
530 531
	psize = mmu_psize_defs[mmu_virtual_psize].shift;
	pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
532 533 534 535

	return pteg_count << 7;
}

536 537 538
#ifdef CONFIG_MEMORY_HOTPLUG
void create_section_mapping(unsigned long start, unsigned long end)
{
539
	BUG_ON(htab_bolt_mapping(start, end, __pa(start),
540
				 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
541
				 mmu_kernel_ssize));
542
}
543

544
int remove_section_mapping(unsigned long start, unsigned long end)
545
{
546 547
	return htab_remove_mapping(start, end, mmu_linear_psize,
			mmu_kernel_ssize);
548
}
549 550
#endif /* CONFIG_MEMORY_HOTPLUG */

551
#define FUNCTION_TEXT(A)	((*(unsigned long *)(A)))
552 553 554 555 556 557 558 559

static void __init htab_finish_init(void)
{
	extern unsigned int *htab_call_hpte_insert1;
	extern unsigned int *htab_call_hpte_insert2;
	extern unsigned int *htab_call_hpte_remove;
	extern unsigned int *htab_call_hpte_updatepp;

560
#ifdef CONFIG_PPC_HAS_HASH_64K
561 562 563 564 565
	extern unsigned int *ht64_call_hpte_insert1;
	extern unsigned int *ht64_call_hpte_insert2;
	extern unsigned int *ht64_call_hpte_remove;
	extern unsigned int *ht64_call_hpte_updatepp;

566 567 568 569 570 571 572 573 574 575 576 577 578
	patch_branch(ht64_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);

J
Jon Tollefson 已提交
579
#endif /* CONFIG_PPC_HAS_HASH_64K */
580

581 582 583 584 585 586 587 588 589 590 591 592
	patch_branch(htab_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);
593 594
}

595
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
596
{
597
	unsigned long table;
L
Linus Torvalds 已提交
598
	unsigned long pteg_count;
599
	unsigned long prot;
600
	unsigned long base = 0, size = 0, limit;
601
	struct memblock_region *reg;
602

L
Linus Torvalds 已提交
603 604
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
605 606 607
	/* Initialize segment sizes */
	htab_init_seg_sizes();

608 609 610
	/* Initialize page sizes */
	htab_init_page_sizes();

P
Paul Mackerras 已提交
611 612 613 614 615 616
	if (cpu_has_feature(CPU_FTR_1T_SEGMENT)) {
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
617 618 619 620
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
621
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
622 623 624 625
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

626
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
627 628 629 630 631
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
	} else {
		/* Find storage for the HPT.  Must be contiguous in
632
		 * the absolute address space. On cell we want it to be
633
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
634
		 */
635
		if (machine_is(cell))
636
			limit = 0x80000000;
637
		else
638
			limit = MEMBLOCK_ALLOC_ANYWHERE;
639

Y
Yinghai Lu 已提交
640
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
641 642 643 644 645 646 647 648 649 650 651

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

		htab_address = abs_to_virt(table);

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
652 653 654

		/* Set SDR1 */
		mtspr(SPRN_SDR1, _SDR1);
L
Linus Torvalds 已提交
655 656
	}

657
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
658

659
#ifdef CONFIG_DEBUG_PAGEALLOC
Y
Yinghai Lu 已提交
660 661
	linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
	linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
662
						    1, ppc64_rma_size));
663 664 665
	memset(linear_map_hash_slots, 0, linear_map_hash_count);
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
666 667 668 669 670 671
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
672 673 674
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
675

676
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
677
		    base, size, prot);
L
Linus Torvalds 已提交
678 679 680

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
681
		 * in such a way that it will not cross two memblock regions and
682 683 684 685
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
686 687 688 689 690
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
691
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
692
			if (base != dart_tablebase)
693
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
694
							__pa(base), prot,
P
Paul Mackerras 已提交
695 696
							mmu_linear_psize,
							mmu_kernel_ssize));
697
			if ((base + size) > dart_table_end)
698
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
699 700
							base + size,
							__pa(dart_table_end),
701
							 prot,
P
Paul Mackerras 已提交
702 703
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
704 705 706
			continue;
		}
#endif /* CONFIG_U3_DART */
707
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
708
				prot, mmu_linear_psize, mmu_kernel_ssize));
709 710
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
711 712 713 714 715 716 717 718 719

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
720 721
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
722 723 724 725

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

726
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
727
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
728
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
729 730
	}

731 732
	htab_finish_init();

L
Linus Torvalds 已提交
733 734 735 736 737
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

738
void __init early_init_mmu(void)
739
{
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	/* Setup initial STAB address in the PACA */
	get_paca()->stab_real = __pa((u64)&initial_stab);
	get_paca()->stab_addr = (u64)&initial_stab;

	/* Initialize the MMU Hash table and create the linear mapping
	 * of memory. Has to be done before stab/slb initialization as
	 * this is currently where the page size encoding is obtained
	 */
	htab_initialize();

	/* Initialize stab / SLB management except on iSeries
	 */
	if (cpu_has_feature(CPU_FTR_SLB))
		slb_initialize();
	else if (!firmware_has_feature(FW_FEATURE_ISERIES))
		stab_initialize(get_paca()->stab_real);
}

#ifdef CONFIG_SMP
759
void __cpuinit early_init_mmu_secondary(void)
760 761
{
	/* Initialize hash table for that CPU */
762
	if (!firmware_has_feature(FW_FEATURE_LPAR))
763
		mtspr(SPRN_SDR1, _SDR1);
764 765

	/* Initialize STAB/SLB. We use a virtual address as it works
L
Lucas De Marchi 已提交
766
	 * in real mode on pSeries and we want a virtual address on
767 768 769 770 771 772
	 * iSeries anyway
	 */
	if (cpu_has_feature(CPU_FTR_SLB))
		slb_initialize();
	else
		stab_initialize(get_paca()->stab_addr);
773
}
774
#endif /* CONFIG_SMP */
775

L
Linus Torvalds 已提交
776 777 778 779 780 781 782
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

783 784 785
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
786 787 788 789 790
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
791
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
792 793
			set_bit(PG_arch_1, &page->flags);
		} else
794
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
795 796 797 798
	}
	return pp;
}

799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
#ifdef CONFIG_PPC_MM_SLICES
unsigned int get_paca_psize(unsigned long addr)
{
	unsigned long index, slices;

	if (addr < SLICE_LOW_TOP) {
		slices = get_paca()->context.low_slices_psize;
		index = GET_LOW_SLICE_INDEX(addr);
	} else {
		slices = get_paca()->context.high_slices_psize;
		index = GET_HIGH_SLICE_INDEX(addr);
	}
	return (slices >> (index * 4)) & 0xF;
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
	return get_paca()->context.user_psize;
}
#endif

821 822 823 824 825
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
826
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
827
{
828
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
829
		return;
830
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
831
#ifdef CONFIG_SPU_BASE
832 833
	spu_flush_all_slbs(mm);
#endif
834
	if (get_paca_psize(addr) != MMU_PAGE_4K) {
835 836 837
		get_paca()->context = mm->context;
		slb_flush_and_rebolt();
	}
838
}
839
#endif /* CONFIG_PPC_64K_PAGES */
840

841 842 843 844 845 846 847 848
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
 */
849
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
850
{
851
	struct subpage_prot_table *spt = &mm->context.spt;
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
	if (ea < 0x100000000) {
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

	/* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
	spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
879
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
880 881 882 883 884
{
	return 0;
}
#endif

885 886 887 888 889 890 891 892 893 894 895 896
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
			int ssize, int psize, unsigned long pte)
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d psize=%d pte=0x%lx\n",
		trap, vsid, ssize, psize, pte);
}

L
Linus Torvalds 已提交
897 898 899 900
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
901
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
902 903 904
 */
int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
{
905
	pgd_t *pgdir;
L
Linus Torvalds 已提交
906 907 908
	unsigned long vsid;
	struct mm_struct *mm;
	pte_t *ptep;
909
	unsigned hugeshift;
910
	const struct cpumask *tmp;
911
	int rc, user_region = 0, local = 0;
P
Paul Mackerras 已提交
912
	int psize, ssize;
L
Linus Torvalds 已提交
913

914 915
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
916

917 918 919 920 921 922
	if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) {
		DBG_LOW(" out of pgtable range !\n");
 		return 1;
	}

	/* Get region & vsid */
L
Linus Torvalds 已提交
923 924 925 926
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
		mm = current->mm;
927 928
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
L
Linus Torvalds 已提交
929
			return 1;
930
		}
931
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
932 933
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
934 935 936
		break;
	case VMALLOC_REGION_ID:
		mm = &init_mm;
P
Paul Mackerras 已提交
937
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
938 939 940 941
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
942
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
943 944 945 946 947 948 949
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
		return 1;
	}
950
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
951

952
	/* Get pgdir */
L
Linus Torvalds 已提交
953 954 955 956
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return 1;

957
	/* Check CPU locality */
958 959
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
L
Linus Torvalds 已提交
960 961
		local = 1;

962
#ifndef CONFIG_PPC_64K_PAGES
963 964 965 966 967 968
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
969 970 971 972 973
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

974
	/* Get PTE and page size from page tables */
975
	ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
976 977 978 979 980
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
		return 1;
	}

981 982 983 984 985 986 987 988 989 990 991
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
	if (access & ~pte_val(*ptep)) {
		DBG_LOW(" no access !\n");
		return 1;
	}

992 993 994 995 996 997
#ifdef CONFIG_HUGETLB_PAGE
	if (hugeshift)
		return __hash_page_huge(ea, access, vsid, ptep, trap, local,
					ssize, hugeshift, psize);
#endif /* CONFIG_HUGETLB_PAGE */

998 999 1000 1001 1002 1003 1004
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1005
#ifdef CONFIG_PPC_64K_PAGES
1006
	/* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
1007
	if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1008 1009 1010 1011
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
	    (pte_val(*ptep) & _PAGE_NO_CACHE)) {
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1030
#ifdef CONFIG_SPU_BASE
1031 1032
			spu_flush_all_slbs(mm);
#endif
1033
		}
1034 1035
	}
	if (user_region) {
1036
		if (psize != get_paca_psize(ea)) {
1037
			get_paca()->context = mm->context;
1038 1039
			slb_flush_and_rebolt();
		}
1040 1041 1042 1043
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
1044
		slb_vmalloc_update();
1045
	}
1046
#endif /* CONFIG_PPC_64K_PAGES */
1047

1048
#ifdef CONFIG_PPC_HAS_HASH_64K
1049
	if (psize == MMU_PAGE_64K)
P
Paul Mackerras 已提交
1050
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
1051
	else
1052
#endif /* CONFIG_PPC_HAS_HASH_64K */
1053
	{
1054
		int spp = subpage_protection(mm, ea);
1055 1056 1057 1058 1059 1060
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
					    local, ssize, spp);
	}
1061

1062 1063 1064 1065 1066 1067
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
				   pte_val(*ptep));
1068 1069 1070 1071 1072 1073 1074 1075
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
	return rc;
L
Linus Torvalds 已提交
1076
}
1077
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1078

1079 1080
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1081
{
1082
	unsigned long vsid;
1083
	pgd_t *pgdir;
1084 1085
	pte_t *ptep;
	unsigned long flags;
1086
	int rc, ssize, local = 0;
1087

1088 1089 1090 1091
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1092
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1093
		return;
1094
#endif
1095 1096 1097

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1098

1099
	/* Get Linux PTE if available */
1100 1101 1102 1103 1104 1105
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
	ptep = find_linux_pte(pgdir, ea);
	if (!ptep)
		return;
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118

#ifdef CONFIG_PPC_64K_PAGES
	/* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
	if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
		return;
#endif /* CONFIG_PPC_64K_PAGES */

	/* Get VSID */
P
Paul Mackerras 已提交
1119 1120
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
1121

1122
	/* Hash doesn't like irqs */
1123
	local_irq_save(flags);
1124 1125

	/* Is that local to this CPU ? */
1126
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1127
		local = 1;
1128 1129 1130

	/* Hash it in */
#ifdef CONFIG_PPC_HAS_HASH_64K
1131
	if (mm->context.user_psize == MMU_PAGE_64K)
1132
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
L
Linus Torvalds 已提交
1133
	else
J
Jon Tollefson 已提交
1134
#endif /* CONFIG_PPC_HAS_HASH_64K */
1135
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1136
				    subpage_protection(mm, ea));
1137 1138 1139 1140 1141 1142 1143

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
				   mm->context.user_psize, pte_val(*ptep));
1144

1145 1146 1147
	local_irq_restore(flags);
}

1148 1149 1150
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
P
Paul Mackerras 已提交
1151 1152
void flush_hash_page(unsigned long va, real_pte_t pte, int psize, int ssize,
		     int local)
1153 1154 1155
{
	unsigned long hash, index, shift, hidx, slot;

1156
	DBG_LOW("flush_hash_page(va=%016lx)\n", va);
1157
	pte_iterate_hashed_subpages(pte, psize, va, index, shift) {
P
Paul Mackerras 已提交
1158
		hash = hpt_hash(va, shift, ssize);
1159 1160 1161 1162 1163
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1164
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
P
Paul Mackerras 已提交
1165
		ppc_md.hpte_invalidate(slot, va, psize, ssize, local);
1166
	} pte_iterate_hashed_end();
L
Linus Torvalds 已提交
1167 1168
}

1169
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1170
{
1171
	if (ppc_md.flush_hash_range)
1172
		ppc_md.flush_hash_range(number, local);
1173
	else {
L
Linus Torvalds 已提交
1174
		int i;
1175 1176
		struct ppc64_tlb_batch *batch =
			&__get_cpu_var(ppc64_tlb_batch);
L
Linus Torvalds 已提交
1177 1178

		for (i = 0; i < number; i++)
1179
			flush_hash_page(batch->vaddr[i], batch->pte[i],
P
Paul Mackerras 已提交
1180
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1181 1182 1183 1184 1185 1186 1187
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1188
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1189 1190
{
	if (user_mode(regs)) {
1191 1192 1193 1194 1195 1196 1197 1198
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
L
Linus Torvalds 已提交
1199
}
1200 1201 1202 1203

#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1204 1205 1206
	unsigned long hash, hpteg;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
	unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
1207
	unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
1208 1209
	int ret;

P
Paul Mackerras 已提交
1210
	hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
1211 1212 1213
	hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

	ret = ppc_md.hpte_insert(hpteg, va, __pa(vaddr),
P
Paul Mackerras 已提交
1214 1215
				 mode, HPTE_V_BOLTED,
				 mmu_linear_psize, mmu_kernel_ssize);
1216 1217 1218 1219 1220 1221 1222 1223 1224
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1225 1226 1227
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
	unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
1228

P
Paul Mackerras 已提交
1229
	hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
1230 1231 1232 1233 1234 1235 1236 1237 1238
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
P
Paul Mackerras 已提交
1239
	ppc_md.hpte_invalidate(slot, va, mmu_linear_psize, mmu_kernel_ssize, 0);
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
}

void kernel_map_pages(struct page *page, int numpages, int enable)
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280

void setup_initial_memory_limit(phys_addr_t first_memblock_base,
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}