hash_utils_64.c 34.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
L
Linus Torvalds 已提交
36 37 38 39 40 41 42 43 44

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
45
#include <asm/prom.h>
L
Linus Torvalds 已提交
46 47 48 49 50 51 52
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
53
#include <asm/spu.h>
54
#include <asm/udbg.h>
55
#include <asm/code-patching.h>
56
#include <asm/fadump.h>
57
#include <asm/firmware.h>
L
Linus Torvalds 已提交
58 59 60 61 62 63 64

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

65 66 67 68 69 70 71 72
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
73
#define GB (1024L*MB)
74

L
Linus Torvalds 已提交
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

91 92 93
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];

94
struct hash_pte *htab_address;
95
unsigned long htab_size_bytes;
96
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
97
EXPORT_SYMBOL_GPL(htab_hash_mask);
98 99
int mmu_linear_psize = MMU_PAGE_4K;
int mmu_virtual_psize = MMU_PAGE_4K;
100
int mmu_vmalloc_psize = MMU_PAGE_4K;
101 102 103
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
104
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
105 106
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
107
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
108
EXPORT_SYMBOL_GPL(mmu_slb_size);
109 110 111
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
112 113 114
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
115
static DEFINE_SPINLOCK(linear_map_hash_lock);
116
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
117

118 119 120
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
121

122 123
/* Pre-POWER4 CPUs (4k pages only)
 */
124
static struct mmu_psize_def mmu_psize_defaults_old[] = {
125 126 127 128 129 130 131 132 133 134 135 136 137
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
138
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
		.penc	= 0,
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
static unsigned long htab_convert_pte_flags(unsigned long pteflags)
{
	unsigned long rflags = pteflags & 0x1fa;

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;

	/* PP bits. PAGE_USER is already PP bit 0x2, so we only
	 * need to add in 0x1 if it's a read-only user page
	 */
	if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
					 (pteflags & _PAGE_DIRTY)))
		rflags |= 1;

	/* Always add C */
	return rflags | HPTE_R_C;
}
173 174

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
175
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
176
		      int psize, int ssize)
L
Linus Torvalds 已提交
177
{
178 179 180
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
181

182 183
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
184

185 186 187 188 189
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

190 191
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
192
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
193
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
194
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
195 196 197
		unsigned long tprot = prot;

		/* Make kernel text executable */
198
		if (overlaps_kernel_text(vaddr, vaddr + step))
199
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
200

201
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
202 203
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

204
		BUG_ON(!ppc_md.hpte_insert);
205
		ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
206
					 HPTE_V_BOLTED, psize, ssize);
207

208 209
		if (ret < 0)
			break;
210 211 212 213
#ifdef CONFIG_DEBUG_PAGEALLOC
		if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
214 215 216
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
217

218
#ifdef CONFIG_MEMORY_HOTPLUG
219
static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
220 221 222 223 224 225 226 227 228
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

	if (!ppc_md.hpte_removebolted) {
229 230 231
		printk(KERN_WARNING "Platform doesn't implement "
				"hpte_removebolted\n");
		return -EINVAL;
232 233 234 235
	}

	for (vaddr = vstart; vaddr < vend; vaddr += step)
		ppc_md.hpte_removebolted(vaddr, psize, ssize);
236 237

	return 0;
238
}
239
#endif /* CONFIG_MEMORY_HOTPLUG */
240

P
Paul Mackerras 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
					  &size);
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
		if (prop[0] == 40) {
			DBG("1T segment support detected\n");
260
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
261
			return 1;
P
Paul Mackerras 已提交
262 263
		}
	}
264
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
265 266 267 268 269 270 271 272
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node,
					  "ibm,segment-page-sizes", &size);
	if (prop != NULL) {
		DBG("Page sizes from device-tree:\n");
		size /= 4;
290
		cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
		while(size > 0) {
			unsigned int shift = prop[0];
			unsigned int slbenc = prop[1];
			unsigned int lpnum = prop[2];
			unsigned int lpenc = 0;
			struct mmu_psize_def *def;
			int idx = -1;

			size -= 3; prop += 3;
			while(size > 0 && lpnum) {
				if (prop[0] == shift)
					lpenc = prop[1];
				prop += 2; size -= 2;
				lpnum--;
			}
			switch(shift) {
			case 0xc:
				idx = MMU_PAGE_4K;
				break;
			case 0x10:
				idx = MMU_PAGE_64K;
				break;
			case 0x14:
				idx = MMU_PAGE_1M;
				break;
			case 0x18:
				idx = MMU_PAGE_16M;
318
				cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
				break;
			case 0x22:
				idx = MMU_PAGE_16G;
				break;
			}
			if (idx < 0)
				continue;
			def = &mmu_psize_defs[idx];
			def->shift = shift;
			if (shift <= 23)
				def->avpnm = 0;
			else
				def->avpnm = (1 << (shift - 23)) - 1;
			def->sllp = slbenc;
			def->penc = lpenc;
			/* We don't know for sure what's up with tlbiel, so
			 * for now we only set it for 4K and 64K pages
			 */
			if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
				def->tlbiel = 1;
			else
				def->tlbiel = 0;

342
			DBG(" %d: shift=%02x, sllp=%04lx, avpnm=%08lx, "
343 344 345
			    "tlbiel=%d, penc=%d\n",
			    idx, shift, def->sllp, def->avpnm, def->tlbiel,
			    def->penc);
L
Linus Torvalds 已提交
346
		}
347 348 349 350 351
		return 1;
	}
	return 0;
}

352
#ifdef CONFIG_HUGETLB_PAGE
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	unsigned long *addr_prop;
	u32 *page_count_prop;
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
	expected_pages = (1 << page_count_prop[0]);
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
	phys_addr = addr_prop[0];
	block_size = addr_prop[1];
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
386 387
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
388 389
		add_gpage(phys_addr, block_size, expected_pages);
	}
390 391
	return 0;
}
392
#endif /* CONFIG_HUGETLB_PAGE */
393

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static void __init htab_init_page_sizes(void)
{
	int rc;

	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
413
	if (mmu_has_feature(MMU_FTR_16M_PAGE))
414 415 416
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
 found:
417
#ifndef CONFIG_DEBUG_PAGEALLOC
418 419 420 421 422 423 424 425
	/*
	 * Pick a size for the linear mapping. Currently, we only support
	 * 16M, 1M and 4K which is the default
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift)
		mmu_linear_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_1M].shift)
		mmu_linear_psize = MMU_PAGE_1M;
426
#endif /* CONFIG_DEBUG_PAGEALLOC */
427

428
#ifdef CONFIG_PPC_64K_PAGES
429 430
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
431 432 433 434 435 436
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
437
	 */
438
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
439
		mmu_virtual_psize = MMU_PAGE_64K;
440
		mmu_vmalloc_psize = MMU_PAGE_64K;
441 442
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
443
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
444 445 446 447 448 449 450
			/*
			 * Don't use 64k pages for ioremap on pSeries, since
			 * that would stop us accessing the HEA ethernet.
			 */
			if (!machine_is(pseries))
				mmu_io_psize = MMU_PAGE_64K;
		} else
451 452
			mmu_ci_restrictions = 1;
	}
453
#endif /* CONFIG_PPC_64K_PAGES */
454

455 456 457 458 459
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
460
	    memblock_phys_mem_size() >= 0x40000000)
461 462 463 464 465 466 467
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

468
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
469 470 471 472 473
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
474
	       mmu_psize_defs[mmu_linear_psize].shift,
475
	       mmu_psize_defs[mmu_virtual_psize].shift,
476 477 478 479 480
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
481 482

#ifdef CONFIG_HUGETLB_PAGE
483 484
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
		ppc64_pft_size = prop[1];
		return 1;
L
Linus Torvalds 已提交
504
	}
505
	return 0;
L
Linus Torvalds 已提交
506 507
}

508
static unsigned long __init htab_get_table_size(void)
509
{
510
	unsigned long mem_size, rnd_mem_size, pteg_count, psize;
511

512
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
513
	 * retrieve it from the device-tree. If it's not there neither, we
514
	 * calculate it now based on the total RAM size
515
	 */
516 517
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
518 519 520 521
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

	/* round mem_size up to next power of 2 */
Y
Yinghai Lu 已提交
522
	mem_size = memblock_phys_mem_size();
523 524
	rnd_mem_size = 1UL << __ilog2(mem_size);
	if (rnd_mem_size < mem_size)
525 526 527
		rnd_mem_size <<= 1;

	/* # pages / 2 */
528 529
	psize = mmu_psize_defs[mmu_virtual_psize].shift;
	pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
530 531 532 533

	return pteg_count << 7;
}

534
#ifdef CONFIG_MEMORY_HOTPLUG
535
int create_section_mapping(unsigned long start, unsigned long end)
536
{
537
	return htab_bolt_mapping(start, end, __pa(start),
538
				 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
539
				 mmu_kernel_ssize);
540
}
541

542
int remove_section_mapping(unsigned long start, unsigned long end)
543
{
544 545
	return htab_remove_mapping(start, end, mmu_linear_psize,
			mmu_kernel_ssize);
546
}
547 548
#endif /* CONFIG_MEMORY_HOTPLUG */

549
#define FUNCTION_TEXT(A)	((*(unsigned long *)(A)))
550 551 552 553 554 555 556 557

static void __init htab_finish_init(void)
{
	extern unsigned int *htab_call_hpte_insert1;
	extern unsigned int *htab_call_hpte_insert2;
	extern unsigned int *htab_call_hpte_remove;
	extern unsigned int *htab_call_hpte_updatepp;

558
#ifdef CONFIG_PPC_HAS_HASH_64K
559 560 561 562 563
	extern unsigned int *ht64_call_hpte_insert1;
	extern unsigned int *ht64_call_hpte_insert2;
	extern unsigned int *ht64_call_hpte_remove;
	extern unsigned int *ht64_call_hpte_updatepp;

564 565 566 567 568 569 570 571 572 573 574 575 576
	patch_branch(ht64_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);

J
Jon Tollefson 已提交
577
#endif /* CONFIG_PPC_HAS_HASH_64K */
578

579 580 581 582 583 584 585 586 587 588 589 590
	patch_branch(htab_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);
591 592
}

593
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
594
{
595
	unsigned long table;
L
Linus Torvalds 已提交
596
	unsigned long pteg_count;
597
	unsigned long prot;
598
	unsigned long base = 0, size = 0, limit;
599
	struct memblock_region *reg;
600

L
Linus Torvalds 已提交
601 602
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
603 604 605
	/* Initialize segment sizes */
	htab_init_seg_sizes();

606 607 608
	/* Initialize page sizes */
	htab_init_page_sizes();

609
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
610 611 612 613 614
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
615 616 617 618
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
619
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
620 621 622 623
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

624
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
625 626 627
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
628 629 630 631 632 633 634 635 636 637
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
		if (is_fadump_active() && ppc_md.hpte_clear_all)
			ppc_md.hpte_clear_all();
#endif
L
Linus Torvalds 已提交
638 639
	} else {
		/* Find storage for the HPT.  Must be contiguous in
640
		 * the absolute address space. On cell we want it to be
641
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
642
		 */
643
		if (machine_is(cell))
644
			limit = 0x80000000;
645
		else
646
			limit = MEMBLOCK_ALLOC_ANYWHERE;
647

Y
Yinghai Lu 已提交
648
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
649 650 651 652

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

653
		htab_address = __va(table);
L
Linus Torvalds 已提交
654 655 656 657 658 659

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
660 661 662

		/* Set SDR1 */
		mtspr(SPRN_SDR1, _SDR1);
L
Linus Torvalds 已提交
663 664
	}

665
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
666

667
#ifdef CONFIG_DEBUG_PAGEALLOC
Y
Yinghai Lu 已提交
668 669
	linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
	linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
670
						    1, ppc64_rma_size));
671 672 673
	memset(linear_map_hash_slots, 0, linear_map_hash_count);
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
674 675 676 677 678 679
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
680 681 682
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
683

684
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
685
		    base, size, prot);
L
Linus Torvalds 已提交
686 687 688

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
689
		 * in such a way that it will not cross two memblock regions and
690 691 692 693
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
694 695 696 697 698
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
699
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
700
			if (base != dart_tablebase)
701
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
702
							__pa(base), prot,
P
Paul Mackerras 已提交
703 704
							mmu_linear_psize,
							mmu_kernel_ssize));
705
			if ((base + size) > dart_table_end)
706
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
707 708
							base + size,
							__pa(dart_table_end),
709
							 prot,
P
Paul Mackerras 已提交
710 711
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
712 713 714
			continue;
		}
#endif /* CONFIG_U3_DART */
715
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
716
				prot, mmu_linear_psize, mmu_kernel_ssize));
717 718
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
719 720 721 722 723 724 725 726 727

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
728 729
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
730 731 732 733

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

734
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
735
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
736
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
737 738
	}

739 740
	htab_finish_init();

L
Linus Torvalds 已提交
741 742 743 744 745
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

746
void __init early_init_mmu(void)
747
{
748 749 750 751 752 753 754 755 756 757
	/* Setup initial STAB address in the PACA */
	get_paca()->stab_real = __pa((u64)&initial_stab);
	get_paca()->stab_addr = (u64)&initial_stab;

	/* Initialize the MMU Hash table and create the linear mapping
	 * of memory. Has to be done before stab/slb initialization as
	 * this is currently where the page size encoding is obtained
	 */
	htab_initialize();

758
	/* Initialize stab / SLB management */
759
	if (mmu_has_feature(MMU_FTR_SLB))
760 761 762 763
		slb_initialize();
}

#ifdef CONFIG_SMP
764
void __cpuinit early_init_mmu_secondary(void)
765 766
{
	/* Initialize hash table for that CPU */
767
	if (!firmware_has_feature(FW_FEATURE_LPAR))
768
		mtspr(SPRN_SDR1, _SDR1);
769 770

	/* Initialize STAB/SLB. We use a virtual address as it works
771
	 * in real mode on pSeries.
772
	 */
773
	if (mmu_has_feature(MMU_FTR_SLB))
774 775 776
		slb_initialize();
	else
		stab_initialize(get_paca()->stab_addr);
777
}
778
#endif /* CONFIG_SMP */
779

L
Linus Torvalds 已提交
780 781 782 783 784 785 786
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

787 788 789
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
790 791 792 793 794
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
795
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
796 797
			set_bit(PG_arch_1, &page->flags);
		} else
798
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
799 800 801 802
	}
	return pp;
}

803 804 805
#ifdef CONFIG_PPC_MM_SLICES
unsigned int get_paca_psize(unsigned long addr)
{
806 807 808
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
809 810

	if (addr < SLICE_LOW_TOP) {
811
		lpsizes = get_paca()->context.low_slices_psize;
812
		index = GET_LOW_SLICE_INDEX(addr);
813
		return (lpsizes >> (index * 4)) & 0xF;
814
	}
815 816 817 818
	hpsizes = get_paca()->context.high_slices_psize;
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
819 820 821 822 823 824 825 826 827
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
	return get_paca()->context.user_psize;
}
#endif

828 829 830 831 832
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
833
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
834
{
835
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
836
		return;
837
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
838
#ifdef CONFIG_SPU_BASE
839 840
	spu_flush_all_slbs(mm);
#endif
841
	if (get_paca_psize(addr) != MMU_PAGE_4K) {
842 843 844
		get_paca()->context = mm->context;
		slb_flush_and_rebolt();
	}
845
}
846
#endif /* CONFIG_PPC_64K_PAGES */
847

848 849 850 851 852 853 854 855
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
 */
856
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
857
{
858
	struct subpage_prot_table *spt = &mm->context.spt;
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
	if (ea < 0x100000000) {
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

	/* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
	spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
886
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
887 888 889 890 891
{
	return 0;
}
#endif

892 893 894 895 896 897 898 899 900 901 902 903
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
			int ssize, int psize, unsigned long pte)
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d psize=%d pte=0x%lx\n",
		trap, vsid, ssize, psize, pte);
}

L
Linus Torvalds 已提交
904 905 906 907
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
908
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
909 910 911
 */
int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
{
912
	pgd_t *pgdir;
L
Linus Torvalds 已提交
913 914 915
	unsigned long vsid;
	struct mm_struct *mm;
	pte_t *ptep;
916
	unsigned hugeshift;
917
	const struct cpumask *tmp;
918
	int rc, user_region = 0, local = 0;
P
Paul Mackerras 已提交
919
	int psize, ssize;
L
Linus Torvalds 已提交
920

921 922
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
923

924 925 926 927 928 929
	if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) {
		DBG_LOW(" out of pgtable range !\n");
 		return 1;
	}

	/* Get region & vsid */
L
Linus Torvalds 已提交
930 931 932 933
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
		mm = current->mm;
934 935
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
L
Linus Torvalds 已提交
936
			return 1;
937
		}
938
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
939 940
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
941 942 943
		break;
	case VMALLOC_REGION_ID:
		mm = &init_mm;
P
Paul Mackerras 已提交
944
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
945 946 947 948
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
949
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
950 951 952 953 954 955 956
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
		return 1;
	}
957
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
958

959
	/* Get pgdir */
L
Linus Torvalds 已提交
960 961 962 963
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return 1;

964
	/* Check CPU locality */
965 966
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
L
Linus Torvalds 已提交
967 968
		local = 1;

969
#ifndef CONFIG_PPC_64K_PAGES
970 971 972 973 974 975
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
976 977 978 979 980
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

981
	/* Get PTE and page size from page tables */
982
	ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
983 984 985 986 987
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
		return 1;
	}

988 989 990 991 992 993 994 995 996 997 998
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
	if (access & ~pte_val(*ptep)) {
		DBG_LOW(" no access !\n");
		return 1;
	}

999 1000 1001 1002 1003 1004
#ifdef CONFIG_HUGETLB_PAGE
	if (hugeshift)
		return __hash_page_huge(ea, access, vsid, ptep, trap, local,
					ssize, hugeshift, psize);
#endif /* CONFIG_HUGETLB_PAGE */

1005 1006 1007 1008 1009 1010 1011
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1012
#ifdef CONFIG_PPC_64K_PAGES
1013
	/* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
1014
	if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1015 1016 1017 1018
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
	    (pte_val(*ptep) & _PAGE_NO_CACHE)) {
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1037
#ifdef CONFIG_SPU_BASE
1038 1039
			spu_flush_all_slbs(mm);
#endif
1040
		}
1041 1042
	}
	if (user_region) {
1043
		if (psize != get_paca_psize(ea)) {
1044
			get_paca()->context = mm->context;
1045 1046
			slb_flush_and_rebolt();
		}
1047 1048 1049 1050
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
1051
		slb_vmalloc_update();
1052
	}
1053
#endif /* CONFIG_PPC_64K_PAGES */
1054

1055
#ifdef CONFIG_PPC_HAS_HASH_64K
1056
	if (psize == MMU_PAGE_64K)
P
Paul Mackerras 已提交
1057
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
1058
	else
1059
#endif /* CONFIG_PPC_HAS_HASH_64K */
1060
	{
1061
		int spp = subpage_protection(mm, ea);
1062 1063 1064 1065 1066 1067
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
					    local, ssize, spp);
	}
1068

1069 1070 1071 1072 1073 1074
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
				   pte_val(*ptep));
1075 1076 1077 1078 1079 1080 1081 1082
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
	return rc;
L
Linus Torvalds 已提交
1083
}
1084
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1085

1086 1087
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1088
{
1089
	unsigned long vsid;
1090
	pgd_t *pgdir;
1091 1092
	pte_t *ptep;
	unsigned long flags;
1093
	int rc, ssize, local = 0;
1094

1095 1096 1097 1098
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1099
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1100
		return;
1101
#endif
1102 1103 1104

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1105

1106
	/* Get Linux PTE if available */
1107 1108 1109 1110 1111 1112
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
	ptep = find_linux_pte(pgdir, ea);
	if (!ptep)
		return;
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

#ifdef CONFIG_PPC_64K_PAGES
	/* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
	if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
		return;
#endif /* CONFIG_PPC_64K_PAGES */

	/* Get VSID */
P
Paul Mackerras 已提交
1126 1127
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
1128

1129
	/* Hash doesn't like irqs */
1130
	local_irq_save(flags);
1131 1132

	/* Is that local to this CPU ? */
1133
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1134
		local = 1;
1135 1136 1137

	/* Hash it in */
#ifdef CONFIG_PPC_HAS_HASH_64K
1138
	if (mm->context.user_psize == MMU_PAGE_64K)
1139
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
L
Linus Torvalds 已提交
1140
	else
J
Jon Tollefson 已提交
1141
#endif /* CONFIG_PPC_HAS_HASH_64K */
1142
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1143
				    subpage_protection(mm, ea));
1144 1145 1146 1147 1148 1149 1150

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
				   mm->context.user_psize, pte_val(*ptep));
1151

1152 1153 1154
	local_irq_restore(flags);
}

1155 1156 1157
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1158
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
P
Paul Mackerras 已提交
1159
		     int local)
1160 1161 1162
{
	unsigned long hash, index, shift, hidx, slot;

1163 1164 1165
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1166 1167 1168 1169 1170
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1171
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1172
		ppc_md.hpte_invalidate(slot, vpn, psize, ssize, local);
1173
	} pte_iterate_hashed_end();
L
Linus Torvalds 已提交
1174 1175
}

1176
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1177
{
1178
	if (ppc_md.flush_hash_range)
1179
		ppc_md.flush_hash_range(number, local);
1180
	else {
L
Linus Torvalds 已提交
1181
		int i;
1182 1183
		struct ppc64_tlb_batch *batch =
			&__get_cpu_var(ppc64_tlb_batch);
L
Linus Torvalds 已提交
1184 1185

		for (i = 0; i < number; i++)
1186
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1187
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1188 1189 1190 1191 1192 1193 1194
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1195
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1196 1197
{
	if (user_mode(regs)) {
1198 1199 1200 1201 1202 1203 1204 1205
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
L
Linus Torvalds 已提交
1206
}
1207 1208 1209 1210

#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1211 1212
	unsigned long hash, hpteg;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1213
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1214
	unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
1215 1216
	int ret;

1217
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1218 1219
	hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

1220
	ret = ppc_md.hpte_insert(hpteg, vpn, __pa(vaddr),
P
Paul Mackerras 已提交
1221 1222
				 mode, HPTE_V_BOLTED,
				 mmu_linear_psize, mmu_kernel_ssize);
1223 1224 1225 1226 1227 1228 1229 1230 1231
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1232 1233
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1234
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1235

1236
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1237 1238 1239 1240 1241 1242 1243 1244 1245
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1246
	ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_kernel_ssize, 0);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
}

void kernel_map_pages(struct page *page, int numpages, int enable)
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287

void setup_initial_memory_limit(phys_addr_t first_memblock_base,
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}