hash_utils_64.c 42.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
36
#include <linux/context_tracking.h>
L
Linus Torvalds 已提交
37 38 39 40 41 42 43 44 45

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
46
#include <asm/prom.h>
L
Linus Torvalds 已提交
47 48 49 50 51 52 53
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
54
#include <asm/copro.h>
55
#include <asm/udbg.h>
56
#include <asm/code-patching.h>
57
#include <asm/fadump.h>
58
#include <asm/firmware.h>
59
#include <asm/tm.h>
60
#include <asm/trace.h>
L
Linus Torvalds 已提交
61 62 63 64 65 66 67

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

68 69 70 71 72 73 74 75
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
76
#define GB (1024L*MB)
77

L
Linus Torvalds 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

94 95
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
96
EXPORT_SYMBOL_GPL(mmu_psize_defs);
97

98
struct hash_pte *htab_address;
99
unsigned long htab_size_bytes;
100
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
101
EXPORT_SYMBOL_GPL(htab_hash_mask);
102
int mmu_linear_psize = MMU_PAGE_4K;
103
EXPORT_SYMBOL_GPL(mmu_linear_psize);
104
int mmu_virtual_psize = MMU_PAGE_4K;
105
int mmu_vmalloc_psize = MMU_PAGE_4K;
106 107 108
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
109
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
110
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
111
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
112
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
113
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
114
EXPORT_SYMBOL_GPL(mmu_slb_size);
115 116 117
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
118 119 120
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
121
static DEFINE_SPINLOCK(linear_map_hash_lock);
122
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
123

124 125 126
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
127

128 129
/* Pre-POWER4 CPUs (4k pages only)
 */
130
static struct mmu_psize_def mmu_psize_defaults_old[] = {
131 132 133
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
134
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
135 136 137 138 139 140 141 142 143
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
144
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
145 146 147
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
148
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
149 150 151 152 153 154
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
155 156
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
157 158 159 160 161
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

162
unsigned long htab_convert_pte_flags(unsigned long pteflags)
163
{
164
	unsigned long rflags = 0;
165 166 167 168

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
169
	/*
170
	 * PPP bits:
171
	 * Linux uses slb key 0 for kernel and 1 for user.
172 173 174
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
175
	 */
176 177 178 179 180 181 182
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
		if (!(pteflags & _PAGE_WRITE))
			rflags |= (HPTE_R_PP0 | 0x2);
	} else {
183 184 185
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
186 187
			rflags |= 0x1;
	}
188 189 190
	/*
	 * Always add "C" bit for perf. Memory coherence is always enabled
	 */
191 192 193 194 195 196 197 198 199 200 201 202
	rflags |=  HPTE_R_C | HPTE_R_M;
	/*
	 * Add in WIG bits
	 */
	if (pteflags & _PAGE_WRITETHRU)
		rflags |= HPTE_R_W;
	if (pteflags & _PAGE_NO_CACHE)
		rflags |= HPTE_R_I;
	if (pteflags & _PAGE_GUARDED)
		rflags |= HPTE_R_G;

	return rflags;
203
}
204 205

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
206
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
207
		      int psize, int ssize)
L
Linus Torvalds 已提交
208
{
209 210 211
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
212

213 214
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
215

216 217 218 219 220
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

221 222
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
223
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
224
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
225
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
226 227
		unsigned long tprot = prot;

228 229 230 231 232
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
233
		/* Make kernel text executable */
234
		if (overlaps_kernel_text(vaddr, vaddr + step))
235
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
236

237 238 239 240
		/* Make kvm guest trampolines executable */
		if (overlaps_kvm_tmp(vaddr, vaddr + step))
			tprot &= ~HPTE_R_N;

241 242 243 244 245 246 247 248 249 250 251 252 253 254
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

255
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
256 257
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

258
		BUG_ON(!ppc_md.hpte_insert);
259
		ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
260
					 HPTE_V_BOLTED, psize, psize, ssize);
261

262 263
		if (ret < 0)
			break;
264

265
#ifdef CONFIG_DEBUG_PAGEALLOC
266 267
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
268 269
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
270 271 272
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
273

274
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
275 276 277 278
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
279 280
	int rc;
	int ret = 0;
281 282 283 284

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

285 286
	if (!ppc_md.hpte_removebolted)
		return -ENODEV;
287

288 289 290 291 292 293 294 295 296
	for (vaddr = vstart; vaddr < vend; vaddr += step) {
		rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
297

298
	return ret;
299 300
}

P
Paul Mackerras 已提交
301 302 303 304
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
305 306 307
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
308 309 310 311 312

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

313
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
314 315 316
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
317
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
318
			DBG("1T segment support detected\n");
319
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
320
			return 1;
P
Paul Mackerras 已提交
321 322
		}
	}
323
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
324 325 326 327 328 329 330 331
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

356 357 358 359
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
360 361 362
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
363 364 365 366 367

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

368
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
417
				continue;
418 419 420 421 422 423 424 425 426 427

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
428
		}
429
	}
430 431

	return 1;
432 433
}

434
#ifdef CONFIG_HUGETLB_PAGE
435 436 437 438 439 440
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
441 442 443
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
444 445 446 447 448 449 450 451 452 453 454 455 456
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
457
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
458 459 460
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
461 462
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
463 464 465 466 467
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
468 469
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
470 471
		add_gpage(phys_addr, block_size, expected_pages);
	}
472 473
	return 0;
}
474
#endif /* CONFIG_HUGETLB_PAGE */
475

476 477 478 479 480 481 482 483
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
	return !cpu_has_feature(CPU_FTR_ARCH_207S);
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

502 503 504 505
static void __init htab_init_page_sizes(void)
{
	int rc;

506 507 508
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
524
	if (mmu_has_feature(MMU_FTR_16M_PAGE))
525 526
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
527 528 529 530 531 532 533 534 535 536 537
found:
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
		if (mmu_psize_defs[MMU_PAGE_16M].shift)
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
538

539
#ifdef CONFIG_PPC_64K_PAGES
540 541
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
542 543 544 545 546 547
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
548
	 */
549
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
550
		mmu_virtual_psize = MMU_PAGE_64K;
551
		mmu_vmalloc_psize = MMU_PAGE_64K;
552 553
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
554
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
555
			/*
556 557 558
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
559
			 */
560
			if (!might_have_hea() || !machine_is(pseries))
561 562
				mmu_io_psize = MMU_PAGE_64K;
		} else
563 564
			mmu_ci_restrictions = 1;
	}
565
#endif /* CONFIG_PPC_64K_PAGES */
566

567 568 569 570 571
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
572
	    memblock_phys_mem_size() >= 0x40000000)
573 574 575 576 577 578 579
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

580
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
581 582 583 584 585
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
586
	       mmu_psize_defs[mmu_linear_psize].shift,
587
	       mmu_psize_defs[mmu_virtual_psize].shift,
588 589 590 591 592
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
593 594

#ifdef CONFIG_HUGETLB_PAGE
595 596
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
597 598 599 600 601 602 603
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
604 605
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
606 607 608 609 610

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

611
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
612 613
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
614
		ppc64_pft_size = be32_to_cpu(prop[1]);
615
		return 1;
L
Linus Torvalds 已提交
616
	}
617
	return 0;
L
Linus Torvalds 已提交
618 619
}

620
unsigned htab_shift_for_mem_size(unsigned long mem_size)
621
{
622 623 624 625 626 627 628
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
629

630 631
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
632

633 634 635 636 637 638 639 640 641
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
642
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
643
	 * retrieve it from the device-tree. If it's not there neither, we
644
	 * calculate it now based on the total RAM size
645
	 */
646 647
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
648 649 650
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

651
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
652 653
}

654
#ifdef CONFIG_MEMORY_HOTPLUG
655
int create_section_mapping(unsigned long start, unsigned long end)
656
{
657 658 659 660 661 662 663 664 665 666
	int rc = htab_bolt_mapping(start, end, __pa(start),
				   pgprot_val(PAGE_KERNEL), mmu_linear_psize,
				   mmu_kernel_ssize);

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
667
}
668

669
int remove_section_mapping(unsigned long start, unsigned long end)
670
{
671 672 673 674
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
	WARN_ON(rc < 0);
	return rc;
675
}
676 677
#endif /* CONFIG_MEMORY_HOTPLUG */

678
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
679
{
680
	unsigned long table;
L
Linus Torvalds 已提交
681
	unsigned long pteg_count;
682
	unsigned long prot;
683
	unsigned long base = 0, size = 0, limit;
684
	struct memblock_region *reg;
685

L
Linus Torvalds 已提交
686 687
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
688 689 690
	/* Initialize segment sizes */
	htab_init_seg_sizes();

691 692 693
	/* Initialize page sizes */
	htab_init_page_sizes();

694
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
695 696 697 698 699
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
700 701 702 703
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
704
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
705 706 707 708
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

709
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
710 711 712
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
713 714 715 716 717 718 719 720 721 722
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
		if (is_fadump_active() && ppc_md.hpte_clear_all)
			ppc_md.hpte_clear_all();
#endif
L
Linus Torvalds 已提交
723 724
	} else {
		/* Find storage for the HPT.  Must be contiguous in
725
		 * the absolute address space. On cell we want it to be
726
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
727
		 */
728
		if (machine_is(cell))
729
			limit = 0x80000000;
730
		else
731
			limit = MEMBLOCK_ALLOC_ANYWHERE;
732

Y
Yinghai Lu 已提交
733
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
734 735 736 737

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

738
		htab_address = __va(table);
L
Linus Torvalds 已提交
739 740 741 742 743 744

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
745 746 747

		/* Set SDR1 */
		mtspr(SPRN_SDR1, _SDR1);
L
Linus Torvalds 已提交
748 749
	}

750
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
751

752
#ifdef CONFIG_DEBUG_PAGEALLOC
753 754 755 756 757 758
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
		linear_map_hash_slots = __va(memblock_alloc_base(
				linear_map_hash_count, 1, ppc64_rma_size));
		memset(linear_map_hash_slots, 0, linear_map_hash_count);
	}
759 760
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
761 762 763 764 765 766
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
767 768 769
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
770

771
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
772
		    base, size, prot);
L
Linus Torvalds 已提交
773 774 775

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
776
		 * in such a way that it will not cross two memblock regions and
777 778 779 780
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
781 782 783 784 785
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
786
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
787
			if (base != dart_tablebase)
788
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
789
							__pa(base), prot,
P
Paul Mackerras 已提交
790 791
							mmu_linear_psize,
							mmu_kernel_ssize));
792
			if ((base + size) > dart_table_end)
793
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
794 795
							base + size,
							__pa(dart_table_end),
796
							 prot,
P
Paul Mackerras 已提交
797 798
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
799 800 801
			continue;
		}
#endif /* CONFIG_U3_DART */
802
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
803
				prot, mmu_linear_psize, mmu_kernel_ssize));
804 805
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
806 807 808 809 810 811 812 813 814

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
815 816
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
817 818 819 820

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

821
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
822
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
823
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
824 825
	}

826

L
Linus Torvalds 已提交
827 828 829 830 831
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

832
void __init early_init_mmu(void)
833
{
834
	/* Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
835 836
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
837 838 839
	 */
	htab_initialize();

M
Michael Ellerman 已提交
840
	/* Initialize SLB management */
M
Michael Ellerman 已提交
841
	slb_initialize();
842 843 844
}

#ifdef CONFIG_SMP
845
void early_init_mmu_secondary(void)
846 847
{
	/* Initialize hash table for that CPU */
848
	if (!firmware_has_feature(FW_FEATURE_LPAR))
849
		mtspr(SPRN_SDR1, _SDR1);
850

M
Michael Ellerman 已提交
851
	/* Initialize SLB */
M
Michael Ellerman 已提交
852
	slb_initialize();
853
}
854
#endif /* CONFIG_SMP */
855

L
Linus Torvalds 已提交
856 857 858 859 860 861 862
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

863 864 865
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
866 867 868 869 870
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
871
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
872 873
			set_bit(PG_arch_1, &page->flags);
		} else
874
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
875 876 877 878
	}
	return pp;
}

879
#ifdef CONFIG_PPC_MM_SLICES
880
static unsigned int get_paca_psize(unsigned long addr)
881
{
882 883 884
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
885 886

	if (addr < SLICE_LOW_TOP) {
887
		lpsizes = get_paca()->mm_ctx_low_slices_psize;
888
		index = GET_LOW_SLICE_INDEX(addr);
889
		return (lpsizes >> (index * 4)) & 0xF;
890
	}
891
	hpsizes = get_paca()->mm_ctx_high_slices_psize;
892 893 894
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
895 896 897 898 899
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
900
	return get_paca()->mm_ctx_user_psize;
901 902 903
}
#endif

904 905 906 907 908
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
909
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
910
{
911
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
912
		return;
913
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
914
	copro_flush_all_slbs(mm);
I
Ian Munsie 已提交
915
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
916 917

		copy_mm_to_paca(&mm->context);
918 919
		slb_flush_and_rebolt();
	}
920
}
921
#endif /* CONFIG_PPC_64K_PAGES */
922

923 924 925 926 927 928
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
929
 * _PAGE_RWX: no access.
930
 */
931
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
932
{
933
	struct subpage_prot_table *spt = &mm->context.spt;
934 935 936 937 938
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
939
	if (ea < 0x100000000UL) {
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

955 956 957 958 959 960 961
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
962 963 964 965
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
966
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
967 968 969 970 971
{
	return 0;
}
#endif

972 973
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
974
			int ssize, int psize, int lpsize, unsigned long pte)
975 976 977 978 979
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
980 981
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
982 983
}

984 985 986 987 988
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
989
			copy_mm_to_paca(&mm->context);
990 991 992 993 994 995 996 997 998 999
			slb_flush_and_rebolt();
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

L
Linus Torvalds 已提交
1000 1001 1002 1003
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1004
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1005
 */
1006 1007 1008
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1009
{
1010
	bool is_thp;
1011
	enum ctx_state prev_state = exception_enter();
1012
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1013 1014
	unsigned long vsid;
	pte_t *ptep;
1015
	unsigned hugeshift;
1016
	const struct cpumask *tmp;
1017
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1018
	int psize, ssize;
L
Linus Torvalds 已提交
1019

1020 1021
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1022
	trace_hash_fault(ea, access, trap);
1023

1024
	/* Get region & vsid */
L
Linus Torvalds 已提交
1025 1026 1027
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
1028 1029
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1030 1031
			rc = 1;
			goto bail;
1032
		}
1033
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1034 1035
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
1036 1037
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1038
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1039 1040 1041 1042
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
1043
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
1044 1045 1046 1047 1048
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
1049 1050
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1051
	}
1052
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1053

1054 1055 1056
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1057 1058
		rc = 1;
		goto bail;
1059
	}
1060
	/* Get pgdir */
L
Linus Torvalds 已提交
1061
	pgdir = mm->pgd;
1062 1063 1064 1065
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1066

1067
	/* Check CPU locality */
1068 1069
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
1070
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1071

1072
#ifndef CONFIG_PPC_64K_PAGES
1073 1074 1075 1076 1077 1078
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1079 1080 1081 1082 1083
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1084
	/* Get PTE and page size from page tables */
1085
	ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
1086 1087
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1088 1089
		rc = 1;
		goto bail;
1090 1091
	}

1092 1093 1094 1095 1096 1097
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1098
	if (!check_pte_access(access, pte_val(*ptep))) {
1099
		DBG_LOW(" no access !\n");
1100 1101
		rc = 1;
		goto bail;
1102 1103
	}

1104
	if (hugeshift) {
1105
		if (is_thp)
1106
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1107
					     trap, flags, ssize, psize);
1108 1109 1110
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1111
					      flags, ssize, hugeshift, psize);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
I
Ian Munsie 已提交
1122 1123
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);
1124

1125 1126
		goto bail;
	}
1127

1128 1129 1130 1131 1132 1133 1134
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1135
#ifdef CONFIG_PPC_64K_PAGES
1136
	/* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
1137
	if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1138 1139 1140 1141
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
	    (pte_val(*ptep) & _PAGE_NO_CACHE)) {
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1160
			copro_flush_all_slbs(mm);
1161
		}
1162
	}
1163

1164 1165
#endif /* CONFIG_PPC_64K_PAGES */

I
Ian Munsie 已提交
1166 1167
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);
1168

1169
#ifdef CONFIG_PPC_64K_PAGES
1170
	if (psize == MMU_PAGE_64K)
1171 1172
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1173
	else
1174
#endif /* CONFIG_PPC_64K_PAGES */
1175
	{
1176
		int spp = subpage_protection(mm, ea);
1177 1178 1179 1180
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1181
					    flags, ssize, spp);
1182
	}
1183

1184 1185 1186 1187 1188
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1189
				   psize, pte_val(*ptep));
1190 1191 1192 1193 1194 1195 1196
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1197 1198 1199

bail:
	exception_exit(prev_state);
1200
	return rc;
L
Linus Torvalds 已提交
1201
}
I
Ian Munsie 已提交
1202 1203
EXPORT_SYMBOL_GPL(hash_page_mm);

1204 1205
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1206
{
1207
	unsigned long flags = 0;
I
Ian Munsie 已提交
1208 1209 1210 1211 1212
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

1213 1214 1215 1216
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1217
}
1218
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1219

1220 1221 1222
int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
		unsigned long dsisr)
{
1223
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	unsigned long flags = 0;
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1234
		access |= _PAGE_WRITE;
1235
	/*
1236 1237 1238 1239 1240 1241
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1242
	 */
1243
	access |= _PAGE_PRIVILEGED;
1244
	if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1245
		access &= ~_PAGE_PRIVILEGED;
1246 1247 1248 1249 1250 1251 1252

	if (trap == 0x400)
		access |= _PAGE_EXEC;

	return hash_page_mm(mm, ea, access, trap, flags);
}

1253 1254
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1255
{
1256
	int hugepage_shift;
1257
	unsigned long vsid;
1258
	pgd_t *pgdir;
1259 1260
	pte_t *ptep;
	unsigned long flags;
1261
	int rc, ssize, update_flags = 0;
1262

1263 1264 1265 1266
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1267
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1268
		return;
1269
#endif
1270 1271 1272

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1273

1274
	/* Get Linux PTE if available */
1275 1276 1277
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

	/* Get VSID */
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
	if (!vsid)
		return;
	/*
	 * Hash doesn't like irqs. Walking linux page table with irq disabled
	 * saves us from holding multiple locks.
	 */
	local_irq_save(flags);

1290 1291 1292 1293
	/*
	 * THP pages use update_mmu_cache_pmd. We don't do
	 * hash preload there. Hence can ignore THP here
	 */
1294
	ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
1295
	if (!ptep)
1296
		goto out_exit;
1297

1298
	WARN_ON(hugepage_shift);
1299 1300 1301 1302 1303 1304 1305 1306
#ifdef CONFIG_PPC_64K_PAGES
	/* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
	if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
1307
		goto out_exit;
1308 1309
#endif /* CONFIG_PPC_64K_PAGES */

1310
	/* Is that local to this CPU ? */
1311
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1312
		update_flags |= HPTE_LOCAL_UPDATE;
1313 1314

	/* Hash it in */
1315
#ifdef CONFIG_PPC_64K_PAGES
1316
	if (mm->context.user_psize == MMU_PAGE_64K)
1317 1318
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1319
	else
1320
#endif /* CONFIG_PPC_64K_PAGES */
1321 1322
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1323 1324 1325 1326 1327 1328

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1329 1330 1331
				   mm->context.user_psize,
				   mm->context.user_psize,
				   pte_val(*ptep));
1332
out_exit:
1333 1334 1335
	local_irq_restore(flags);
}

1336 1337 1338
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1339
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1340
		     unsigned long flags)
1341 1342
{
	unsigned long hash, index, shift, hidx, slot;
1343
	int local = flags & HPTE_LOCAL_UPDATE;
1344

1345 1346 1347
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1348 1349 1350 1351 1352
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1353
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1354 1355 1356 1357 1358
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
		ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
1359
	} pte_iterate_hashed_end();
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369

#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
1370
	    current->thread.regs &&
1371 1372 1373 1374 1375
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
#endif
L
Linus Torvalds 已提交
1376 1377
}

1378 1379
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1380 1381
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1382 1383 1384 1385 1386
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1387
	int local = flags & HPTE_LOCAL_UPDATE;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
	 * split_huge_page_pmd
	 */
	if (!hpte_slot_array)
		return;

1399 1400 1401 1402 1403
	if (ppc_md.hugepage_invalidate) {
		ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
					   psize, ssize, local);
		goto tm_abort;
	}
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
		ppc_md.hpte_invalidate(slot, vpn, psize,
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
				       MMU_PAGE_16M, ssize, local);
	}
tm_abort:
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
	    current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
1445
	}
1446
#endif
1447
	return;
1448 1449 1450
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1451
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1452
{
1453
	if (ppc_md.flush_hash_range)
1454
		ppc_md.flush_hash_range(number, local);
1455
	else {
L
Linus Torvalds 已提交
1456
		int i;
1457
		struct ppc64_tlb_batch *batch =
1458
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1459 1460

		for (i = 0; i < number; i++)
1461
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1462
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1463 1464 1465 1466 1467 1468 1469
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1470
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1471
{
1472 1473
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1474
	if (user_mode(regs)) {
1475 1476 1477 1478 1479 1480 1481 1482
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1483 1484

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1485
}
1486

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
	hpte_group = ((hash & htab_hash_mask) *
		       HPTES_PER_GROUP) & ~0x7UL;

	/* Insert into the hash table, primary slot */
	slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1500
				  psize, psize, ssize);
1501 1502 1503 1504 1505 1506 1507

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
		hpte_group = ((~hash & htab_hash_mask) *
			      HPTES_PER_GROUP) & ~0x7UL;
		slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
					  vflags | HPTE_V_SECONDARY,
1508
					  psize, psize, ssize);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
		if (slot == -1) {
			if (mftb() & 0x1)
				hpte_group = ((hash & htab_hash_mask) *
					      HPTES_PER_GROUP)&~0x7UL;

			ppc_md.hpte_remove(hpte_group);
			goto repeat;
		}
	}

	return slot;
}

1522 1523 1524
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1525
	unsigned long hash;
P
Paul Mackerras 已提交
1526
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1527
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1528
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
1529
	long ret;
1530

1531
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1532

1533 1534 1535
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1536 1537 1538 1539 1540

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1541 1542 1543 1544 1545 1546 1547 1548 1549
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1550 1551
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1552
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1553

1554
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1555 1556 1557 1558 1559 1560 1561 1562 1563
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1564 1565
	ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
			       mmu_kernel_ssize, 0);
1566 1567
}

1568
void __kernel_map_pages(struct page *page, int numpages, int enable)
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606

void setup_initial_memory_limit(phys_addr_t first_memblock_base,
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}