hash_utils_64.c 37.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
36
#include <linux/context_tracking.h>
L
Linus Torvalds 已提交
37 38 39 40 41 42 43 44 45

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
46
#include <asm/prom.h>
L
Linus Torvalds 已提交
47 48 49 50 51 52 53
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
54
#include <asm/spu.h>
55
#include <asm/udbg.h>
56
#include <asm/code-patching.h>
57
#include <asm/fadump.h>
58
#include <asm/firmware.h>
59
#include <asm/tm.h>
L
Linus Torvalds 已提交
60 61 62 63 64 65 66

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

67 68 69 70 71 72 73 74
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
75
#define GB (1024L*MB)
76

L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

93 94 95
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];

96
struct hash_pte *htab_address;
97
unsigned long htab_size_bytes;
98
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
99
EXPORT_SYMBOL_GPL(htab_hash_mask);
100 101
int mmu_linear_psize = MMU_PAGE_4K;
int mmu_virtual_psize = MMU_PAGE_4K;
102
int mmu_vmalloc_psize = MMU_PAGE_4K;
103 104 105
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
106
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
107 108
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
109
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
110
EXPORT_SYMBOL_GPL(mmu_slb_size);
111 112 113
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
114 115 116
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
117
static DEFINE_SPINLOCK(linear_map_hash_lock);
118
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
119

120 121 122
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
123

124 125
/* Pre-POWER4 CPUs (4k pages only)
 */
126
static struct mmu_psize_def mmu_psize_defaults_old[] = {
127 128 129
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
130
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
131 132 133 134 135 136 137 138 139
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
140
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
141 142 143
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
144
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
145 146 147 148 149 150
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
151 152
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
153 154 155 156 157
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static unsigned long htab_convert_pte_flags(unsigned long pteflags)
{
	unsigned long rflags = pteflags & 0x1fa;

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;

	/* PP bits. PAGE_USER is already PP bit 0x2, so we only
	 * need to add in 0x1 if it's a read-only user page
	 */
	if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
					 (pteflags & _PAGE_DIRTY)))
		rflags |= 1;

	/* Always add C */
	return rflags | HPTE_R_C;
}
176 177

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
178
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
179
		      int psize, int ssize)
L
Linus Torvalds 已提交
180
{
181 182 183
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
184

185 186
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
187

188 189 190 191 192
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

193 194
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
195
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
196
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
197
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
198 199
		unsigned long tprot = prot;

200 201 202 203 204
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
205
		/* Make kernel text executable */
206
		if (overlaps_kernel_text(vaddr, vaddr + step))
207
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
208

209
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
210 211
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

212
		BUG_ON(!ppc_md.hpte_insert);
213
		ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
214
					 HPTE_V_BOLTED, psize, psize, ssize);
215

216 217
		if (ret < 0)
			break;
218 219 220 221
#ifdef CONFIG_DEBUG_PAGEALLOC
		if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
222 223 224
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
225

226
#ifdef CONFIG_MEMORY_HOTPLUG
227
static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
228 229 230 231 232 233 234 235 236
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

	if (!ppc_md.hpte_removebolted) {
237 238 239
		printk(KERN_WARNING "Platform doesn't implement "
				"hpte_removebolted\n");
		return -EINVAL;
240 241 242 243
	}

	for (vaddr = vstart; vaddr < vend; vaddr += step)
		ppc_md.hpte_removebolted(vaddr, psize, ssize);
244 245

	return 0;
246
}
247
#endif /* CONFIG_MEMORY_HOTPLUG */
248

P
Paul Mackerras 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
					  &size);
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
		if (prop[0] == 40) {
			DBG("1T segment support detected\n");
268
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
269
			return 1;
P
Paul Mackerras 已提交
270 271
		}
	}
272
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
273 274 275 276 277 278 279 280
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node,
					  "ibm,segment-page-sizes", &size);
	if (prop != NULL) {
320
		pr_info("Page sizes from device-tree:\n");
321
		size /= 4;
322
		cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
323
		while(size > 0) {
324
			unsigned int base_shift = prop[0];
325 326 327
			unsigned int slbenc = prop[1];
			unsigned int lpnum = prop[2];
			struct mmu_psize_def *def;
328
			int idx, base_idx;
329 330

			size -= 3; prop += 3;
331 332 333 334 335 336 337
			base_idx = get_idx_from_shift(base_shift);
			if (base_idx < 0) {
				/*
				 * skip the pte encoding also
				 */
				prop += lpnum * 2; size -= lpnum * 2;
				continue;
338
			}
339 340
			def = &mmu_psize_defs[base_idx];
			if (base_idx == MMU_PAGE_16M)
341
				cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
342 343 344

			def->shift = base_shift;
			if (base_shift <= 23)
345 346
				def->avpnm = 0;
			else
347
				def->avpnm = (1 << (base_shift - 23)) - 1;
348
			def->sllp = slbenc;
349 350
			/*
			 * We don't know for sure what's up with tlbiel, so
351 352
			 * for now we only set it for 4K and 64K pages
			 */
353
			if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
354 355 356 357
				def->tlbiel = 1;
			else
				def->tlbiel = 0;

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
			while (size > 0 && lpnum) {
				unsigned int shift = prop[0];
				int penc  = prop[1];

				prop += 2; size -= 2;
				lpnum--;

				idx = get_idx_from_shift(shift);
				if (idx < 0)
					continue;

				if (penc == -1)
					pr_err("Invalid penc for base_shift=%d "
					       "shift=%d\n", base_shift, shift);

				def->penc[idx] = penc;
374 375 376 377
				pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
					" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
					base_shift, shift, def->sllp,
					def->avpnm, def->tlbiel, def->penc[idx]);
378
			}
L
Linus Torvalds 已提交
379
		}
380 381 382 383 384
		return 1;
	}
	return 0;
}

385
#ifdef CONFIG_HUGETLB_PAGE
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	unsigned long *addr_prop;
	u32 *page_count_prop;
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
	expected_pages = (1 << page_count_prop[0]);
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
	phys_addr = addr_prop[0];
	block_size = addr_prop[1];
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
419 420
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
421 422
		add_gpage(phys_addr, block_size, expected_pages);
	}
423 424
	return 0;
}
425
#endif /* CONFIG_HUGETLB_PAGE */
426

427 428 429 430 431 432 433 434
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

435 436 437 438
static void __init htab_init_page_sizes(void)
{
	int rc;

439 440 441
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
457
	if (mmu_has_feature(MMU_FTR_16M_PAGE))
458 459 460
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
 found:
461
#ifndef CONFIG_DEBUG_PAGEALLOC
462 463 464 465 466 467 468 469
	/*
	 * Pick a size for the linear mapping. Currently, we only support
	 * 16M, 1M and 4K which is the default
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift)
		mmu_linear_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_1M].shift)
		mmu_linear_psize = MMU_PAGE_1M;
470
#endif /* CONFIG_DEBUG_PAGEALLOC */
471

472
#ifdef CONFIG_PPC_64K_PAGES
473 474
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
475 476 477 478 479 480
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
481
	 */
482
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
483
		mmu_virtual_psize = MMU_PAGE_64K;
484
		mmu_vmalloc_psize = MMU_PAGE_64K;
485 486
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
487
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
488 489 490 491 492 493 494
			/*
			 * Don't use 64k pages for ioremap on pSeries, since
			 * that would stop us accessing the HEA ethernet.
			 */
			if (!machine_is(pseries))
				mmu_io_psize = MMU_PAGE_64K;
		} else
495 496
			mmu_ci_restrictions = 1;
	}
497
#endif /* CONFIG_PPC_64K_PAGES */
498

499 500 501 502 503
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
504
	    memblock_phys_mem_size() >= 0x40000000)
505 506 507 508 509 510 511
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

512
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
513 514 515 516 517
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
518
	       mmu_psize_defs[mmu_linear_psize].shift,
519
	       mmu_psize_defs[mmu_virtual_psize].shift,
520 521 522 523 524
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
525 526

#ifdef CONFIG_HUGETLB_PAGE
527 528
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
		ppc64_pft_size = prop[1];
		return 1;
L
Linus Torvalds 已提交
548
	}
549
	return 0;
L
Linus Torvalds 已提交
550 551
}

552
static unsigned long __init htab_get_table_size(void)
553
{
554
	unsigned long mem_size, rnd_mem_size, pteg_count, psize;
555

556
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
557
	 * retrieve it from the device-tree. If it's not there neither, we
558
	 * calculate it now based on the total RAM size
559
	 */
560 561
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
562 563 564 565
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

	/* round mem_size up to next power of 2 */
Y
Yinghai Lu 已提交
566
	mem_size = memblock_phys_mem_size();
567 568
	rnd_mem_size = 1UL << __ilog2(mem_size);
	if (rnd_mem_size < mem_size)
569 570 571
		rnd_mem_size <<= 1;

	/* # pages / 2 */
572 573
	psize = mmu_psize_defs[mmu_virtual_psize].shift;
	pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
574 575 576 577

	return pteg_count << 7;
}

578
#ifdef CONFIG_MEMORY_HOTPLUG
579
int create_section_mapping(unsigned long start, unsigned long end)
580
{
581
	return htab_bolt_mapping(start, end, __pa(start),
582
				 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
583
				 mmu_kernel_ssize);
584
}
585

586
int remove_section_mapping(unsigned long start, unsigned long end)
587
{
588 589
	return htab_remove_mapping(start, end, mmu_linear_psize,
			mmu_kernel_ssize);
590
}
591 592
#endif /* CONFIG_MEMORY_HOTPLUG */

593
#define FUNCTION_TEXT(A)	((*(unsigned long *)(A)))
594 595 596 597 598 599 600 601

static void __init htab_finish_init(void)
{
	extern unsigned int *htab_call_hpte_insert1;
	extern unsigned int *htab_call_hpte_insert2;
	extern unsigned int *htab_call_hpte_remove;
	extern unsigned int *htab_call_hpte_updatepp;

602
#ifdef CONFIG_PPC_HAS_HASH_64K
603 604 605 606 607
	extern unsigned int *ht64_call_hpte_insert1;
	extern unsigned int *ht64_call_hpte_insert2;
	extern unsigned int *ht64_call_hpte_remove;
	extern unsigned int *ht64_call_hpte_updatepp;

608 609 610 611 612 613 614 615 616 617 618 619 620
	patch_branch(ht64_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);

J
Jon Tollefson 已提交
621
#endif /* CONFIG_PPC_HAS_HASH_64K */
622

623 624 625 626 627 628 629 630 631 632 633 634
	patch_branch(htab_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);
635 636
}

637
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
638
{
639
	unsigned long table;
L
Linus Torvalds 已提交
640
	unsigned long pteg_count;
641
	unsigned long prot;
642
	unsigned long base = 0, size = 0, limit;
643
	struct memblock_region *reg;
644

L
Linus Torvalds 已提交
645 646
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
647 648 649
	/* Initialize segment sizes */
	htab_init_seg_sizes();

650 651 652
	/* Initialize page sizes */
	htab_init_page_sizes();

653
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
654 655 656 657 658
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
659 660 661 662
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
663
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
664 665 666 667
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

668
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
669 670 671
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
672 673 674 675 676 677 678 679 680 681
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
		if (is_fadump_active() && ppc_md.hpte_clear_all)
			ppc_md.hpte_clear_all();
#endif
L
Linus Torvalds 已提交
682 683
	} else {
		/* Find storage for the HPT.  Must be contiguous in
684
		 * the absolute address space. On cell we want it to be
685
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
686
		 */
687
		if (machine_is(cell))
688
			limit = 0x80000000;
689
		else
690
			limit = MEMBLOCK_ALLOC_ANYWHERE;
691

Y
Yinghai Lu 已提交
692
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
693 694 695 696

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

697
		htab_address = __va(table);
L
Linus Torvalds 已提交
698 699 700 701 702 703

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
704 705 706

		/* Set SDR1 */
		mtspr(SPRN_SDR1, _SDR1);
L
Linus Torvalds 已提交
707 708
	}

709
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
710

711
#ifdef CONFIG_DEBUG_PAGEALLOC
Y
Yinghai Lu 已提交
712 713
	linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
	linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
714
						    1, ppc64_rma_size));
715 716 717
	memset(linear_map_hash_slots, 0, linear_map_hash_count);
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
718 719 720 721 722 723
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
724 725 726
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
727

728
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
729
		    base, size, prot);
L
Linus Torvalds 已提交
730 731 732

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
733
		 * in such a way that it will not cross two memblock regions and
734 735 736 737
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
738 739 740 741 742
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
743
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
744
			if (base != dart_tablebase)
745
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
746
							__pa(base), prot,
P
Paul Mackerras 已提交
747 748
							mmu_linear_psize,
							mmu_kernel_ssize));
749
			if ((base + size) > dart_table_end)
750
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
751 752
							base + size,
							__pa(dart_table_end),
753
							 prot,
P
Paul Mackerras 已提交
754 755
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
756 757 758
			continue;
		}
#endif /* CONFIG_U3_DART */
759
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
760
				prot, mmu_linear_psize, mmu_kernel_ssize));
761 762
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
763 764 765 766 767 768 769 770 771

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
772 773
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
774 775 776 777

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

778
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
779
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
780
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
781 782
	}

783 784
	htab_finish_init();

L
Linus Torvalds 已提交
785 786 787 788 789
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

790
void __init early_init_mmu(void)
791
{
792 793 794 795 796 797 798 799 800 801
	/* Setup initial STAB address in the PACA */
	get_paca()->stab_real = __pa((u64)&initial_stab);
	get_paca()->stab_addr = (u64)&initial_stab;

	/* Initialize the MMU Hash table and create the linear mapping
	 * of memory. Has to be done before stab/slb initialization as
	 * this is currently where the page size encoding is obtained
	 */
	htab_initialize();

802
	/* Initialize stab / SLB management */
803
	if (mmu_has_feature(MMU_FTR_SLB))
804
		slb_initialize();
805 806
	else
		stab_initialize(get_paca()->stab_real);
807 808 809
}

#ifdef CONFIG_SMP
810
void __cpuinit early_init_mmu_secondary(void)
811 812
{
	/* Initialize hash table for that CPU */
813
	if (!firmware_has_feature(FW_FEATURE_LPAR))
814
		mtspr(SPRN_SDR1, _SDR1);
815 816

	/* Initialize STAB/SLB. We use a virtual address as it works
817
	 * in real mode on pSeries.
818
	 */
819
	if (mmu_has_feature(MMU_FTR_SLB))
820 821 822
		slb_initialize();
	else
		stab_initialize(get_paca()->stab_addr);
823
}
824
#endif /* CONFIG_SMP */
825

L
Linus Torvalds 已提交
826 827 828 829 830 831 832
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

833 834 835
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
836 837 838 839 840
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
841
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
842 843
			set_bit(PG_arch_1, &page->flags);
		} else
844
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
845 846 847 848
	}
	return pp;
}

849 850 851
#ifdef CONFIG_PPC_MM_SLICES
unsigned int get_paca_psize(unsigned long addr)
{
852 853 854
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
855 856

	if (addr < SLICE_LOW_TOP) {
857
		lpsizes = get_paca()->context.low_slices_psize;
858
		index = GET_LOW_SLICE_INDEX(addr);
859
		return (lpsizes >> (index * 4)) & 0xF;
860
	}
861 862 863 864
	hpsizes = get_paca()->context.high_slices_psize;
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
865 866 867 868 869 870 871 872 873
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
	return get_paca()->context.user_psize;
}
#endif

874 875 876 877 878
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
879
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
880
{
881
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
882
		return;
883
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
884
#ifdef CONFIG_SPU_BASE
885 886
	spu_flush_all_slbs(mm);
#endif
887
	if (get_paca_psize(addr) != MMU_PAGE_4K) {
888 889 890
		get_paca()->context = mm->context;
		slb_flush_and_rebolt();
	}
891
}
892
#endif /* CONFIG_PPC_64K_PAGES */
893

894 895 896 897 898 899 900 901
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
 */
902
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
903
{
904
	struct subpage_prot_table *spt = &mm->context.spt;
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
	if (ea < 0x100000000) {
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

	/* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
	spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
932
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
933 934 935 936 937
{
	return 0;
}
#endif

938 939
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
940
			int ssize, int psize, int lpsize, unsigned long pte)
941 942 943 944 945
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
946 947
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
948 949
}

L
Linus Torvalds 已提交
950 951 952 953
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
954
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
955 956 957
 */
int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
{
958
	enum ctx_state prev_state = exception_enter();
959
	pgd_t *pgdir;
L
Linus Torvalds 已提交
960 961 962
	unsigned long vsid;
	struct mm_struct *mm;
	pte_t *ptep;
963
	unsigned hugeshift;
964
	const struct cpumask *tmp;
965
	int rc, user_region = 0, local = 0;
P
Paul Mackerras 已提交
966
	int psize, ssize;
L
Linus Torvalds 已提交
967

968 969
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
970

971
	/* Get region & vsid */
L
Linus Torvalds 已提交
972 973 974 975
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
		mm = current->mm;
976 977
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
978 979
			rc = 1;
			goto bail;
980
		}
981
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
982 983
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
984 985 986
		break;
	case VMALLOC_REGION_ID:
		mm = &init_mm;
P
Paul Mackerras 已提交
987
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
988 989 990 991
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
992
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
993 994 995 996 997
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
998 999
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1000
	}
1001
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1002

1003 1004 1005
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1006 1007
		rc = 1;
		goto bail;
1008
	}
1009
	/* Get pgdir */
L
Linus Torvalds 已提交
1010
	pgdir = mm->pgd;
1011 1012 1013 1014
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1015

1016
	/* Check CPU locality */
1017 1018
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
L
Linus Torvalds 已提交
1019 1020
		local = 1;

1021
#ifndef CONFIG_PPC_64K_PAGES
1022 1023 1024 1025 1026 1027
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1028 1029 1030 1031 1032
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1033
	/* Get PTE and page size from page tables */
1034
	ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
1035 1036
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1037 1038
		rc = 1;
		goto bail;
1039 1040
	}

1041 1042 1043 1044 1045 1046 1047 1048
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
	if (access & ~pte_val(*ptep)) {
		DBG_LOW(" no access !\n");
1049 1050
		rc = 1;
		goto bail;
1051 1052
	}

1053
	if (hugeshift) {
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		if (pmd_trans_huge(*(pmd_t *)ptep))
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
					     trap, local, ssize, psize);
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
					      local, ssize, hugeshift, psize);
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
1071 1072
		goto bail;
	}
1073

1074 1075 1076 1077 1078 1079 1080
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1081
#ifdef CONFIG_PPC_64K_PAGES
1082
	/* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
1083
	if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1084 1085 1086 1087
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
	    (pte_val(*ptep) & _PAGE_NO_CACHE)) {
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1106
#ifdef CONFIG_SPU_BASE
1107 1108
			spu_flush_all_slbs(mm);
#endif
1109
		}
1110 1111
	}
	if (user_region) {
1112
		if (psize != get_paca_psize(ea)) {
1113
			get_paca()->context = mm->context;
1114 1115
			slb_flush_and_rebolt();
		}
1116 1117 1118 1119
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
1120
		slb_vmalloc_update();
1121
	}
1122
#endif /* CONFIG_PPC_64K_PAGES */
1123

1124
#ifdef CONFIG_PPC_HAS_HASH_64K
1125
	if (psize == MMU_PAGE_64K)
P
Paul Mackerras 已提交
1126
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
1127
	else
1128
#endif /* CONFIG_PPC_HAS_HASH_64K */
1129
	{
1130
		int spp = subpage_protection(mm, ea);
1131 1132 1133 1134 1135 1136
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
					    local, ssize, spp);
	}
1137

1138 1139 1140 1141 1142
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1143
				   psize, pte_val(*ptep));
1144 1145 1146 1147 1148 1149 1150
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1151 1152 1153

bail:
	exception_exit(prev_state);
1154
	return rc;
L
Linus Torvalds 已提交
1155
}
1156
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1157

1158 1159
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1160
{
1161
	int hugepage_shift;
1162
	unsigned long vsid;
1163
	pgd_t *pgdir;
1164 1165
	pte_t *ptep;
	unsigned long flags;
1166
	int rc, ssize, local = 0;
1167

1168 1169 1170 1171
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1172
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1173
		return;
1174
#endif
1175 1176 1177

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1178

1179
	/* Get Linux PTE if available */
1180 1181 1182
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1183 1184 1185 1186 1187
	/*
	 * THP pages use update_mmu_cache_pmd. We don't do
	 * hash preload there. Hence can ignore THP here
	 */
	ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugepage_shift);
1188 1189
	if (!ptep)
		return;
1190

1191
	WARN_ON(hugepage_shift);
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
#ifdef CONFIG_PPC_64K_PAGES
	/* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
	if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
		return;
#endif /* CONFIG_PPC_64K_PAGES */

	/* Get VSID */
P
Paul Mackerras 已提交
1204 1205
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
1206 1207
	if (!vsid)
		return;
1208

1209
	/* Hash doesn't like irqs */
1210
	local_irq_save(flags);
1211 1212

	/* Is that local to this CPU ? */
1213
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1214
		local = 1;
1215 1216 1217

	/* Hash it in */
#ifdef CONFIG_PPC_HAS_HASH_64K
1218
	if (mm->context.user_psize == MMU_PAGE_64K)
1219
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
L
Linus Torvalds 已提交
1220
	else
J
Jon Tollefson 已提交
1221
#endif /* CONFIG_PPC_HAS_HASH_64K */
1222
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1223
				    subpage_protection(mm, ea));
1224 1225 1226 1227 1228 1229

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1230 1231 1232
				   mm->context.user_psize,
				   mm->context.user_psize,
				   pte_val(*ptep));
1233

1234 1235 1236
	local_irq_restore(flags);
}

1237 1238 1239
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1240
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
P
Paul Mackerras 已提交
1241
		     int local)
1242 1243 1244
{
	unsigned long hash, index, shift, hidx, slot;

1245 1246 1247
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1248 1249 1250 1251 1252
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1253
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1254 1255 1256 1257 1258
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
		ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
1259
	} pte_iterate_hashed_end();
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
1270
	    current->thread.regs &&
1271 1272 1273 1274 1275
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
#endif
L
Linus Torvalds 已提交
1276 1277
}

1278
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1279
{
1280
	if (ppc_md.flush_hash_range)
1281
		ppc_md.flush_hash_range(number, local);
1282
	else {
L
Linus Torvalds 已提交
1283
		int i;
1284 1285
		struct ppc64_tlb_batch *batch =
			&__get_cpu_var(ppc64_tlb_batch);
L
Linus Torvalds 已提交
1286 1287

		for (i = 0; i < number; i++)
1288
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1289
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1290 1291 1292 1293 1294 1295 1296
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1297
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1298
{
1299 1300
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1301
	if (user_mode(regs)) {
1302 1303 1304 1305 1306 1307 1308 1309
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1310 1311

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1312
}
1313

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
	hpte_group = ((hash & htab_hash_mask) *
		       HPTES_PER_GROUP) & ~0x7UL;

	/* Insert into the hash table, primary slot */
	slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1327
				  psize, psize, ssize);
1328 1329 1330 1331 1332 1333 1334

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
		hpte_group = ((~hash & htab_hash_mask) *
			      HPTES_PER_GROUP) & ~0x7UL;
		slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
					  vflags | HPTE_V_SECONDARY,
1335
					  psize, psize, ssize);
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
		if (slot == -1) {
			if (mftb() & 0x1)
				hpte_group = ((hash & htab_hash_mask) *
					      HPTES_PER_GROUP)&~0x7UL;

			ppc_md.hpte_remove(hpte_group);
			goto repeat;
		}
	}

	return slot;
}

1349 1350 1351
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1352
	unsigned long hash;
P
Paul Mackerras 已提交
1353
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1354
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1355
	unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
1356
	long ret;
1357

1358
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1359

1360 1361 1362
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1363 1364 1365 1366 1367

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1368 1369 1370 1371 1372 1373 1374 1375 1376
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1377 1378
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1379
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1380

1381
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1382 1383 1384 1385 1386 1387 1388 1389 1390
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1391 1392
	ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
			       mmu_kernel_ssize, 0);
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
}

void kernel_map_pages(struct page *page, int numpages, int enable)
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433

void setup_initial_memory_limit(phys_addr_t first_memblock_base,
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}