r8169.c 191.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
16
#include <linux/clk.h>
L
Linus Torvalds 已提交
17 18
#include <linux/delay.h>
#include <linux/ethtool.h>
19
#include <linux/phy.h>
L
Linus Torvalds 已提交
20 21 22
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
23
#include <linux/io.h>
L
Linus Torvalds 已提交
24 25
#include <linux/ip.h>
#include <linux/tcp.h>
26
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
27
#include <linux/dma-mapping.h>
28
#include <linux/pm_runtime.h>
29
#include <linux/firmware.h>
30
#include <linux/prefetch.h>
H
Heiner Kallweit 已提交
31
#include <linux/pci-aspm.h>
H
hayeswang 已提交
32 33
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
34 35 36

#define MODULENAME "r8169"

37 38
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
39 40
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
41
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
42 43
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
44
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
45
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
46
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
47
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
48
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
50
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
52 53 54 55
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
56

57
#define R8169_MSG_DEFAULT \
58
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
59

60 61 62 63 64 65
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
66 67 68

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
69
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
70

71
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
72 73 74
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
75
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
76
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
77
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
78 79 80 81 82 83
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)

/* write/read MMIO register */
84 85 86 87 88 89
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
90 91

enum mac_version {
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
125
	RTL_GIGA_MAC_VER_34,
126 127
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
128
	RTL_GIGA_MAC_VER_37,
129
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
130
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
131 132
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
133
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
134
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
135
	RTL_GIGA_MAC_VER_44,
136 137 138 139
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
140 141 142
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
143
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
144 145
};

F
Francois Romieu 已提交
146 147 148 149 150 151
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

152
static const struct {
L
Linus Torvalds 已提交
153
	const char *name;
154
	const char *fw_name;
155 156
} rtl_chip_infos[] = {
	/* PCI devices. */
157 158 159 160 161 162
	[RTL_GIGA_MAC_VER_01] = {"RTL8169"				},
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
163
	/* PCI-E devices. */
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
	[RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106e",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411",		FIRMWARE_8411_2 },
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
209 210
};

211 212 213 214 215 216
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

217
static const struct pci_device_id rtl8169_pci_tbl[] = {
218 219
	{ PCI_VDEVICE(REALTEK,	0x2502), RTL_CFG_1 },
	{ PCI_VDEVICE(REALTEK,	0x2600), RTL_CFG_1 },
220
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
221
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
222
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
223
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
224
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
225
	{ PCI_DEVICE(PCI_VENDOR_ID_NCUBE,	0x8168), 0, 0, RTL_CFG_1 },
226
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
227 228
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
229
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
230
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
231
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
232 233 234
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
235 236
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
237 238 239 240 241
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

242
static int use_dac = -1;
243 244 245
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
246

F
Francois Romieu 已提交
247 248
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
249
	MAC4		= 4,
F
Francois Romieu 已提交
250 251 252 253 254 255 256 257 258 259 260 261 262
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
263

F
Francois Romieu 已提交
264
	TxConfig	= 0x40,
H
Hayes Wang 已提交
265 266
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
267

H
Hayes Wang 已提交
268 269 270 271 272 273
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
274
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
275 276 277
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
278

F
Francois Romieu 已提交
279 280 281 282 283
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
284 285
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
286 287 288 289 290 291 292 293 294
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
295 296 297 298 299 300

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
301 302
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
303 304 305 306 307 308 309
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
310
#define EarlySize	0x27
311

F
Francois Romieu 已提交
312 313 314
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
315 316 317 318
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
319
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
320 321
};

322 323 324 325 326
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
327 328
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
329
	PMCH			= 0x6f,
330 331 332 333 334 335
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
336
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
337
#define	PFM_EN				(1 << 6)
338
#define	TX_10M_PS_EN			(1 << 7)
339 340 341
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
342 343
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
344
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
345 346 347
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
348 349
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
350
#define	LINK_LIST_RDY			(1 << 1)
351 352 353 354 355 356 357
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
358 359
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
360 361
};

362
enum rtl8168_registers {
H
Hayes Wang 已提交
363 364
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
365 366 367 368 369 370 371
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
372 373 374
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
375
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
376 377 378
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
379
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
380
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
381
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
382 383 384 385 386 387 388 389 390 391 392
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
393
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
394 395
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
396
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
397
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
398
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
399
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
400
#define EARLY_TALLY_EN			(1 << 16)
401 402
};

F
Francois Romieu 已提交
403
enum rtl_register_content {
L
Linus Torvalds 已提交
404
	/* InterruptStatusBits */
F
Francois Romieu 已提交
405 406 407 408 409 410 411 412 413 414 415
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
416 417

	/* RxStatusDesc */
418
	RxBOVF	= (1 << 24),
419 420 421 422 423
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
424 425

	/* ChipCmdBits */
H
Hayes Wang 已提交
426
	StopReq		= 0x80,
F
Francois Romieu 已提交
427 428 429 430
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
431

432 433 434 435 436
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
437
	/* Cfg9346Bits */
F
Francois Romieu 已提交
438 439
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
440 441

	/* rx_mode_bits */
F
Francois Romieu 已提交
442 443 444 445 446 447
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
448
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
449 450 451 452 453

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

454
	/* Config1 register p.24 */
455 456 457 458 459 460
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
461 462
	PMEnable	= (1 << 0),	/* Power Management Enable */

463
	/* Config2 register p. 25 */
H
hayeswang 已提交
464
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
465
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
466 467 468
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
469 470 471
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
472
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
473
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
474
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
475

F
Francois Romieu 已提交
476 477 478
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

479
	/* Config5 register p.27 */
F
Francois Romieu 已提交
480 481 482
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
483
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
484
	LanWake		= (1 << 1),	/* LanWake enable/disable */
485
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
486
	ASPM_en		= (1 << 0),	/* ASPM enable */
487

L
Linus Torvalds 已提交
488
	/* CPlusCmd p.31 */
489 490 491 492 493 494 495 496 497 498
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
499 500 501 502
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
503
#define INTT_MASK	GENMASK(1, 0)
504 505 506 507
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
508 509

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
510 511 512 513 514 515 516 517
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
518 519

	/* _TBICSRBit */
F
Francois Romieu 已提交
520
	TBILinkOK	= 0x02000000,
521

522 523 524
	/* ResetCounterCommand */
	CounterReset	= 0x1,

525
	/* DumpCounterCommand */
F
Francois Romieu 已提交
526
	CounterDump	= 0x8,
527 528 529

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
530 531
};

F
Francois Romieu 已提交
532 533
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
534 535 536 537
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
538 539 540 541 542 543 544
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
545

F
Francois Romieu 已提交
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
561 562
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
563
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
564
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
565
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
566

F
Francois Romieu 已提交
567
	/* Second doubleword. */
H
hayeswang 已提交
568 569
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
570
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
571 572
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
573 574 575
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
576

F
Francois Romieu 已提交
577
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
578 579
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
580
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
581 582 583 584 585 586 587 588 589 590 591 592 593

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000
594
#define CPCMD_QUIRK_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
595 596

struct TxDesc {
597 598 599
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
600 601 602
};

struct RxDesc {
603 604 605
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
606 607 608 609 610 611 612 613
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

630 631 632 633 634 635 636
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

637
enum rtl_flag {
638
	RTL_FLAG_TASK_ENABLED = 0,
639 640 641 642 643
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
644 645 646 647 648 649
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
650 651
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
652
	struct pci_dev *pci_dev;
D
David Howells 已提交
653
	struct net_device *dev;
654
	struct napi_struct napi;
655
	u32 msg_enable;
F
Francois Romieu 已提交
656
	u16 mac_version;
L
Linus Torvalds 已提交
657 658 659
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
660 661
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
662 663 664 665
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
666
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
667 668
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
669 670

	u16 event_slow;
671
	const struct rtl_coalesce_info *coalesce_info;
672
	struct clk *clk;
673 674

	struct mdio_ops {
675 676
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
677 678
	} mdio_ops;

F
Francois Romieu 已提交
679 680 681 682 683
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

684
	void (*hw_start)(struct rtl8169_private *tp);
H
hayeswang 已提交
685
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
686 687

	struct {
688 689
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
690 691 692
		struct work_struct work;
	} wk;

693
	unsigned supports_gmii:1;
694
	struct mii_bus *mii_bus;
695 696
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
697
	struct rtl8169_tc_offsets tc_offset;
698
	u32 saved_wolopts;
699

700 701
	struct rtl_fw {
		const struct firmware *fw;
702 703 704 705 706 707 708 709 710

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
711
	} *rtl_fw;
712
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
713 714

	u32 ocp_base;
L
Linus Torvalds 已提交
715 716
};

717
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
718 719
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
720
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
721 722
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
723
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
724
MODULE_LICENSE("GPL");
725 726
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
727 728
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
729
MODULE_FIRMWARE(FIRMWARE_8168E_3);
730
MODULE_FIRMWARE(FIRMWARE_8105E_1);
731 732
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
733
MODULE_FIRMWARE(FIRMWARE_8402_1);
734
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
735
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
736
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
737
MODULE_FIRMWARE(FIRMWARE_8106E_2);
738
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
739
MODULE_FIRMWARE(FIRMWARE_8168G_3);
740 741
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
742 743
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
744

H
Heiner Kallweit 已提交
745 746 747 748 749
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

750 751 752 753 754 755 756 757 758 759
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

760
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
761
{
762
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
763
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
764 765
}

766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
787 788
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
830 831 832 833 834 835 836 837 838 839 840
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
841
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
842 843 844 845 846 847 848
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

849
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
850 851 852 853 854 855 856 857 858

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

859
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
860 861

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
862
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
863 864 865 866 867 868 869
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

870
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
871 872 873 874 875 876 877
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

878
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
879

880
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

921 922
DECLARE_RTL_COND(rtl_phyar_cond)
{
923
	return RTL_R32(tp, PHYAR) & 0x80000000;
924 925
}

926
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
927
{
928
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
929

930
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
931
	/*
932 933
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
934
	 */
935
	udelay(20);
L
Linus Torvalds 已提交
936 937
}

938
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
939
{
940
	int value;
L
Linus Torvalds 已提交
941

942
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
943

944
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
945
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
946

947 948 949 950 951 952
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
953 954 955
	return value;
}

C
Chun-Hao Lin 已提交
956 957
DECLARE_RTL_COND(rtl_ocpar_cond)
{
958
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
959 960
}

961
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
962
{
963 964 965
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
966

967
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
968 969
}

970
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
971
{
972 973
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
974 975
}

976
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
977
{
978
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
979 980

	mdelay(1);
981 982
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
983

984
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
985
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
986 987
}

F
françois romieu 已提交
988 989
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

990
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
991
{
992
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
993 994
}

995
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
996
{
997
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
998 999
}

1000
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1001
{
1002
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1003

1004
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1005

1006
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1007 1008
}

1009
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1010 1011 1012
{
	int value;

1013 1014 1015 1016
	/* Work around issue with chip reporting wrong PHY ID */
	if (reg == MII_PHYSID2)
		return 0xc912;

1017
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1018

1019
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1020

1021
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1022 1023 1024 1025

	return value;
}

1026
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1027
{
1028
	tp->mdio_ops.write(tp, location, val);
1029 1030
}

1031 1032
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1033
	return tp->mdio_ops.read(tp, location);
1034 1035 1036 1037 1038 1039 1040
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1041
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1042 1043 1044
{
	int val;

1045
	val = rtl_readphy(tp, reg_addr);
1046
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1047 1048
}

1049 1050
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1051
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1052 1053
}

1054
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1055
{
1056
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1057 1058
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1059 1060 1061
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1062 1063
}

1064
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1065
{
1066
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1067

1068
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1069
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1070 1071
}

C
Chun-Hao Lin 已提交
1072 1073
DECLARE_RTL_COND(rtl_eriar_cond)
{
1074
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1075 1076
}

1077 1078
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1079 1080
{
	BUG_ON((addr & 3) || (mask == 0));
1081 1082
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1083

1084
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1085 1086
}

1087
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1088
{
1089
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1090

1091
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1092
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1093 1094
}

1095
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1096
			 u32 m, int type)
H
Hayes Wang 已提交
1097 1098 1099
{
	u32 val;

1100 1101
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1102 1103
}

C
Chun-Hao Lin 已提交
1104 1105
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1106
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1107
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1108
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1136 1137
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1192
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1193
{
C
Chun-Hao Lin 已提交
1194 1195 1196 1197 1198
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1199
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1200
}
1201

C
Chun-Hao Lin 已提交
1202 1203
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1204
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1205
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1206 1207
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1208 1209
}

C
Chun-Hao Lin 已提交
1210 1211 1212
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1213 1214 1215
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1216
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1217
{
C
Chun-Hao Lin 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1241

C
Chun-Hao Lin 已提交
1242 1243 1244
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1245 1246 1247
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1248 1249
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1250
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1275
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1276 1277 1278
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1279
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1280 1281
}

1282
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1283
{
1284
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1285 1286
}

1287
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1299
		return false;
C
Chun-Hao Lin 已提交
1300 1301 1302
	}
}

1303 1304 1305 1306 1307 1308
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1309
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1310 1311 1312
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1313
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1314 1315 1316 1317
		r++;
	}
}

1318 1319
DECLARE_RTL_COND(rtl_efusear_cond)
{
1320
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1321 1322
}

1323
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1324
{
1325
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1326

1327
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1328
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1329 1330
}

F
Francois Romieu 已提交
1331 1332
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1333
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1334 1335 1336 1337
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1338
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1339 1340 1341 1342 1343
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1344
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1345 1346 1347
	mmiowb();
}

1348 1349
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1350
	RTL_W16(tp, IntrMask, bits);
1351 1352
}

1353 1354 1355 1356 1357 1358 1359 1360 1361
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1362
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1363
{
F
Francois Romieu 已提交
1364
	rtl_irq_disable(tp);
1365
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1366
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1367 1368
}

H
Hayes Wang 已提交
1369 1370 1371
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1372
	struct phy_device *phydev = dev->phydev;
H
Hayes Wang 已提交
1373 1374 1375 1376

	if (!netif_running(dev))
		return;

1377 1378
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1379
		if (phydev->speed == SPEED_1000) {
1380 1381 1382 1383
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1384
		} else if (phydev->speed == SPEED_100) {
1385 1386 1387 1388
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1389
		} else {
1390 1391 1392 1393
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1394 1395
		}
		/* Reset packet filter */
1396
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1397
			     ERIAR_EXGMAC);
1398
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1399
			     ERIAR_EXGMAC);
1400 1401
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1402
		if (phydev->speed == SPEED_1000) {
1403 1404 1405 1406
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1407
		} else {
1408 1409 1410 1411
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1412
		}
1413
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1414
		if (phydev->speed == SPEED_10) {
1415 1416 1417 1418
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1419
		} else {
1420 1421
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1422
		}
H
Hayes Wang 已提交
1423 1424 1425
	}
}

1426 1427 1428
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1429 1430
{
	u8 options;
1431
	u32 wolopts = 0;
F
Francois Romieu 已提交
1432

1433
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1434
	if (!(options & PMEnable))
1435
		return 0;
F
Francois Romieu 已提交
1436

1437
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1438
	if (options & LinkUp)
1439
		wolopts |= WAKE_PHY;
1440
	switch (tp->mac_version) {
1441 1442
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1443 1444 1445 1446 1447 1448 1449 1450
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1451

1452
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1453
	if (options & UWF)
1454
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1455
	if (options & BWF)
1456
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1457
	if (options & MWF)
1458
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1459

1460
	return wolopts;
F
Francois Romieu 已提交
1461 1462
}

1463
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1464 1465
{
	struct rtl8169_private *tp = netdev_priv(dev);
1466

1467
	rtl_lock_work(tp);
1468
	wol->supported = WAKE_ANY;
1469
	wol->wolopts = tp->saved_wolopts;
1470
	rtl_unlock_work(tp);
1471 1472 1473 1474
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1475
	unsigned int i, tmp;
1476
	static const struct {
F
Francois Romieu 已提交
1477 1478 1479 1480 1481 1482 1483 1484
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1485 1486
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1487
	};
1488
	u8 options;
F
Francois Romieu 已提交
1489

1490
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1491

1492
	switch (tp->mac_version) {
1493 1494
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1495 1496
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1497
			rtl_w0w1_eri(tp,
1498 1499 1500 1501 1502 1503
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1504
			rtl_w0w1_eri(tp,
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1517
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1518
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1519
			options |= cfg[i].mask;
1520
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1521 1522
	}

1523 1524
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1525
		options = RTL_R8(tp, Config1) & ~PMEnable;
1526 1527
		if (wolopts)
			options |= PMEnable;
1528
		RTL_W8(tp, Config1, options);
1529 1530
		break;
	default:
1531
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1532 1533
		if (wolopts)
			options |= PME_SIGNAL;
1534
		RTL_W8(tp, Config2, options);
1535 1536 1537
		break;
	}

1538
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1539 1540

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1541 1542 1543 1544 1545
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1546
	struct device *d = tp_to_dev(tp);
1547

1548 1549 1550
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1551
	pm_runtime_get_noresume(d);
1552

1553
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1554

1555
	tp->saved_wolopts = wol->wolopts;
1556

1557
	if (pm_runtime_active(d))
1558
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1559 1560

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1561

1562 1563
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1564 1565 1566
	return 0;
}

1567 1568
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1569
	return rtl_chip_infos[tp->mac_version].fw_name;
1570 1571
}

L
Linus Torvalds 已提交
1572 1573 1574 1575
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1576
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1577

1578 1579
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1580
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1581 1582 1583
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1584 1585 1586 1587 1588 1589 1590
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1591 1592
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1593
{
F
Francois Romieu 已提交
1594 1595
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1596
	if (dev->mtu > TD_MSS_MAX)
1597
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1598

F
Francois Romieu 已提交
1599
	if (dev->mtu > JUMBO_1K &&
1600
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1601 1602
		features &= ~NETIF_F_IP_CSUM;

1603
	return features;
L
Linus Torvalds 已提交
1604 1605
}

1606 1607
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1608 1609
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1610
	u32 rx_config;
L
Linus Torvalds 已提交
1611

1612 1613
	rtl_lock_work(tp);

1614
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1615 1616 1617 1618
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1619

1620
	RTL_W32(tp, RxConfig, rx_config);
1621

H
hayeswang 已提交
1622 1623 1624 1625
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1626

H
hayeswang 已提交
1627 1628 1629 1630 1631
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1632 1633
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1634

1635
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1636 1637 1638 1639

	return 0;
}

1640
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1641
{
1642 1643
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1644 1645
}

1646
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1647 1648 1649
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1650
	if (opts2 & RxVlanTag)
1651
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1652 1653 1654 1655 1656
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1657
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1658 1659 1660
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1661

1662
	rtl_lock_work(tp);
P
Peter Wu 已提交
1663 1664
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1665
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1666 1667
}

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1698
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1699
{
1700 1701 1702 1703 1704 1705
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1706 1707
}

1708
DECLARE_RTL_COND(rtl_counters_cond)
1709
{
1710
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1711 1712
}

1713
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1714
{
1715 1716
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1717

1718 1719
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1720
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1721 1722
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1723

1724
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1725 1726
}

1727
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1728 1729 1730 1731 1732 1733 1734 1735
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1736
	return rtl8169_do_counters(tp, CounterReset);
1737 1738
}

1739
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1740
{
1741 1742
	u8 val = RTL_R8(tp, ChipCmd);

1743 1744
	/*
	 * Some chips are unable to dump tally counters when the receiver
1745
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1746
	 */
1747
	if (!(val & CmdRxEnb) || val == 0xff)
1748
		return true;
1749

1750
	return rtl8169_do_counters(tp, CounterDump);
1751 1752
}

1753
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1754
{
1755
	struct rtl8169_counters *counters = tp->counters;
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1777
	if (rtl8169_reset_counters(tp))
1778 1779
		ret = true;

1780
	if (rtl8169_update_counters(tp))
1781 1782
		ret = true;

1783 1784 1785
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1786 1787 1788
	tp->tc_offset.inited = true;

	return ret;
1789 1790
}

1791 1792 1793 1794
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1795
	struct device *d = tp_to_dev(tp);
1796
	struct rtl8169_counters *counters = tp->counters;
1797 1798 1799

	ASSERT_RTNL();

1800 1801 1802
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1803
		rtl8169_update_counters(tp);
1804 1805

	pm_runtime_put_noidle(d);
1806

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1820 1821
}

1822 1823 1824 1825 1826 1827 1828 1829 1830
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

1903
	rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1938
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1939 1940

	/* read IntrMitigate and adjust according to scale */
1941
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2035
	RTL_W16(tp, IntrMitigate, swab16(w));
2036

2037
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2038 2039
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2040 2041 2042 2043 2044 2045

	rtl_unlock_work(tp);

	return 0;
}

2046
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2047 2048 2049
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2050 2051
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2052 2053
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2054
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2055 2056
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2057
	.get_strings		= rtl8169_get_strings,
2058
	.get_sset_count		= rtl8169_get_sset_count,
2059
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2060
	.get_ts_info		= ethtool_op_get_ts_info,
2061
	.nway_reset		= phy_ethtool_nway_reset,
2062 2063
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2064 2065
};

F
Francois Romieu 已提交
2066
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2067
				    u8 default_version)
L
Linus Torvalds 已提交
2068
{
2069 2070 2071 2072 2073
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2074
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2075 2076 2077
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2078
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2079
	 */
2080
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2081
		u32 mask;
F
Francois Romieu 已提交
2082
		u32 val;
L
Linus Torvalds 已提交
2083 2084
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2085 2086 2087 2088 2089
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2090 2091 2092 2093
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2094
		/* 8168G family. */
H
hayeswang 已提交
2095
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2096
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2097 2098 2099
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2100
		/* 8168F family. */
2101
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2102 2103 2104
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2105
		/* 8168E family. */
H
Hayes Wang 已提交
2106
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2107 2108 2109
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2110
		/* 8168D family. */
2111 2112
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2113

F
françois romieu 已提交
2114 2115 2116
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2117
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2118

2119
		/* 8168C family. */
F
Francois Romieu 已提交
2120
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2121
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2122
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2123 2124
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2125
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2126
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2127 2128 2129 2130 2131 2132 2133

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2134
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2135
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2136 2137
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2138 2139 2140 2141
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2142
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2143
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2144
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2145 2146
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2160 2161
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2162 2163
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2164 2165
	u32 reg;

2166
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2167
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2168 2169
		p++;
	tp->mac_version = p->mac_version;
2170 2171

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2172 2173
		dev_notice(tp_to_dev(tp),
			   "unknown MAC, using family default\n");
2174
		tp->mac_version = default_version;
H
hayeswang 已提交
2175
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2176
		tp->mac_version = tp->supports_gmii ?
H
hayeswang 已提交
2177 2178
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2179
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2180
		tp->mac_version = tp->supports_gmii ?
2181 2182 2183
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2184
		tp->mac_version = tp->supports_gmii ?
2185 2186
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2187
	}
L
Linus Torvalds 已提交
2188 2189 2190 2191
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2192
	netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2193 2194
}

F
Francois Romieu 已提交
2195 2196 2197 2198 2199
struct phy_reg {
	u16 reg;
	u16 val;
};

2200 2201
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2202 2203
{
	while (len-- > 0) {
2204
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2205 2206 2207 2208
		regs++;
	}
}

2209 2210 2211 2212
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2213
#define PHY_MDIO_CHG		0x40000000
2214 2215 2216 2217 2218 2219 2220 2221 2222
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2223 2224 2225 2226 2227 2228 2229 2230
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2231 2232 2233
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2234
{
2235
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2236
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2237 2238 2239 2240 2241 2242
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2284 2285
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2286
{
2287
	bool rc = false;
2288
	size_t index;
2289

2290 2291
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2292
		u32 regno = (action & 0x0fff0000) >> 16;
2293

2294 2295 2296 2297
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2298
		case PHY_MDIO_CHG:
2299 2300 2301 2302 2303 2304 2305 2306
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2307
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2308
					  "Out of range of firmware\n");
2309
				goto out;
2310 2311 2312
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2313
			if (index + 2 >= pa->size) {
2314
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2315
					  "Out of range of firmware\n");
2316
				goto out;
2317 2318 2319 2320 2321
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2322
			if (index + 1 + regno >= pa->size) {
2323
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2324
					  "Out of range of firmware\n");
2325
				goto out;
2326
			}
2327 2328
			break;

2329
		default:
2330
			netif_err(tp, ifup, tp->dev,
2331
				  "Invalid action 0x%08x\n", action);
2332
			goto out;
2333 2334
		}
	}
2335 2336 2337 2338
	rc = true;
out:
	return rc;
}
2339

2340 2341 2342 2343 2344 2345
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2346
		netif_err(tp, ifup, dev, "invalid firmware\n");
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2359
	struct mdio_ops org, *ops = &tp->mdio_ops;
2360 2361 2362 2363
	u32 predata, count;
	size_t index;

	predata = count = 0;
2364 2365
	org.write = ops->write;
	org.read = ops->read;
2366

2367 2368
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2369
		u32 data = action & 0x0000ffff;
2370 2371 2372 2373
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2374 2375

		switch(action & 0xf0000000) {
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2392 2393 2394 2395 2396 2397 2398 2399 2400
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2401 2402 2403 2404 2405 2406
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2407
		case PHY_WRITE:
2408 2409 2410 2411
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2412
			index += (count == data) ? 2 : 1;
2413
			break;
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2436 2437 2438 2439
		default:
			BUG();
		}
	}
2440 2441 2442

	ops->write = org.write;
	ops->read = org.read;
2443 2444
}

2445 2446
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2447 2448 2449 2450 2451
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2452 2453
}

2454
static void rtl_apply_firmware(struct rtl8169_private *tp)
2455
{
2456
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2457 2458

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2459
	if (!IS_ERR_OR_NULL(rtl_fw))
2460
		rtl_phy_write_fw(tp, rtl_fw);
2461 2462 2463 2464 2465 2466 2467 2468
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2469 2470
}

2471
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2472
{
2473
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2474 2475 2476 2477 2478
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2479

F
françois romieu 已提交
2480 2481 2482 2483 2484 2485 2486
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2487

F
françois romieu 已提交
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2534

2535
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2536 2537
}

2538
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2539
{
2540
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2541 2542 2543 2544 2545
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2546
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2547 2548
}

2549
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2550 2551 2552
{
	struct pci_dev *pdev = tp->pci_dev;

2553 2554
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2555 2556
		return;

2557 2558 2559
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2560 2561
}

2562
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2563
{
2564
	static const struct phy_reg phy_reg_init[] = {
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2604
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2605

2606
	rtl8169scd_hw_phy_config_quirk(tp);
2607 2608
}

2609
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2610
{
2611
	static const struct phy_reg phy_reg_init[] = {
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2659
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2660 2661
}

2662
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2663
{
2664
	static const struct phy_reg phy_reg_init[] = {
2665 2666 2667 2668
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2669 2670
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2671

2672
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2673 2674
}

2675
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2676
{
2677
	static const struct phy_reg phy_reg_init[] = {
2678 2679 2680 2681 2682
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2683
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2684 2685
}

2686
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2687
{
2688
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2689 2690 2691 2692 2693 2694 2695
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2696
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2697 2698
}

2699
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2700
{
2701
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2702 2703 2704 2705 2706
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2707 2708 2709
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2710

2711
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2712 2713
}

2714
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2715
{
2716
	static const struct phy_reg phy_reg_init[] = {
2717 2718
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2730 2731 2732 2733
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2734 2735
	};

2736
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2737

2738 2739 2740
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2741 2742
}

2743
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2744
{
2745
	static const struct phy_reg phy_reg_init[] = {
2746
		{ 0x1f, 0x0001 },
2747
		{ 0x12, 0x2300 },
2748 2749 2750 2751 2752 2753 2754
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2755 2756
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2757 2758 2759
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2760 2761 2762
		{ 0x1f, 0x0000 }
	};

2763
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2764

2765 2766 2767 2768
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2769 2770
}

2771
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2772
{
2773
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2785
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2786

2787 2788 2789 2790
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2791 2792
}

2793
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2794
{
2795
	rtl8168c_3_hw_phy_config(tp);
2796 2797
}

2798
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2799
{
2800
	static const struct phy_reg phy_reg_init_0[] = {
2801
		/* Channel Estimation */
F
Francois Romieu 已提交
2802
		{ 0x1f, 0x0001 },
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
2814
		{ 0x1f, 0x0003 },
2815 2816 2817
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
2818 2819 2820 2821
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2822
		 * Enhance line driver power
2823
		 */
F
Francois Romieu 已提交
2824
		{ 0x1f, 0x0002 },
2825 2826 2827
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2828 2829 2830 2831 2832 2833 2834 2835
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2836

F
Francois Romieu 已提交
2837
		{ 0x1f, 0x0000 },
2838
		{ 0x0d, 0xf880 }
2839 2840
	};

2841
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2842

2843 2844 2845 2846
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2847
	rtl_writephy(tp, 0x1f, 0x0002);
2848 2849
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2850

2851
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2852
		static const struct phy_reg phy_reg_init[] = {
2853 2854 2855 2856 2857 2858 2859 2860 2861
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

2862
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2863

2864
		val = rtl_readphy(tp, 0x0d);
2865 2866

		if ((val & 0x00ff) != 0x006c) {
2867
			static const u32 set[] = {
2868 2869 2870 2871 2872
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2873
			rtl_writephy(tp, 0x1f, 0x0002);
2874 2875 2876

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2877
				rtl_writephy(tp, 0x0d, val | set[i]);
2878 2879
		}
	} else {
2880
		static const struct phy_reg phy_reg_init[] = {
2881 2882 2883 2884 2885 2886 2887
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

2888
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2889 2890
	}

2891
	/* RSET couple improve */
2892 2893 2894
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2895

2896
	/* Fine tune PLL performance */
2897
	rtl_writephy(tp, 0x1f, 0x0002);
2898 2899
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2900

2901 2902
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2903 2904

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2905

2906
	rtl_writephy(tp, 0x1f, 0x0000);
2907 2908
}

2909
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2910
{
2911
	static const struct phy_reg phy_reg_init_0[] = {
2912
		/* Channel Estimation */
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

2931 2932
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2933
		 * Enhance line driver power
2934
		 */
2935 2936 2937 2938
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2939 2940 2941 2942 2943 2944 2945 2946
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2947 2948

		{ 0x1f, 0x0000 },
2949
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
2950 2951
	};

2952
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
2953

2954
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2955
		static const struct phy_reg phy_reg_init[] = {
2956 2957
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
2958
			{ 0x1f, 0x0005 },
2959 2960 2961 2962 2963 2964 2965
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

2966
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2967

2968
		val = rtl_readphy(tp, 0x0d);
2969
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2970
			static const u32 set[] = {
2971 2972 2973 2974 2975
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2976
			rtl_writephy(tp, 0x1f, 0x0002);
2977 2978 2979

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2980
				rtl_writephy(tp, 0x0d, val | set[i]);
2981 2982
		}
	} else {
2983
		static const struct phy_reg phy_reg_init[] = {
2984 2985
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
2986
			{ 0x1f, 0x0005 },
2987 2988
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
2989 2990
		};

2991
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2992 2993
	}

2994
	/* Fine tune PLL performance */
2995
	rtl_writephy(tp, 0x1f, 0x0002);
2996 2997
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2998

2999
	/* Switching regulator Slew rate */
3000 3001
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3002

3003 3004
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3005 3006

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3007

3008
	rtl_writephy(tp, 0x1f, 0x0000);
3009 3010
}

3011
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3012
{
3013
	static const struct phy_reg phy_reg_init[] = {
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3069
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3070 3071
}

F
françois romieu 已提交
3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3088
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3118 3119
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3120 3121 3122 3123 3124
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3125
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3126 3127 3128 3129
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3130
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3131
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3132 3133 3134 3135

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3136
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3137
	rtl_writephy(tp, 0x1f, 0x0000);
3138
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3139 3140 3141

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3142
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3143 3144 3145 3146
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3147
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3148 3149
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3150
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3214
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3215 3216 3217 3218 3219 3220
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3221
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3222 3223
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3224
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3225 3226 3227 3228

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3229
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3230 3231 3232 3233 3234
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3235
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3236 3237 3238
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3239
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3240 3241
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3242
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3243 3244 3245
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3246
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3247 3248 3249 3250 3251
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3252
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3253 3254 3255 3256
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3257 3258
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3259
	rtl_writephy(tp, 0x1f, 0x0000);
3260 3261 3262
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3263

3264 3265
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3266 3267
}

3268 3269 3270 3271 3272
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3273
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3274 3275 3276 3277 3278
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3279
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3280
	rtl_writephy(tp, 0x1f, 0x0000);
3281
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3282 3283 3284 3285

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3286
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3287 3288 3289
	rtl_writephy(tp, 0x1f, 0x0000);
}

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3331
	rtl8168f_hw_phy_config(tp);
3332 3333 3334 3335

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3336
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3337 3338 3339 3340 3341 3342 3343
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3344
	rtl8168f_hw_phy_config(tp);
3345 3346
}

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3392
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3393 3394 3395 3396 3397 3398 3399
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3400
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3401
	rtl_writephy(tp, 0x05, 0x8b5d);
3402
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3403
	rtl_writephy(tp, 0x05, 0x8a7c);
3404
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3405
	rtl_writephy(tp, 0x05, 0x8a7f);
3406
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3407
	rtl_writephy(tp, 0x05, 0x8a82);
3408
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3409
	rtl_writephy(tp, 0x05, 0x8a85);
3410
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3411
	rtl_writephy(tp, 0x05, 0x8a88);
3412
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3413 3414 3415 3416 3417
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3418
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3419 3420 3421
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3422
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3423 3424
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3425
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3426 3427 3428
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3429
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3430 3431 3432 3433 3434 3435 3436 3437 3438
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3439 3440
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3441 3442 3443
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3444 3445 3446 3447
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3448 3449 3450
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3451
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3452 3453
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3454
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3455
	}
H
Hayes Wang 已提交
3456

3457 3458 3459
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3460
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3461
	} else {
3462
		rtl_writephy(tp, 0x1f, 0x0c41);
3463
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3464
	}
H
Hayes Wang 已提交
3465

3466 3467
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3468
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3469

3470
	rtl_writephy(tp, 0x1f, 0x0bcc);
3471
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3472
	rtl_writephy(tp, 0x1f, 0x0a44);
3473
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3474 3475
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3476 3477
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3478

3479 3480
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3481
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3482

3483 3484 3485
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3486
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3487 3488

	rtl_writephy(tp, 0x1f, 0x0c42);
3489
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3490

3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3502 3503 3504
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3505
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3506

3507
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3508 3509
}

H
hayeswang 已提交
3510 3511 3512 3513 3514
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3525
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3526
	rtl_writephy(tp, 0x13, 0x80a2);
3527
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3528
	rtl_writephy(tp, 0x13, 0x80a4);
3529
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3530
	rtl_writephy(tp, 0x13, 0x809c);
3531
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3532 3533 3534 3535 3536
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3537
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3538
	rtl_writephy(tp, 0x13, 0x80b4);
3539
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3540
	rtl_writephy(tp, 0x13, 0x80ac);
3541
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3542 3543 3544 3545 3546
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3547
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3548
	rtl_writephy(tp, 0x13, 0x8090);
3549
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3550
	rtl_writephy(tp, 0x13, 0x8092);
3551
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3570
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3571
	rtl_writephy(tp, 0x13, 0x827b);
3572
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3573
	rtl_writephy(tp, 0x13, 0x827c);
3574
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3575
	rtl_writephy(tp, 0x13, 0x827d);
3576
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3577 3578 3579

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3580
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3581
	rtl_writephy(tp, 0x1f, 0x0a42);
3582
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3583 3584 3585 3586
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3587
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3588 3589 3590 3591
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3592
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3593 3594 3595 3596
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3597
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3598
	rtl_writephy(tp, 0x13, 0x8047);
3599
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3600
	rtl_writephy(tp, 0x13, 0x804f);
3601
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3602
	rtl_writephy(tp, 0x13, 0x8057);
3603
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3604
	rtl_writephy(tp, 0x13, 0x805f);
3605
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3606
	rtl_writephy(tp, 0x13, 0x8067);
3607
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3608
	rtl_writephy(tp, 0x13, 0x806f);
3609
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3610 3611 3612 3613
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3614
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3615 3616 3617 3618 3619
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3620
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3636
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3637 3638 3639 3640 3641
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3642
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3643
	rtl_writephy(tp, 0x1f, 0x0a42);
3644
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3645 3646 3647 3648
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3649
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3666
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3667
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3687
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3688 3689 3690 3691 3692
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3693
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3694 3695 3696 3697

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

3831
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3832
{
3833
	static const struct phy_reg phy_reg_init[] = {
3834 3835 3836 3837 3838 3839
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3840 3841 3842 3843
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3844

3845
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3846 3847
}

3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3865 3866 3867
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
3868

3869
	rtl_apply_firmware(tp);
3870 3871 3872 3873

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

3874 3875 3876
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3877 3878 3879
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
3880 3881 3882 3883

	rtl_apply_firmware(tp);

	/* EEE setting */
3884
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
3885 3886 3887 3888 3889 3890
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3901 3902 3903
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
3904 3905 3906

	rtl_apply_firmware(tp);

3907
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3908 3909
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3910
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3911 3912
}

3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
3924
		rtl8169s_hw_phy_config(tp);
3925 3926
		break;
	case RTL_GIGA_MAC_VER_04:
3927
		rtl8169sb_hw_phy_config(tp);
3928
		break;
3929
	case RTL_GIGA_MAC_VER_05:
3930
		rtl8169scd_hw_phy_config(tp);
3931
		break;
3932
	case RTL_GIGA_MAC_VER_06:
3933
		rtl8169sce_hw_phy_config(tp);
3934
		break;
3935 3936 3937
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
3938
		rtl8102e_hw_phy_config(tp);
3939
		break;
3940
	case RTL_GIGA_MAC_VER_11:
3941
		rtl8168bb_hw_phy_config(tp);
3942 3943
		break;
	case RTL_GIGA_MAC_VER_12:
3944
		rtl8168bef_hw_phy_config(tp);
3945 3946
		break;
	case RTL_GIGA_MAC_VER_17:
3947
		rtl8168bef_hw_phy_config(tp);
3948
		break;
F
Francois Romieu 已提交
3949
	case RTL_GIGA_MAC_VER_18:
3950
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3951 3952
		break;
	case RTL_GIGA_MAC_VER_19:
3953
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3954
		break;
3955
	case RTL_GIGA_MAC_VER_20:
3956
		rtl8168c_2_hw_phy_config(tp);
3957
		break;
F
Francois Romieu 已提交
3958
	case RTL_GIGA_MAC_VER_21:
3959
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3960
		break;
3961
	case RTL_GIGA_MAC_VER_22:
3962
		rtl8168c_4_hw_phy_config(tp);
3963
		break;
F
Francois Romieu 已提交
3964
	case RTL_GIGA_MAC_VER_23:
3965
	case RTL_GIGA_MAC_VER_24:
3966
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
3967
		break;
F
Francois Romieu 已提交
3968
	case RTL_GIGA_MAC_VER_25:
3969
		rtl8168d_1_hw_phy_config(tp);
3970 3971
		break;
	case RTL_GIGA_MAC_VER_26:
3972
		rtl8168d_2_hw_phy_config(tp);
3973 3974
		break;
	case RTL_GIGA_MAC_VER_27:
3975
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3976
		break;
F
françois romieu 已提交
3977 3978 3979
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
3980 3981 3982 3983
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
3984 3985 3986
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
3987 3988
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
3989 3990 3991 3992
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
3993
		break;
3994 3995 3996 3997 3998 3999
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4000

4001 4002 4003 4004
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4005 4006 4007 4008
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4009 4010 4011 4012
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4013 4014 4015
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4016
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4017
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4018
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4019 4020
		rtl8168g_2_hw_phy_config(tp);
		break;
4021 4022 4023 4024 4025 4026 4027 4028
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4029

C
Chun-Hao Lin 已提交
4030 4031 4032 4033 4034 4035 4036 4037
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4038
	case RTL_GIGA_MAC_VER_41:
4039 4040 4041 4042 4043
	default:
		break;
	}
}

4044 4045 4046 4047 4048 4049
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4050 4051 4052
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4053
	       (RTL_R8(tp, PHYstatus) & TBI_Enable);
4054 4055
}

4056 4057
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4058
	rtl_hw_phy_config(dev);
4059

4060
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4061 4062
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4063
		RTL_W8(tp, 0x82, 0x01);
4064
	}
4065

4066 4067 4068 4069
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4070

4071
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4072 4073
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4074
		RTL_W8(tp, 0x82, 0x01);
4075 4076
		netif_dbg(tp, drv, dev,
			  "Set PHY Reg 0x0bh = 0x00h\n");
4077
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4078 4079
	}

4080 4081 4082
	/* We may have called phy_speed_down before */
	phy_speed_up(dev->phydev);

4083
	genphy_soft_reset(dev->phydev);
4084

4085
	/* It was reported that several chips end up with 10MBit/Half on a
4086
	 * 1GBit link after resuming from S3. For whatever reason the PHY on
4087
	 * these chips doesn't properly start a renegotiation when soft-reset.
4088 4089
	 * Explicitly requesting a renegotiation fixes this.
	 */
4090
	if (dev->phydev->autoneg == AUTONEG_ENABLE)
4091
		phy_restart_aneg(dev->phydev);
4092 4093
}

4094 4095
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4096
	rtl_lock_work(tp);
4097

4098
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4099

4100 4101
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4102

4103 4104
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4105

4106 4107
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4108

4109
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4110

4111
	rtl_unlock_work(tp);
4112 4113 4114 4115 4116
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4117
	struct device *d = tp_to_dev(tp);
4118
	int ret;
4119

4120 4121 4122
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4123

4124 4125 4126 4127 4128 4129
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4130 4131 4132 4133

	return 0;
}

4134
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
4135
{
H
Heiner Kallweit 已提交
4136 4137
	if (!netif_running(dev))
		return -ENODEV;
4138

H
Heiner Kallweit 已提交
4139
	return phy_mii_ioctl(dev->phydev, ifr, cmd);
F
Francois Romieu 已提交
4140 4141
}

B
Bill Pemberton 已提交
4142
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4143 4144 4145 4146 4147 4148 4149 4150
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4151
	case RTL_GIGA_MAC_VER_28:
4152
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4153 4154 4155
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
4156
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4157 4158 4159
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4160 4161 4162 4163 4164 4165 4166
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

4167 4168 4169
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4170 4171
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4172 4173 4174 4175 4176
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4177
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
4178
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4179 4180 4181 4182 4183 4184 4185 4186 4187
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
4188 4189 4190
	struct phy_device *phydev;

	if (!__rtl8169_get_wol(tp))
4191 4192
		return false;

4193 4194 4195 4196
	/* phydev may not be attached to netdevice */
	phydev = mdiobus_get_phy(tp->mii_bus, 0);

	phy_speed_down(phydev, false);
4197 4198 4199 4200 4201
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4202 4203
static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4204
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4205 4206
		return;

H
hayeswang 已提交
4207 4208
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4209
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4210

4211
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4212 4213 4214
		return;

	switch (tp->mac_version) {
4215
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4216 4217 4218
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4219
	case RTL_GIGA_MAC_VER_44:
4220 4221
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4222 4223
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4224 4225
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4226
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4227
		break;
4228 4229
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4230
	case RTL_GIGA_MAC_VER_49:
4231
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4232
			     0xfc000000, ERIAR_EXGMAC);
4233
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4234
		break;
F
françois romieu 已提交
4235 4236 4237 4238 4239 4240
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4241
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4242 4243 4244
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4245
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4246
		break;
4247
	case RTL_GIGA_MAC_VER_44:
4248 4249
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4250 4251
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4252 4253
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4254
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4255
		break;
4256 4257
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4258
	case RTL_GIGA_MAC_VER_49:
4259
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4260
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4261 4262
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4263 4264
	}

4265 4266 4267
	phy_resume(tp->dev->phydev);
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
4268 4269 4270 4271
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
4272 4273 4274 4275 4276 4277 4278
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
		break;
	default:
		r8168_pll_power_down(tp);
	}
F
françois romieu 已提交
4279 4280 4281 4282 4283
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4284 4285
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
F
françois romieu 已提交
4286 4287
		break;
	default:
4288
		r8168_pll_power_up(tp);
F
françois romieu 已提交
4289 4290 4291
	}
}

4292 4293 4294
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4295 4296
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4297
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4298
		break;
4299
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
4300 4301
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
4302
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4303
		break;
4304
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4305
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4306
		break;
4307
	default:
4308
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
4309 4310 4311 4312
		break;
	}
}

4313 4314
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4315
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4316 4317
}

F
Francois Romieu 已提交
4318 4319
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4320 4321 4322 4323 4324
	if (tp->jumbo_ops.enable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.enable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4325 4326 4327 4328
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4329 4330 4331 4332 4333
	if (tp->jumbo_ops.disable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.disable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4334 4335 4336 4337
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
4338 4339
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
4340
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4341 4342 4343 4344
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
4345 4346
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
4347
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4348 4349 4350 4351
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
4352
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
4353 4354 4355 4356
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
4357
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
4358 4359 4360 4361
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
4362 4363 4364
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
4365
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4366 4367 4368 4369
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
4370 4371 4372
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
4373
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4374 4375 4376 4377
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
4378
	rtl_tx_performance_tweak(tp,
4379
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4380 4381 4382 4383
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
4384
	rtl_tx_performance_tweak(tp,
4385
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4386 4387 4388 4389 4390 4391
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

4392
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
4393 4394 4395 4396 4397 4398
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

4399
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
4400 4401
}

B
Bill Pemberton 已提交
4402
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
4445
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
4446 4447 4448 4449 4450 4451 4452
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4453 4454
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4455
	return RTL_R8(tp, ChipCmd) & CmdReset;
4456 4457
}

4458 4459
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4460
	RTL_W8(tp, ChipCmd, CmdReset);
4461

4462
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4463 4464
}

4465
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4466
{
4467 4468 4469
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4470

4471 4472 4473
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4474

4475 4476 4477
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4478

H
Heiner Kallweit 已提交
4479
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
4480 4481 4482
	if (rc < 0)
		goto err_free;

4483 4484 4485 4486
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4487 4488 4489 4490
	tp->rtl_fw = rtl_fw;
out:
	return;

4491 4492
err_release_firmware:
	release_firmware(rtl_fw->fw);
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4507 4508
}

4509 4510
static void rtl_rx_close(struct rtl8169_private *tp)
{
4511
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4512 4513
}

4514 4515
DECLARE_RTL_COND(rtl_npq_cond)
{
4516
	return RTL_R8(tp, TxPoll) & NPQ;
4517 4518 4519 4520
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
4521
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
4522 4523
}

F
françois romieu 已提交
4524
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4525 4526
{
	/* Disable interrupts */
F
françois romieu 已提交
4527
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
4528

4529 4530
	rtl_rx_close(tp);

4531 4532 4533 4534
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
4535
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
4536 4537 4538
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4539
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4540
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4541 4542
		break;
	default:
4543
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4544
		udelay(100);
4545
		break;
F
françois romieu 已提交
4546 4547
	}

4548
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4549 4550
}

4551
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
4552
{
4553 4554 4555 4556 4557 4558 4559 4560
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

	if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_39)
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
4561 4562
}

4563
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4564
{
4565 4566
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
4567 4568
}

4569
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
4570 4571 4572 4573 4574 4575
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
4576 4577 4578 4579
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4580 4581
}

4582
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
4583
{
4584
	static const struct rtl_cfg2_info {
4585 4586 4587 4588 4589 4590 4591 4592
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
4593 4594
	};
	const struct rtl_cfg2_info *p = cfg2_info;
4595 4596 4597
	unsigned int i;
	u32 clk;

4598
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
4599
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
4600
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
4601
			RTL_W32(tp, 0x7c, p->val);
4602 4603 4604 4605 4606
			break;
		}
	}
}

4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4641
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4642 4643 4644 4645 4646 4647 4648 4649

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

4650 4651 4652
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

4653 4654
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4655

4656
	RTL_W32(tp, RxConfig, tmp);
4657 4658
}

4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
static void rtl_hw_start(struct  rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);

	tp->hw_start(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4672
	rtl_init_rxcfg(tp);
4673
	rtl_set_tx_config_registers(tp);
4674

4675 4676 4677 4678 4679 4680
	rtl_set_rx_mode(tp->dev);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
	rtl_irq_enable_all(tp);
}

4681
static void rtl_hw_start_8169(struct rtl8169_private *tp)
4682
{
4683
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4684
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4685

4686
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
4687

4688
	tp->cp_cmd |= PCIMulRW;
L
Linus Torvalds 已提交
4689

F
Francois Romieu 已提交
4690 4691
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
4692 4693
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
4694
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
4695 4696
	}

4697
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4698

4699
	rtl8169_set_magic_reg(tp, tp->mac_version);
4700

L
Linus Torvalds 已提交
4701 4702 4703 4704
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
4705
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
4706

4707
	RTL_W32(tp, RxMissed, 0);
4708
}
L
Linus Torvalds 已提交
4709

4710 4711
DECLARE_RTL_COND(rtl_csiar_cond)
{
4712
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4713 4714
}

4715
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4716
{
4717
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4718

4719 4720
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4721
		CSIAR_BYTE_ENABLE | func << 16);
4722

4723
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4724 4725
}

4726
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4727
{
4728 4729 4730 4731
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4732

4733
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4734
		RTL_R32(tp, CSIDR) : ~0;
4735 4736
}

4737
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4738
{
4739 4740
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4741

4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4754 4755
}

4756
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4757
{
4758
	rtl_csi_access_enable(tp, 0x27);
4759 4760 4761 4762 4763 4764 4765 4766
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4767 4768
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
4769 4770 4771 4772
{
	u16 w;

	while (len-- > 0) {
4773 4774
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4775 4776 4777 4778
		e++;
	}
}

4779
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4780
{
4781
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4782
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4783 4784
}

4785
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4786
{
4787
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4788
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4789 4790
}

H
hayeswang 已提交
4791 4792 4793 4794
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

4795
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
4796 4797 4798 4799 4800 4801

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

4802
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
4803 4804
}

K
Kai-Heng Feng 已提交
4805 4806 4807 4808
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
	if (enable) {
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4809
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4810 4811 4812 4813
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4814 4815

	udelay(10);
K
Kai-Heng Feng 已提交
4816 4817
}

4818
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
4819
{
4820
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4821

4822
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4823
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4824

4825
	if (tp->dev->mtu <= ETH_DATA_LEN) {
4826
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
4827 4828
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
4829 4830
}

4831
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
4832
{
4833
	rtl_hw_start_8168bb(tp);
4834

4835
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4836

4837
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
4838 4839
}

4840
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4841
{
4842
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4843

4844
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4845

4846
	if (tp->dev->mtu <= ETH_DATA_LEN)
4847
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4848

4849
	rtl_disable_clock_request(tp);
4850

4851
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4852
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4853 4854
}

4855
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4856
{
4857
	static const struct ephy_info e_info_8168cp[] = {
4858 4859 4860 4861 4862 4863 4864
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4865
	rtl_set_def_aspm_entry_latency(tp);
4866

4867
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
4868

4869
	__rtl_hw_start_8168cp(tp);
4870 4871
}

4872
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4873
{
4874
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4875

4876
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4877

4878
	if (tp->dev->mtu <= ETH_DATA_LEN)
4879
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4880

4881
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4882
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
4883 4884
}

4885
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4886
{
4887
	rtl_set_def_aspm_entry_latency(tp);
4888

4889
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4890 4891

	/* Magic. */
4892
	RTL_W8(tp, DBG_REG, 0x20);
4893

4894
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4895

4896
	if (tp->dev->mtu <= ETH_DATA_LEN)
4897
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4898

4899
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4900
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4901 4902
}

4903
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4904
{
4905
	static const struct ephy_info e_info_8168c_1[] = {
4906 4907 4908 4909 4910
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4911
	rtl_set_def_aspm_entry_latency(tp);
4912

4913
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4914

4915
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
4916

4917
	__rtl_hw_start_8168cp(tp);
4918 4919
}

4920
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4921
{
4922
	static const struct ephy_info e_info_8168c_2[] = {
4923 4924 4925 4926
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

4927
	rtl_set_def_aspm_entry_latency(tp);
4928

4929
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
4930

4931
	__rtl_hw_start_8168cp(tp);
4932 4933
}

4934
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4935
{
4936
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4937 4938
}

4939
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4940
{
4941
	rtl_set_def_aspm_entry_latency(tp);
4942

4943
	__rtl_hw_start_8168cp(tp);
4944 4945
}

4946
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4947
{
4948
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4949

4950
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4951

4952
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
4953

4954
	if (tp->dev->mtu <= ETH_DATA_LEN)
4955
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4956

4957
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4958
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
4959 4960
}

4961
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
4962
{
4963
	rtl_set_def_aspm_entry_latency(tp);
4964

4965
	if (tp->dev->mtu <= ETH_DATA_LEN)
4966
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4967

4968
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4969

4970
	rtl_disable_clock_request(tp);
4971 4972
}

4973
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4974 4975
{
	static const struct ephy_info e_info_8168d_4[] = {
4976 4977 4978
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
4979 4980
	};

4981
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4982

4983
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
4984

4985
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
4986

4987
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
4988

4989
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4990 4991
}

4992
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4993
{
H
Hayes Wang 已提交
4994
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5010
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
5011

5012
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5013

5014
	if (tp->dev->mtu <= ETH_DATA_LEN)
5015
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5016

5017
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5018

5019
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5020 5021

	/* Reset tx FIFO pointer */
5022 5023
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5024

5025
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5026 5027
}

5028
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5029 5030 5031 5032 5033 5034
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5035
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5036

5037
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5038

5039
	if (tp->dev->mtu <= ETH_DATA_LEN)
5040
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5041

5042 5043 5044 5045 5046 5047
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5048 5049
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5050

5051
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5052

5053
	rtl_disable_clock_request(tp);
5054

5055
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5056 5057

	/* Adjust EEE LED frequency */
5058
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5059

5060 5061 5062
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5063 5064

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5065 5066
}

5067
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5068
{
5069
	rtl_set_def_aspm_entry_latency(tp);
5070

5071
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5072

5073 5074 5075 5076
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5077 5078 5079 5080
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5081 5082
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5083

5084
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5085

5086
	rtl_disable_clock_request(tp);
5087

5088 5089 5090 5091
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5092 5093
}

5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5105
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5106

5107
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5108 5109

	/* Adjust EEE LED frequency */
5110
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5111 5112
}

5113 5114 5115 5116 5117 5118 5119 5120 5121 5122
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5123
	rtl_pcie_state_l2l3_enable(tp, false);
5124

5125
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5126

5127
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5128 5129
}

5130
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5131 5132 5133 5134 5135 5136
{
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5137
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5138

5139
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5140

5141 5142
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5143
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5144

5145 5146
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5147 5148 5149 5150 5151

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5152
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5153

5154 5155
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5156 5157

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5158 5159
}

5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5172
	rtl_hw_aspm_clkreq_enable(tp, false);
5173
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
K
Kai-Heng Feng 已提交
5174
	rtl_hw_aspm_clkreq_enable(tp, true);
5175 5176
}

H
hayeswang 已提交
5177 5178 5179 5180 5181 5182 5183 5184 5185
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5186
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5187 5188

	/* disable aspm and clock request before access ephy */
5189 5190
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5191 5192 5193
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

5204
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5205 5206

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5207
	rtl_hw_aspm_clkreq_enable(tp, false);
H
hayeswang 已提交
5208
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
5346
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
5347 5348
}

5349 5350
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
5351
	int rg_saw_cnt;
5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5363
	rtl_hw_aspm_clkreq_enable(tp, false);
5364 5365 5366 5367 5368 5369 5370
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5371
	rtl_set_def_aspm_entry_latency(tp);
5372

5373
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5374

5375 5376
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5377

5378
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5379

5380
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5381 5382 5383

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5384 5385
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5386 5387 5388 5389 5390

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5391
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5392

5393 5394
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
5395

5396
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
5397

5398
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5399 5400 5401 5402

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
5403
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
5404 5405 5406 5407 5408 5409 5410
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
5411
		data &= ~0x0fff;
5412 5413 5414 5415 5416
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
5417 5418
	data &= ~0xf0;
	data |= 0x70;
5419 5420 5421
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
5422 5423
	data &= ~0x6000;
	data |= 0x8008;
5424 5425 5426
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
5427
	data &= ~0x01ff;
5428 5429 5430 5431
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
5432
	data &= ~0x0fff;
5433 5434 5435 5436 5437 5438 5439
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
5440 5441

	rtl_hw_aspm_clkreq_enable(tp, true);
5442 5443
}

C
Chun-Hao Lin 已提交
5444 5445
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
5446 5447
	rtl8168ep_stop_cmac(tp);

C
Chun-Hao Lin 已提交
5448 5449 5450 5451 5452
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5453
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
5454

5455
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
5456 5457 5458 5459 5460 5461 5462 5463

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5464 5465
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
5466 5467 5468 5469 5470

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5471
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
5472 5473 5474

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

5475
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5491
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5492 5493 5494
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
5495 5496

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5508
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5509 5510 5511 5512
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

5513 5514
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
5515 5516

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5530
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5531 5532 5533 5534
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

5535 5536
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
K
Kai-Heng Feng 已提交
5550 5551

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5552 5553
}

5554
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5555
{
5556
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5557

5558 5559
	tp->cp_cmd &= ~INTT_MASK;
	tp->cp_cmd |= PktCntrDisable | INTT_1;
5560
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5561

5562
	RTL_W16(tp, IntrMitigate, 0x5100);
5563

5564
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5565
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5566 5567
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
5568 5569
	}

5570 5571
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5572
		rtl_hw_start_8168bb(tp);
5573
		break;
5574 5575 5576

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5577
		rtl_hw_start_8168bef(tp);
5578
		break;
5579 5580

	case RTL_GIGA_MAC_VER_18:
5581
		rtl_hw_start_8168cp_1(tp);
5582
		break;
5583 5584

	case RTL_GIGA_MAC_VER_19:
5585
		rtl_hw_start_8168c_1(tp);
5586
		break;
5587 5588

	case RTL_GIGA_MAC_VER_20:
5589
		rtl_hw_start_8168c_2(tp);
5590
		break;
5591

F
Francois Romieu 已提交
5592
	case RTL_GIGA_MAC_VER_21:
5593
		rtl_hw_start_8168c_3(tp);
5594
		break;
F
Francois Romieu 已提交
5595

5596
	case RTL_GIGA_MAC_VER_22:
5597
		rtl_hw_start_8168c_4(tp);
5598
		break;
5599

F
Francois Romieu 已提交
5600
	case RTL_GIGA_MAC_VER_23:
5601
		rtl_hw_start_8168cp_2(tp);
5602
		break;
F
Francois Romieu 已提交
5603

5604
	case RTL_GIGA_MAC_VER_24:
5605
		rtl_hw_start_8168cp_3(tp);
5606
		break;
5607

F
Francois Romieu 已提交
5608
	case RTL_GIGA_MAC_VER_25:
5609 5610
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5611
		rtl_hw_start_8168d(tp);
5612
		break;
F
Francois Romieu 已提交
5613

F
françois romieu 已提交
5614
	case RTL_GIGA_MAC_VER_28:
5615
		rtl_hw_start_8168d_4(tp);
5616
		break;
F
Francois Romieu 已提交
5617

5618
	case RTL_GIGA_MAC_VER_31:
5619
		rtl_hw_start_8168dp(tp);
5620 5621
		break;

H
hayeswang 已提交
5622 5623
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5624
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5625 5626
		break;
	case RTL_GIGA_MAC_VER_34:
5627
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5628
		break;
F
françois romieu 已提交
5629

5630 5631
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5632
		rtl_hw_start_8168f_1(tp);
5633 5634
		break;

5635 5636 5637 5638
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5639 5640 5641 5642
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5643 5644 5645
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5646

H
hayeswang 已提交
5647 5648 5649 5650
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5651 5652 5653 5654 5655
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

5668
	default:
5669 5670 5671
		netif_err(tp, drv, tp->dev,
			  "unknown chipset (mac_version = %d)\n",
			  tp->mac_version);
5672
		break;
5673
	}
5674
}
L
Linus Torvalds 已提交
5675

5676
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
5677
{
5678
	static const struct ephy_info e_info_8102e_1[] = {
5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

5690
	rtl_set_def_aspm_entry_latency(tp);
5691

5692
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
5693

5694
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5695

5696
	RTL_W8(tp, Config1,
5697
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5698
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5699

5700
	cfg1 = RTL_R8(tp, Config1);
5701
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5702
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
5703

5704
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
5705 5706
}

5707
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
5708
{
5709
	rtl_set_def_aspm_entry_latency(tp);
5710

5711
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5712

5713 5714
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5715 5716
}

5717
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
5718
{
5719
	rtl_hw_start_8102e_2(tp);
5720

5721
	rtl_ephy_write(tp, 0x03, 0xc2f9);
5722 5723
}

5724
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
5737
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5738
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5739

F
Francois Romieu 已提交
5740
	/* Disable Early Tally Counter */
5741
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
5742

5743 5744
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5745

5746
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
5747 5748

	rtl_pcie_state_l2l3_enable(tp, false);
5749 5750
}

5751
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
5752
{
5753
	rtl_hw_start_8105e_1(tp);
5754
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
5755 5756
}

5757 5758 5759 5760 5761 5762 5763
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

5764
	rtl_set_def_aspm_entry_latency(tp);
5765 5766

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5767
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5768

5769
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5770

5771
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
5772

5773
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5774

5775 5776
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5777 5778
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5779 5780
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5781
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
5782 5783

	rtl_pcie_state_l2l3_enable(tp, false);
5784 5785
}

H
Hayes Wang 已提交
5786 5787
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
5788 5789
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
5790
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5791
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
5792

5793 5794 5795
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
5796 5797

	rtl_pcie_state_l2l3_enable(tp, false);
K
Kai-Heng Feng 已提交
5798
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5799 5800
}

5801
static void rtl_hw_start_8101(struct rtl8169_private *tp)
5802
{
5803 5804
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
5805

F
Francois Romieu 已提交
5806
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
5807
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
5808
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
5809
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
5810

5811
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5812

5813
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5814
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
5815

5816 5817
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
5818
		rtl_hw_start_8102e_1(tp);
5819 5820 5821
		break;

	case RTL_GIGA_MAC_VER_08:
5822
		rtl_hw_start_8102e_3(tp);
5823 5824 5825
		break;

	case RTL_GIGA_MAC_VER_09:
5826
		rtl_hw_start_8102e_2(tp);
5827
		break;
5828 5829

	case RTL_GIGA_MAC_VER_29:
5830
		rtl_hw_start_8105e_1(tp);
5831 5832
		break;
	case RTL_GIGA_MAC_VER_30:
5833
		rtl_hw_start_8105e_2(tp);
5834
		break;
5835 5836 5837 5838

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
5839 5840 5841 5842

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
5843 5844 5845
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
5846 5847 5848 5849
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
5850 5851
	}

5852
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5853 5854 5855 5856
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5857 5858 5859 5860 5861 5862 5863
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
5864
	dev->mtu = new_mtu;
5865 5866
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5867
	return 0;
L
Linus Torvalds 已提交
5868 5869 5870 5871
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5872
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5873 5874 5875
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
5876 5877
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
5878
{
5879 5880
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5881

E
Eric Dumazet 已提交
5882 5883
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
5884 5885 5886
	rtl8169_make_unusable_by_asic(desc);
}

5887
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5888 5889 5890
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5891 5892 5893
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5894
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5895 5896
}

E
Eric Dumazet 已提交
5897 5898 5899 5900 5901
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
5902 5903
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
5904
{
E
Eric Dumazet 已提交
5905
	void *data;
L
Linus Torvalds 已提交
5906
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
5907
	struct device *d = tp_to_dev(tp);
5908
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
5909

5910
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
5911 5912
	if (!data)
		return NULL;
5913

E
Eric Dumazet 已提交
5914 5915
	if (rtl8169_align(data) != data) {
		kfree(data);
5916
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
5917 5918 5919
		if (!data)
			return NULL;
	}
5920

5921
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
5922
				 DMA_FROM_DEVICE);
5923 5924 5925
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5926
		goto err_out;
5927
	}
L
Linus Torvalds 已提交
5928

5929 5930
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
5931
	return data;
5932 5933 5934 5935

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
5936 5937 5938 5939
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5940
	unsigned int i;
L
Linus Torvalds 已提交
5941 5942

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
5943 5944
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
5945 5946 5947 5948 5949
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
5950
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5951
{
S
Stanislaw Gruszka 已提交
5952 5953
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5954

S
Stanislaw Gruszka 已提交
5955 5956 5957
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5958

S
Stanislaw Gruszka 已提交
5959 5960
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
5961

S
Stanislaw Gruszka 已提交
5962
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5963 5964
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
5965
			goto err_out;
E
Eric Dumazet 已提交
5966 5967
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5968 5969
	}

S
Stanislaw Gruszka 已提交
5970 5971 5972 5973 5974 5975
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
5976 5977
}

5978
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5979 5980 5981
{
	rtl8169_init_ring_indexes(tp);

5982 5983
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5984

S
Stanislaw Gruszka 已提交
5985
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5986 5987
}

5988
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5989 5990 5991 5992
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5993 5994
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5995 5996 5997 5998 5999 6000
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6001 6002
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6003 6004 6005
{
	unsigned int i;

6006 6007
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6008 6009 6010 6011 6012 6013
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6014
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6015 6016
					     tp->TxDescArray + entry);
			if (skb) {
6017
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6018 6019 6020 6021
				tx_skb->skb = NULL;
			}
		}
	}
6022 6023 6024 6025 6026
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6027 6028 6029
	tp->cur_tx = tp->dirty_tx = 0;
}

6030
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6031
{
D
David Howells 已提交
6032
	struct net_device *dev = tp->dev;
6033
	int i;
L
Linus Torvalds 已提交
6034

6035 6036 6037
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6038

6039 6040
	rtl8169_hw_reset(tp);

6041
	for (i = 0; i < NUM_RX_DESC; i++)
6042
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6043

L
Linus Torvalds 已提交
6044
	rtl8169_tx_clear(tp);
6045
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6046

6047
	napi_enable(&tp->napi);
6048
	rtl_hw_start(tp);
6049
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
6050 6051 6052 6053
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6054 6055 6056
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6057 6058 6059
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6060
			      u32 *opts)
L
Linus Torvalds 已提交
6061 6062 6063
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6064
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6065
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6066 6067 6068

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6069
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6070 6071 6072 6073 6074 6075 6076
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6077
		len = skb_frag_size(frag);
6078
		addr = skb_frag_address(frag);
6079
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6080 6081 6082 6083
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6084
			goto err_out;
6085
		}
L
Linus Torvalds 已提交
6086

F
Francois Romieu 已提交
6087
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6088 6089
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6090 6091

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6092
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6104 6105 6106 6107

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6108 6109
}

6110 6111 6112 6113 6114
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6140
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6152
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

H
hayeswang 已提交
6179 6180
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6181
{
6182 6183
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6184 6185
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6204
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6205 6206 6207
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6208 6209 6210 6211 6212 6213 6214
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

6215
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6232
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6233
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6234
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6235
		u8 ip_protocol;
L
Linus Torvalds 已提交
6236

6237
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6238
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6239

H
hayeswang 已提交
6240 6241 6242 6243 6244 6245 6246
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

6247
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6267 6268
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6269 6270

		opts[1] |= transport_offset << TCPHO_SHIFT;
6271 6272
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6273
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
6274
	}
H
hayeswang 已提交
6275

6276
	return true;
L
Linus Torvalds 已提交
6277 6278
}

6279 6280
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6281 6282
{
	struct rtl8169_private *tp = netdev_priv(dev);
6283
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6284
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
6285
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6286 6287
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
6288
	u32 opts[2];
6289
	int frags;
6290

6291
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
6292
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6293
		goto err_stop_0;
L
Linus Torvalds 已提交
6294 6295 6296
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6297 6298
		goto err_stop_0;

6299 6300 6301
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6302 6303 6304 6305
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6306

6307
	len = skb_headlen(skb);
6308
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6309 6310 6311
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6312
		goto err_dma_0;
6313
	}
6314 6315 6316

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6317

F
Francois Romieu 已提交
6318
	frags = rtl8169_xmit_frags(tp, skb, opts);
6319 6320 6321
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6322
		opts[0] |= FirstFrag;
6323
	else {
F
Francois Romieu 已提交
6324
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6325 6326 6327
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6328 6329
	txd->opts2 = cpu_to_le32(opts[1]);

6330 6331
	skb_tx_timestamp(skb);

6332 6333
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
6334

F
Francois Romieu 已提交
6335
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6336
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6337 6338
	txd->opts1 = cpu_to_le32(status);

6339
	/* Force all memory writes to complete before notifying device */
6340
	wmb();
L
Linus Torvalds 已提交
6341

6342 6343
	tp->cur_tx += frags + 1;

6344
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6345

6346
	mmiowb();
6347

6348
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
6349 6350 6351 6352
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
6353
		netif_stop_queue(dev);
6354 6355 6356 6357 6358 6359 6360
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6361
		smp_mb();
6362
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6363 6364 6365
			netif_wake_queue(dev);
	}

6366
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6367

6368
err_dma_1:
6369
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6370
err_dma_0:
6371
	dev_kfree_skb_any(skb);
6372 6373 6374 6375
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6376
	netif_stop_queue(dev);
6377
	dev->stats.tx_dropped++;
6378
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6390 6391
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6392 6393 6394 6395

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6396 6397
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6398 6399 6400
	 *
	 * Feel free to adjust to your needs.
	 */
6401
	if (pdev->broken_parity_status)
6402 6403 6404 6405 6406
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6407 6408 6409 6410 6411 6412 6413

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6414
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
6415
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6416
		tp->cp_cmd &= ~PCIDAC;
6417
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
6418 6419 6420
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
6421
	rtl8169_hw_reset(tp);
6422

6423
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6424 6425
}

6426
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6443 6444 6445 6446 6447 6448
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
6449
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
6450
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6451
		if (status & LastFrag) {
6452 6453 6454 6455
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
6456
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
6457 6458 6459 6460 6461 6462 6463 6464
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
6465 6466 6467 6468 6469 6470 6471
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6472
		smp_mb();
L
Linus Torvalds 已提交
6473
		if (netif_queue_stopped(dev) &&
6474
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6475 6476
			netif_wake_queue(dev);
		}
6477 6478 6479 6480 6481 6482
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6483 6484
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6485 6486 6487
	}
}

6488 6489 6490 6491 6492
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6493
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6494 6495 6496 6497
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6498
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6499 6500
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6501
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6502 6503
}

E
Eric Dumazet 已提交
6504 6505 6506 6507
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6508
{
S
Stephen Hemminger 已提交
6509
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
6510
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
6511

E
Eric Dumazet 已提交
6512
	data = rtl8169_align(data);
6513
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6514
	prefetch(data);
6515
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
6516
	if (skb)
6517
		skb_copy_to_linear_data(skb, data, pkt_size);
6518 6519
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6520
	return skb;
L
Linus Torvalds 已提交
6521 6522
}

6523
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6524 6525
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6526
	unsigned int count;
L
Linus Torvalds 已提交
6527 6528 6529

	cur_rx = tp->cur_rx;

6530
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6531
		unsigned int entry = cur_rx % NUM_RX_DESC;
6532
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6533 6534
		u32 status;

6535
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
6536 6537
		if (status & DescOwn)
			break;
6538 6539 6540 6541 6542 6543 6544

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
6545
		if (unlikely(status & RxRES)) {
6546 6547
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6548
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6549
			if (status & (RxRWT | RxRUNT))
6550
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6551
			if (status & RxCRC)
6552
				dev->stats.rx_crc_errors++;
6553 6554 6555
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
6556
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6557
				dev->stats.rx_fifo_errors++;
6558 6559 6560
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
6561
				goto process_pkt;
6562
			}
L
Linus Torvalds 已提交
6563
		} else {
E
Eric Dumazet 已提交
6564
			struct sk_buff *skb;
B
Ben Greear 已提交
6565 6566 6567 6568 6569
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6570 6571 6572 6573
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6574

6575 6576 6577 6578 6579 6580
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6581 6582
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6583
				goto release_descriptor;
6584 6585
			}

E
Eric Dumazet 已提交
6586 6587 6588 6589
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6590
				goto release_descriptor;
L
Linus Torvalds 已提交
6591 6592
			}

E
Eric Dumazet 已提交
6593
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6594 6595 6596
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6597 6598
			rtl8169_rx_vlan_tag(desc, skb);

6599 6600 6601
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

6602
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6603

J
Junchang Wang 已提交
6604 6605 6606 6607
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6608
		}
6609 6610
release_descriptor:
		desc->opts2 = 0;
6611
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
6612 6613 6614 6615 6616 6617 6618 6619
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6620
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6621
{
6622
	struct rtl8169_private *tp = dev_instance;
6623
	u16 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
6624

6625 6626
	if (status == 0xffff || !(status & (RTL_EVENT_NAPI | tp->event_slow)))
		return IRQ_NONE;
L
Linus Torvalds 已提交
6627

6628 6629 6630 6631
	rtl_irq_disable(tp);
	napi_schedule_irqoff(&tp->napi);

	return IRQ_HANDLED;
6632
}
L
Linus Torvalds 已提交
6633

6634 6635 6636 6637 6638 6639 6640 6641 6642 6643
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6644

6645 6646 6647 6648 6649
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
6650 6651
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6652
		default:
6653 6654
			break;
		}
6655
	}
L
Linus Torvalds 已提交
6656

6657 6658
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
6659

6660
	if (status & LinkChg)
6661
		phy_mac_interrupt(dev->phydev);
L
Linus Torvalds 已提交
6662

6663
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
6664 6665
}

6666 6667
static void rtl_task(struct work_struct *work)
{
6668 6669 6670 6671
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
6672
		/* XXX - keep rtl_slow_event_work() as first element. */
6673 6674 6675
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
6676 6677
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6678 6679 6680 6681 6682
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6683 6684
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6685 6686 6687 6688 6689 6690 6691 6692 6693
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6694

6695 6696
out_unlock:
	rtl_unlock_work(tp);
6697 6698
}

6699
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6700
{
6701 6702
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6703
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6704
	int work_done;
6705 6706 6707 6708 6709
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

6710
	work_done = rtl_rx(dev, tp, (u32) budget);
6711

6712
	rtl_tx(dev, tp);
L
Linus Torvalds 已提交
6713

6714 6715 6716 6717 6718
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
6719

6720
	if (work_done < budget) {
6721
		napi_complete_done(napi, work_done);
6722

6723 6724
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
6725 6726
	}

6727
	return work_done;
L
Linus Torvalds 已提交
6728 6729
}

6730
static void rtl8169_rx_missed(struct net_device *dev)
6731 6732 6733 6734 6735 6736
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

6737 6738
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
6739 6740
}

6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
		phy_print_status(ndev->phydev);
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
	struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
	phy_interface_t phy_mode;
	int ret;

6762
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
6763 6764 6765 6766 6767 6768 6769
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

6770
	if (!tp->supports_gmii)
6771 6772 6773 6774 6775 6776 6777 6778 6779 6780
		phy_set_max_speed(phydev, SPEED_100);

	/* Ensure to advertise everything, incl. pause */
	phydev->advertising = phydev->supported;

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6781 6782 6783 6784
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6785 6786
	phy_stop(dev->phydev);

6787
	napi_disable(&tp->napi);
6788
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6789

6790
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6791 6792
	/*
	 * At this point device interrupts can not be enabled in any function,
6793 6794
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6795
	 */
6796
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6797 6798

	/* Give a racing hard_start_xmit a few cycles to complete. */
6799
	synchronize_sched();
L
Linus Torvalds 已提交
6800 6801 6802 6803

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6804 6805

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6806 6807 6808 6809 6810 6811 6812
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6813 6814
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6815
	/* Update counters before going down */
6816
	rtl8169_update_counters(tp);
6817

6818
	rtl_lock_work(tp);
6819 6820
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6821

L
Linus Torvalds 已提交
6822
	rtl8169_down(dev);
6823
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6824

6825 6826
	cancel_work_sync(&tp->wk.work);

6827 6828
	phy_disconnect(dev->phydev);

6829
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6830

6831 6832 6833 6834
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6835 6836 6837
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6838 6839
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6840 6841 6842
	return 0;
}

6843 6844 6845 6846 6847
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6848
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6849 6850 6851
}
#endif

6852 6853 6854 6855 6856 6857 6858 6859 6860
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6861
	 * Rx and Tx descriptors needs 256 bytes alignment.
6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6874
	retval = rtl8169_init_ring(tp);
6875 6876 6877 6878 6879 6880 6881 6882 6883
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

6884
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6885
				 dev->name);
6886 6887 6888
	if (retval < 0)
		goto err_release_fw_2;

6889 6890 6891 6892
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6893 6894 6895 6896 6897 6898 6899 6900 6901 6902
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

6903
	rtl_hw_start(tp);
6904

6905
	if (!rtl8169_init_counter_offsets(tp))
6906 6907
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6908
	phy_start(dev->phydev);
6909 6910 6911 6912
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6913
	pm_runtime_put_sync(&pdev->dev);
6914 6915 6916
out:
	return retval;

6917 6918
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6935
static void
J
Junchang Wang 已提交
6936
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6937 6938
{
	struct rtl8169_private *tp = netdev_priv(dev);
6939
	struct pci_dev *pdev = tp->pci_dev;
6940
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6941
	unsigned int start;
L
Linus Torvalds 已提交
6942

6943 6944 6945
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6946
		rtl8169_rx_missed(dev);
6947

J
Junchang Wang 已提交
6948
	do {
6949
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6950 6951
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6952
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6953 6954

	do {
6955
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6956 6957
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6958
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6959 6960 6961 6962 6963 6964 6965 6966

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6967
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6968

6969 6970 6971 6972
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
6973
	if (pm_runtime_active(&pdev->dev))
6974
		rtl8169_update_counters(tp);
6975 6976 6977 6978 6979

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6980
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6981
		le64_to_cpu(tp->tc_offset.tx_errors);
6982
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6983
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6984
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6985 6986
		le16_to_cpu(tp->tc_offset.tx_aborted);

6987
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6988 6989
}

6990
static void rtl8169_net_suspend(struct net_device *dev)
6991
{
F
françois romieu 已提交
6992 6993
	struct rtl8169_private *tp = netdev_priv(dev);

6994
	if (!netif_running(dev))
6995
		return;
6996

6997
	phy_stop(dev->phydev);
6998 6999
	netif_device_detach(dev);
	netif_stop_queue(dev);
7000 7001 7002

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7003 7004 7005
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

7006 7007 7008
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7009 7010 7011 7012 7013 7014 7015 7016
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7017
	struct rtl8169_private *tp = netdev_priv(dev);
7018

7019
	rtl8169_net_suspend(dev);
7020
	clk_disable_unprepare(tp->clk);
7021

7022 7023 7024
	return 0;
}

7025 7026
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7027 7028
	struct rtl8169_private *tp = netdev_priv(dev);

7029
	netif_device_attach(dev);
F
françois romieu 已提交
7030 7031

	rtl_pll_power_up(tp);
7032
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
7033

7034 7035
	phy_start(tp->dev->phydev);

A
Artem Savkov 已提交
7036 7037
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7038
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7039
	rtl_unlock_work(tp);
7040

7041
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7042 7043
}

7044
static int rtl8169_resume(struct device *device)
7045
{
7046
	struct pci_dev *pdev = to_pci_dev(device);
7047
	struct net_device *dev = pci_get_drvdata(pdev);
7048 7049 7050
	struct rtl8169_private *tp = netdev_priv(dev);

	clk_prepare_enable(tp->clk);
7051

7052 7053
	if (netif_running(dev))
		__rtl8169_resume(dev);
7054

7055 7056 7057 7058 7059 7060 7061 7062 7063
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7064
	if (!tp->TxDescArray)
7065 7066
		return 0;

7067
	rtl_lock_work(tp);
7068
	__rtl8169_set_wol(tp, WAKE_ANY);
7069
	rtl_unlock_work(tp);
7070 7071 7072

	rtl8169_net_suspend(dev);

7073
	/* Update counters before going runtime suspend */
7074
	rtl8169_rx_missed(dev);
7075
	rtl8169_update_counters(tp);
7076

7077 7078 7079 7080 7081 7082 7083 7084
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7085
	rtl_rar_set(tp, dev->dev_addr);
7086 7087 7088 7089

	if (!tp->TxDescArray)
		return 0;

7090
	rtl_lock_work(tp);
7091
	__rtl8169_set_wol(tp, tp->saved_wolopts);
7092
	rtl_unlock_work(tp);
7093 7094

	__rtl8169_resume(dev);
7095 7096 7097 7098

	return 0;
}

7099 7100 7101 7102 7103
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7104 7105 7106 7107
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7108 7109
}

7110
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7111 7112 7113 7114 7115 7116 7117 7118 7119
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7120 7121 7122 7123 7124 7125 7126 7127 7128 7129
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7130 7131 7132 7133 7134 7135 7136 7137 7138
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7139
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7140
		/* PCI commit */
7141
		RTL_R8(tp, ChipCmd);
7142 7143 7144 7145 7146 7147
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7148 7149
static void rtl_shutdown(struct pci_dev *pdev)
{
7150
	struct net_device *dev = pci_get_drvdata(pdev);
7151
	struct rtl8169_private *tp = netdev_priv(dev);
7152 7153

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7154

F
Francois Romieu 已提交
7155
	/* Restore original MAC address */
7156 7157
	rtl_rar_set(tp, dev->perm_addr);

7158
	rtl8169_hw_reset(tp);
7159

7160
	if (system_state == SYSTEM_POWER_OFF) {
7161
		if (tp->saved_wolopts) {
7162 7163
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7164 7165
		}

7166 7167 7168 7169
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7170

B
Bill Pemberton 已提交
7171
static void rtl_remove_one(struct pci_dev *pdev)
7172 7173 7174 7175
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7176
	if (r8168_check_dash(tp))
7177 7178
		rtl8168_driver_stop(tp);

7179 7180
	netif_napi_del(&tp->napi);

7181
	unregister_netdev(dev);
7182
	mdiobus_unregister(tp->mii_bus);
7183 7184 7185 7186 7187 7188 7189 7190 7191 7192

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7193
static const struct net_device_ops rtl_netdev_ops = {
7194
	.ndo_open		= rtl_open,
7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7212
static const struct rtl_cfg_info {
7213
	void (*hw_start)(struct rtl8169_private *tp);
7214
	u16 event_slow;
7215
	unsigned int has_gmii:1;
7216
	const struct rtl_coalesce_info *coalesce_info;
7217 7218 7219 7220 7221
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7222
		.has_gmii	= 1,
7223
		.coalesce_info	= rtl_coalesce_info_8169,
7224 7225 7226 7227 7228
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7229
		.has_gmii	= 1,
7230
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7231 7232 7233 7234 7235 7236
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
7237
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7238 7239 7240 7241
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

7242
static int rtl_alloc_irq(struct rtl8169_private *tp)
7243
{
7244
	unsigned int flags;
7245

7246 7247
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
7248 7249 7250
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
7251 7252
		/* fall through */
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
7253
		flags = PCI_IRQ_LEGACY;
7254 7255
		break;
	default:
7256
		flags = PCI_IRQ_ALL_TYPES;
7257
		break;
7258
	}
7259 7260

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
7261 7262
}

H
Hayes Wang 已提交
7263 7264
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
7265
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
7266 7267 7268 7269
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
7270
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
7271 7272
}

7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct phy_device *phydev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
		 PCI_DEVID(pdev->bus->number, pdev->devfn));

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

	phydev = mdiobus_get_phy(new_bus, 0);
	if (!phydev) {
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

7327 7328 7329
	/* PHY will be woken up in rtl_open() */
	phy_suspend(phydev);

7330 7331 7332 7333 7334
	tp->mii_bus = new_bus;

	return 0;
}

B
Bill Pemberton 已提交
7335
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7336 7337 7338 7339 7340
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

7341
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
7342 7343 7344 7345 7346 7347 7348

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

7349
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
7350
	msleep(1);
7351
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
7352

7353
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7354 7355 7356 7357 7358 7359
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7360
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7361 7362 7363 7364 7365 7366 7367
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
7368 7369 7370 7371 7372 7373
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
7374
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7375 7376
{
	switch (tp->mac_version) {
7377
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
7378 7379
		rtl_hw_init_8168g(tp);
		break;
7380
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
7381
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
7382 7383 7384 7385 7386 7387
		break;
	default:
		break;
	}
}

7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

7423 7424 7425 7426 7427
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

H
hayeswang 已提交
7428
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7429 7430 7431 7432
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct net_device *dev;
7433
	int chipset, region, i;
7434
	int jumbo_max, rc;
7435

7436 7437 7438
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
7439 7440

	SET_NETDEV_DEV(dev, &pdev->dev);
7441
	dev->netdev_ops = &rtl_netdev_ops;
7442 7443 7444 7445
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7446
	tp->supports_gmii = cfg->has_gmii;
7447

7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473
	/* Get the *optional* external "ether_clk" used on some boards */
	tp->clk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(tp->clk)) {
		rc = PTR_ERR(tp->clk);
		if (rc == -ENOENT) {
			/* clk-core allows NULL (for suspend / resume) */
			tp->clk = NULL;
		} else if (rc == -EPROBE_DEFER) {
			return rc;
		} else {
			dev_err(&pdev->dev, "failed to get clk: %d\n", rc);
			return rc;
		}
	} else {
		rc = clk_prepare_enable(tp->clk);
		if (rc) {
			dev_err(&pdev->dev, "failed to enable clk: %d\n", rc);
			return rc;
		}

		rc = devm_add_action_or_reset(&pdev->dev, rtl_disable_clk,
					      tp->clk);
		if (rc)
			return rc;
	}

H
Heiner Kallweit 已提交
7474 7475 7476 7477 7478
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);

7479
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
7480
	rc = pcim_enable_device(pdev);
7481
	if (rc < 0) {
7482
		dev_err(&pdev->dev, "enable failure\n");
7483
		return rc;
7484 7485
	}

7486
	if (pcim_set_mwi(pdev) < 0)
7487
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
7488

7489 7490 7491
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
7492
		dev_err(&pdev->dev, "no MMIO resource found\n");
7493
		return -ENODEV;
7494 7495 7496 7497
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7498
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
7499
		return -ENODEV;
7500 7501
	}

7502
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
7503
	if (rc < 0) {
7504
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
7505
		return rc;
7506 7507
	}

7508
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
7509 7510

	if (!pci_is_pcie(pdev))
7511
		dev_info(&pdev->dev, "not PCI Express\n");
7512 7513

	/* Identify chip attached to board */
7514
	rtl8169_get_mac_version(tp, cfg->default_ver);
7515

7516 7517 7518 7519 7520
	if (rtl_tbi_enabled(tp)) {
		dev_err(&pdev->dev, "TBI fiber mode not supported\n");
		return -ENODEV;
	}

7521
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
7522 7523 7524 7525

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
7526 7527
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
7528 7529 7530 7531 7532 7533 7534 7535

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
7536
			dev_err(&pdev->dev, "DMA configuration failed\n");
7537
			return rc;
7538 7539 7540
		}
	}

7541 7542 7543 7544
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
7545 7546
	rtl_hw_initialize(tp);

7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_jumbo_ops(tp);

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

7560 7561
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
7562
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
7563 7564
		return rc;
	}
7565

7566
	tp->saved_wolopts = __rtl8169_get_wol(tp);
H
Heiner Kallweit 已提交
7567

7568
	mutex_init(&tp->wk.mutex);
7569 7570
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7571 7572

	/* Get MAC address */
7573
	switch (tp->mac_version) {
7574
		u8 mac_addr[ETH_ALEN] __aligned(4);
7575 7576
	case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
7577
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7578
		*(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7579

7580 7581
		if (is_valid_ether_addr(mac_addr))
			rtl_rar_set(tp, mac_addr);
7582 7583 7584
		break;
	default:
		break;
7585
	}
7586
	for (i = 0; i < ETH_ALEN; i++)
7587
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
7588

7589
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7590 7591
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

7592
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
7593 7594 7595 7596

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7597
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7598 7599

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7600 7601
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7602 7603
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
7604
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
7605

H
hayeswang 已提交
7606 7607 7608 7609 7610 7611
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7612
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7613
		/* Disallow toggling */
7614
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7615

7616
	if (rtl_chip_supports_csum_v2(tp)) {
H
hayeswang 已提交
7617
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7618
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7619 7620
	} else {
		tp->tso_csum = rtl8169_tso_csum_v1;
7621
	}
H
hayeswang 已提交
7622

7623 7624 7625
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

7626 7627
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
7628 7629
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
7630

7631 7632
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
7633
	tp->coalesce_info = cfg->coalesce_info;
7634 7635 7636

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

7637 7638 7639
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
7640 7641
	if (!tp->counters)
		return -ENOMEM;
7642

7643 7644
	pci_set_drvdata(pdev, dev);

7645 7646
	rc = r8169_mdio_register(tp);
	if (rc)
7647
		return rc;
7648

7649 7650 7651
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

7652 7653 7654 7655
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

7656 7657
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
7658
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
7659
		   pci_irq_vector(pdev, 0));
7660 7661 7662 7663 7664 7665

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
7666

7667
	if (r8168_check_dash(tp))
7668 7669
		rtl8168_driver_start(tp);

7670 7671 7672
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

7673
	return 0;
7674 7675 7676 7677

err_mdio_unregister:
	mdiobus_unregister(tp->mii_bus);
	return rc;
7678 7679
}

L
Linus Torvalds 已提交
7680 7681 7682
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7683
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7684
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7685
	.shutdown	= rtl_shutdown,
7686
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7687 7688
};

7689
module_pci_driver(rtl8169_pci_driver);