r8169.c 206.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
88 89 90
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
91
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
92
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
93
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
94 95 96 97 98 99 100
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
101 102 103 104 105 106
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
107 108

enum mac_version {
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
142
	RTL_GIGA_MAC_VER_34,
143 144
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
145
	RTL_GIGA_MAC_VER_37,
146
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
147
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
148 149
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
150
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_44,
153 154 155 156
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
157 158 159
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
160
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
161 162
};

F
Francois Romieu 已提交
163 164 165 166 167
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
168 169 170 171 172 173
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

174
#define _R(NAME,TD,FW,SZ) {	\
F
Francois Romieu 已提交
175 176 177 178 179
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
}
L
Linus Torvalds 已提交
180

181
static const struct {
L
Linus Torvalds 已提交
182
	const char *name;
F
Francois Romieu 已提交
183
	enum rtl_tx_desc_version txd_version;
184
	const char *fw_name;
F
Francois Romieu 已提交
185
	u16 jumbo_max;
186 187 188
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
189
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K),
190
	[RTL_GIGA_MAC_VER_02] =
191
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K),
192
	[RTL_GIGA_MAC_VER_03] =
193
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K),
194
	[RTL_GIGA_MAC_VER_04] =
195
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K),
196
	[RTL_GIGA_MAC_VER_05] =
197
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
198
	[RTL_GIGA_MAC_VER_06] =
199
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
200 201
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
202
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
203
	[RTL_GIGA_MAC_VER_08] =
204
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
205
	[RTL_GIGA_MAC_VER_09] =
206
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
207
	[RTL_GIGA_MAC_VER_10] =
208
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
209
	[RTL_GIGA_MAC_VER_11] =
210
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
211
	[RTL_GIGA_MAC_VER_12] =
212
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
213
	[RTL_GIGA_MAC_VER_13] =
214
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
215
	[RTL_GIGA_MAC_VER_14] =
216
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
217
	[RTL_GIGA_MAC_VER_15] =
218
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
219
	[RTL_GIGA_MAC_VER_16] =
220
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
221
	[RTL_GIGA_MAC_VER_17] =
222
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
223
	[RTL_GIGA_MAC_VER_18] =
224
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
225
	[RTL_GIGA_MAC_VER_19] =
226
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
227
	[RTL_GIGA_MAC_VER_20] =
228
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
229
	[RTL_GIGA_MAC_VER_21] =
230
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
231
	[RTL_GIGA_MAC_VER_22] =
232
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
233
	[RTL_GIGA_MAC_VER_23] =
234
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
235
	[RTL_GIGA_MAC_VER_24] =
236
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
237
	[RTL_GIGA_MAC_VER_25] =
238
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
239
	[RTL_GIGA_MAC_VER_26] =
240
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
241
	[RTL_GIGA_MAC_VER_27] =
242
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
243
	[RTL_GIGA_MAC_VER_28] =
244
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
245
	[RTL_GIGA_MAC_VER_29] =
246
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
247
	[RTL_GIGA_MAC_VER_30] =
248
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
249
	[RTL_GIGA_MAC_VER_31] =
250
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
251
	[RTL_GIGA_MAC_VER_32] =
252
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
253
	[RTL_GIGA_MAC_VER_33] =
254
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
H
Hayes Wang 已提交
255
	[RTL_GIGA_MAC_VER_34] =
256
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
257
	[RTL_GIGA_MAC_VER_35] =
258
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
259
	[RTL_GIGA_MAC_VER_36] =
260
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
261
	[RTL_GIGA_MAC_VER_37] =
262
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,  JUMBO_1K),
263
	[RTL_GIGA_MAC_VER_38] =
264
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,  JUMBO_9K),
H
Hayes Wang 已提交
265
	[RTL_GIGA_MAC_VER_39] =
266
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
H
Hayes Wang 已提交
267
	[RTL_GIGA_MAC_VER_40] =
268
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
H
Hayes Wang 已提交
269
	[RTL_GIGA_MAC_VER_41] =
270
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K),
H
hayeswang 已提交
271
	[RTL_GIGA_MAC_VER_42] =
272
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
H
hayeswang 已提交
273
	[RTL_GIGA_MAC_VER_43] =
274
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
H
hayeswang 已提交
275
	[RTL_GIGA_MAC_VER_44] =
276
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,  JUMBO_9K),
277
	[RTL_GIGA_MAC_VER_45] =
278
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
279
	[RTL_GIGA_MAC_VER_46] =
280
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
281
	[RTL_GIGA_MAC_VER_47] =
282
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
283
	[RTL_GIGA_MAC_VER_48] =
284
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
C
Chun-Hao Lin 已提交
285
	[RTL_GIGA_MAC_VER_49] =
286
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
287
	[RTL_GIGA_MAC_VER_50] =
288
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
289
	[RTL_GIGA_MAC_VER_51] =
290
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
291
};
292
#undef _R
293

294 295 296 297 298 299
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

300
static const struct pci_device_id rtl8169_pci_tbl[] = {
301
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
302
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
303
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
304
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
305
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
306
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
307 308
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
309
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
310
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
311
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
312 313 314
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
315 316
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
317 318 319 320 321
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

322
static int use_dac = -1;
323 324 325
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
326

F
Francois Romieu 已提交
327 328
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
329
	MAC4		= 4,
F
Francois Romieu 已提交
330 331 332 333 334 335 336 337 338 339 340 341 342
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
343

F
Francois Romieu 已提交
344
	TxConfig	= 0x40,
H
Hayes Wang 已提交
345 346
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
347

H
Hayes Wang 已提交
348 349 350 351 352 353
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
354
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
355 356 357
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
358

F
Francois Romieu 已提交
359 360 361 362 363
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
364 365
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
366 367 368 369 370 371 372 373 374
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
375 376 377 378 379 380

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
381 382
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
383 384 385 386 387 388 389
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
390
#define EarlySize	0x27
391

F
Francois Romieu 已提交
392 393 394
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
395 396 397 398
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
399
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
400 401
};

402 403 404 405 406 407 408 409 410 411 412 413 414 415
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
416 417 418
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
419
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
420
	PMCH			= 0x6f,
421 422 423 424 425 426
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
427
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
428
#define	PFM_EN				(1 << 6)
429
#define	TX_10M_PS_EN			(1 << 7)
430 431 432
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
433 434
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
435
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
436 437 438
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
439 440
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
441
#define	LINK_LIST_RDY			(1 << 1)
442 443 444 445 446 447 448
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
449 450
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
451 452
};

453
enum rtl8168_registers {
H
Hayes Wang 已提交
454 455
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
456 457 458 459 460 461 462
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
463 464 465
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
466
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
467 468 469
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
470
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
471
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
472
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
473 474 475 476 477 478 479 480 481 482 483
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
484
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
485 486
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
487
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
488
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
489
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
490
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
491
#define EARLY_TALLY_EN			(1 << 16)
492 493
};

F
Francois Romieu 已提交
494
enum rtl_register_content {
L
Linus Torvalds 已提交
495
	/* InterruptStatusBits */
F
Francois Romieu 已提交
496 497 498 499 500 501 502 503 504 505 506
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
507 508

	/* RxStatusDesc */
509
	RxBOVF	= (1 << 24),
510 511 512 513 514
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
515 516

	/* ChipCmdBits */
H
Hayes Wang 已提交
517
	StopReq		= 0x80,
F
Francois Romieu 已提交
518 519 520 521
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
522

523 524 525 526 527
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
528
	/* Cfg9346Bits */
F
Francois Romieu 已提交
529 530
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
531 532

	/* rx_mode_bits */
F
Francois Romieu 已提交
533 534 535 536 537 538
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
539
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
540 541 542 543 544

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

545
	/* Config1 register p.24 */
546 547 548 549 550 551
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
552 553
	PMEnable	= (1 << 0),	/* Power Management Enable */

554
	/* Config2 register p. 25 */
H
hayeswang 已提交
555
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
556
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
557 558 559
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
560 561 562
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
563
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
564
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
565
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
566

F
Francois Romieu 已提交
567 568 569
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

570
	/* Config5 register p.27 */
F
Francois Romieu 已提交
571 572 573
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
574
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
575
	LanWake		= (1 << 1),	/* LanWake enable/disable */
576
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
577
	ASPM_en		= (1 << 0),	/* ASPM enable */
578

L
Linus Torvalds 已提交
579 580 581 582 583 584 585 586 587
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
588 589 590 591 592 593 594 595 596 597
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
598 599 600 601
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
602 603 604 605
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
606 607

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
608 609 610 611 612 613 614 615
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
616 617

	/* _TBICSRBit */
F
Francois Romieu 已提交
618
	TBILinkOK	= 0x02000000,
619

620 621 622
	/* ResetCounterCommand */
	CounterReset	= 0x1,

623
	/* DumpCounterCommand */
F
Francois Romieu 已提交
624
	CounterDump	= 0x8,
625 626 627

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
628 629
};

F
Francois Romieu 已提交
630 631
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
632 633 634 635
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
636 637 638 639 640 641 642
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
643

F
Francois Romieu 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
659 660
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
661
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
662
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
663
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
664

F
Francois Romieu 已提交
665
	/* Second doubleword. */
H
hayeswang 已提交
666 667
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
668
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
669 670
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
671 672 673
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
674

F
Francois Romieu 已提交
675
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
676 677
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
678
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
694 695 696
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
697 698 699
};

struct RxDesc {
700 701 702
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
703 704 705 706 707 708 709 710
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

727 728 729 730 731 732 733
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

734
enum rtl_flag {
735
	RTL_FLAG_TASK_ENABLED,
736 737 738 739 740 741
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
742 743 744 745 746 747
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
748 749
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
750
	struct pci_dev *pci_dev;
D
David Howells 已提交
751
	struct net_device *dev;
752
	struct napi_struct napi;
753
	u32 msg_enable;
F
Francois Romieu 已提交
754
	u16 mac_version;
L
Linus Torvalds 已提交
755 756 757
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
758 759
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
760 761 762 763
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
764
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
765 766 767
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
768 769

	u16 event_slow;
770
	const struct rtl_coalesce_info *coalesce_info;
771 772

	struct mdio_ops {
773 774
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
775 776
	} mdio_ops;

F
françois romieu 已提交
777 778 779 780 781
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
782 783 784 785 786
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

787
	struct csi_ops {
788 789
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
790 791
	} csi_ops;

792
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
793 794
	int (*get_link_ksettings)(struct net_device *,
				  struct ethtool_link_ksettings *);
795
	void (*phy_reset_enable)(struct rtl8169_private *tp);
796
	void (*hw_start)(struct rtl8169_private *tp);
797
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
798
	unsigned int (*link_ok)(struct rtl8169_private *tp);
F
Francois Romieu 已提交
799
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
800
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
801 802

	struct {
803 804
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
805 806 807
		struct work_struct work;
	} wk;

808
	struct mii_if_info mii;
809 810
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
811
	struct rtl8169_tc_offsets tc_offset;
812
	u32 saved_wolopts;
813

814 815
	struct rtl_fw {
		const struct firmware *fw;
816 817 818 819 820 821 822 823 824

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
825
	} *rtl_fw;
826
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
827 828

	u32 ocp_base;
L
Linus Torvalds 已提交
829 830
};

831
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
832 833
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
834
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
835 836
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
837 838
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
839 840
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
841 842
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
843
MODULE_FIRMWARE(FIRMWARE_8168E_3);
844
MODULE_FIRMWARE(FIRMWARE_8105E_1);
845 846
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
847
MODULE_FIRMWARE(FIRMWARE_8402_1);
848
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
849
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
850
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
851
MODULE_FIRMWARE(FIRMWARE_8106E_2);
852
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
853
MODULE_FIRMWARE(FIRMWARE_8168G_3);
854 855
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
856 857
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
858

H
Heiner Kallweit 已提交
859 860 861 862 863
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

864 865 866 867 868 869 870 871 872 873
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

874
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
875
{
876
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
877
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
878 879
}

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
901 902
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
944 945 946 947 948 949 950 951 952 953 954
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
955
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
956 957 958 959 960 961 962
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

963
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
964 965 966 967 968 969 970 971 972

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

973
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
974 975

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
976
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
977 978 979 980 981 982 983
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

984
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
985 986 987 988 989 990 991
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

992
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
993

994
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1035 1036
DECLARE_RTL_COND(rtl_phyar_cond)
{
1037
	return RTL_R32(tp, PHYAR) & 0x80000000;
1038 1039
}

1040
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1041
{
1042
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1043

1044
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1045
	/*
1046 1047
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1048
	 */
1049
	udelay(20);
L
Linus Torvalds 已提交
1050 1051
}

1052
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1053
{
1054
	int value;
L
Linus Torvalds 已提交
1055

1056
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1057

1058
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1059
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
1060

1061 1062 1063 1064 1065 1066
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1067 1068 1069
	return value;
}

C
Chun-Hao Lin 已提交
1070 1071
DECLARE_RTL_COND(rtl_ocpar_cond)
{
1072
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
1073 1074
}

1075
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1076
{
1077 1078 1079
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1080

1081
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1082 1083
}

1084
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1085
{
1086 1087
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1088 1089
}

1090
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1091
{
1092
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1093 1094

	mdelay(1);
1095 1096
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1097

1098
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1099
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
1100 1101
}

F
françois romieu 已提交
1102 1103
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1104
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1105
{
1106
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1107 1108
}

1109
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1110
{
1111
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1112 1113
}

1114
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1115
{
1116
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1117

1118
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1119

1120
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1121 1122
}

1123
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1124 1125 1126
{
	int value;

1127
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1128

1129
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1130

1131
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1132 1133 1134 1135

	return value;
}

1136
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1137
{
1138
	tp->mdio_ops.write(tp, location, val);
1139 1140
}

1141 1142
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1143
	return tp->mdio_ops.read(tp, location);
1144 1145 1146 1147 1148 1149 1150
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1151
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1152 1153 1154
{
	int val;

1155
	val = rtl_readphy(tp, reg_addr);
1156
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1157 1158
}

1159 1160 1161 1162 1163
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1164
	rtl_writephy(tp, location, val);
1165 1166 1167 1168 1169 1170
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1171
	return rtl_readphy(tp, location);
1172 1173
}

1174 1175
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1176
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1177 1178
}

1179
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1180
{
1181
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1182 1183
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1184 1185 1186
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1187 1188
}

1189
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1190
{
1191
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1192

1193
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1194
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1195 1196
}

C
Chun-Hao Lin 已提交
1197 1198
DECLARE_RTL_COND(rtl_eriar_cond)
{
1199
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1200 1201
}

1202 1203
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1204 1205
{
	BUG_ON((addr & 3) || (mask == 0));
1206 1207
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1208

1209
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1210 1211
}

1212
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1213
{
1214
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1215

1216
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1217
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1218 1219
}

1220
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1221
			 u32 m, int type)
H
Hayes Wang 已提交
1222 1223 1224
{
	u32 val;

1225 1226
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1227 1228
}

C
Chun-Hao Lin 已提交
1229 1230
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1231
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1232
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1233
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1261 1262
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1317
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1318
{
C
Chun-Hao Lin 已提交
1319 1320 1321 1322 1323
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1324
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1325
}
1326

C
Chun-Hao Lin 已提交
1327 1328
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1329
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1330
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1331 1332
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1333 1334
}

C
Chun-Hao Lin 已提交
1335 1336 1337
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1338 1339 1340
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1341
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1342
{
C
Chun-Hao Lin 已提交
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1366

C
Chun-Hao Lin 已提交
1367 1368 1369
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1370 1371 1372
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1373 1374
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1375
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1400
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1401 1402 1403
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1404
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1405 1406
}

1407
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1408
{
1409
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1410 1411
}

1412
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1424
		return false;
C
Chun-Hao Lin 已提交
1425 1426 1427
	}
}

1428 1429 1430 1431 1432 1433
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1434
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1435 1436 1437
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1438
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1439 1440 1441 1442
		r++;
	}
}

1443 1444
DECLARE_RTL_COND(rtl_efusear_cond)
{
1445
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1446 1447
}

1448
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1449
{
1450
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1451

1452
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1453
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1454 1455
}

F
Francois Romieu 已提交
1456 1457
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1458
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1459 1460 1461 1462
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1463
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1464 1465 1466 1467 1468
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1469
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1470 1471 1472
	mmiowb();
}

1473 1474
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1475
	RTL_W16(tp, IntrMask, bits);
1476 1477
}

1478 1479 1480 1481 1482 1483 1484 1485 1486
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1487
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1488
{
F
Francois Romieu 已提交
1489
	rtl_irq_disable(tp);
1490
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1491
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1492 1493
}

1494
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1495
{
1496
	return RTL_R32(tp, TBICSR) & TBIReset;
L
Linus Torvalds 已提交
1497 1498
}

1499
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1500
{
1501
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1502 1503
}

1504
static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1505
{
1506
	return RTL_R32(tp, TBICSR) & TBILinkOk;
L
Linus Torvalds 已提交
1507 1508
}

1509
static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1510
{
1511
	return RTL_R8(tp, PHYstatus) & LinkStatus;
L
Linus Torvalds 已提交
1512 1513
}

1514
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1515
{
1516
	RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
L
Linus Torvalds 已提交
1517 1518
}

1519
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1520 1521 1522
{
	unsigned int val;

1523 1524
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1525 1526
}

H
Hayes Wang 已提交
1527 1528 1529 1530 1531 1532 1533
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1534 1535
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1536
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1537 1538 1539 1540
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1541
		} else if (RTL_R8(tp, PHYstatus) & _100bps) {
1542 1543 1544 1545
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1546
		} else {
1547 1548 1549 1550
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1551 1552
		}
		/* Reset packet filter */
1553
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1554
			     ERIAR_EXGMAC);
1555
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1556
			     ERIAR_EXGMAC);
1557 1558
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1559
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1560 1561 1562 1563
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1564
		} else {
1565 1566 1567 1568
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1569
		}
1570
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1571
		if (RTL_R8(tp, PHYstatus) & _10bps) {
1572 1573 1574 1575
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1576
		} else {
1577 1578
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1579
		}
H
Hayes Wang 已提交
1580 1581 1582
	}
}

1583
static void rtl8169_check_link_status(struct net_device *dev,
1584
				      struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1585
{
H
Heiner Kallweit 已提交
1586 1587
	struct device *d = tp_to_dev(tp);

1588
	if (tp->link_ok(tp)) {
H
Hayes Wang 已提交
1589
		rtl_link_chg_patch(tp);
1590
		/* This is to cancel a scheduled suspend if there's one. */
H
Heiner Kallweit 已提交
1591
		pm_request_resume(d);
L
Linus Torvalds 已提交
1592
		netif_carrier_on(dev);
1593 1594
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1595
	} else {
L
Linus Torvalds 已提交
1596
		netif_carrier_off(dev);
1597
		netif_info(tp, ifdown, dev, "link down\n");
H
Heiner Kallweit 已提交
1598
		pm_runtime_idle(d);
1599
	}
L
Linus Torvalds 已提交
1600 1601
}

1602 1603 1604
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1605 1606
{
	u8 options;
1607
	u32 wolopts = 0;
F
Francois Romieu 已提交
1608

1609
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1610
	if (!(options & PMEnable))
1611
		return 0;
F
Francois Romieu 已提交
1612

1613
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1614
	if (options & LinkUp)
1615
		wolopts |= WAKE_PHY;
1616
	switch (tp->mac_version) {
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1627 1628
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1629 1630
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1631 1632 1633
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1634 1635 1636 1637 1638 1639 1640 1641
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1642

1643
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1644
	if (options & UWF)
1645
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1646
	if (options & BWF)
1647
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1648
	if (options & MWF)
1649
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1650

1651
	return wolopts;
F
Francois Romieu 已提交
1652 1653
}

1654
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1655 1656
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1657
	struct device *d = tp_to_dev(tp);
1658 1659

	pm_runtime_get_noresume(d);
1660

1661
	rtl_lock_work(tp);
1662 1663

	wol->supported = WAKE_ANY;
1664 1665 1666 1667
	if (pm_runtime_active(d))
		wol->wolopts = __rtl8169_get_wol(tp);
	else
		wol->wolopts = tp->saved_wolopts;
1668

1669
	rtl_unlock_work(tp);
1670 1671

	pm_runtime_put_noidle(d);
1672 1673 1674 1675
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1676
	unsigned int i, tmp;
1677
	static const struct {
F
Francois Romieu 已提交
1678 1679 1680 1681 1682 1683 1684 1685
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1686 1687
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1688
	};
1689
	u8 options;
F
Francois Romieu 已提交
1690

1691
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1692

1693
	switch (tp->mac_version) {
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1704 1705
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1706 1707
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1708 1709 1710
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1711 1712
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1713
			rtl_w0w1_eri(tp,
1714 1715 1716 1717 1718 1719
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1720
			rtl_w0w1_eri(tp,
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1733
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1734
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1735
			options |= cfg[i].mask;
1736
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1737 1738
	}

1739 1740
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1741
		options = RTL_R8(tp, Config1) & ~PMEnable;
1742 1743
		if (wolopts)
			options |= PMEnable;
1744
		RTL_W8(tp, Config1, options);
1745 1746
		break;
	default:
1747
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1748 1749
		if (wolopts)
			options |= PME_SIGNAL;
1750
		RTL_W8(tp, Config2, options);
1751 1752 1753
		break;
	}

1754
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1755 1756 1757 1758 1759
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1760
	struct device *d = tp_to_dev(tp);
1761 1762

	pm_runtime_get_noresume(d);
1763

1764
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1765

1766 1767 1768 1769
	if (pm_runtime_active(d))
		__rtl8169_set_wol(tp, wol->wolopts);
	else
		tp->saved_wolopts = wol->wolopts;
1770 1771

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1772

H
Heiner Kallweit 已提交
1773
	device_set_wakeup_enable(d, wol->wolopts);
1774

1775 1776
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1777 1778 1779
	return 0;
}

1780 1781
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1782
	return rtl_chip_infos[tp->mac_version].fw_name;
1783 1784
}

L
Linus Torvalds 已提交
1785 1786 1787 1788
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1789
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1790

1791 1792 1793
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1794
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1795 1796 1797
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1798 1799 1800 1801 1802 1803 1804 1805
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1806
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1807 1808 1809 1810 1811
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret = 0;
	u32 reg;

1812
	reg = RTL_R32(tp, TBICSR);
L
Linus Torvalds 已提交
1813 1814
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
1815
		RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
L
Linus Torvalds 已提交
1816
	} else if (autoneg == AUTONEG_ENABLE)
1817
		RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
L
Linus Torvalds 已提交
1818
	else {
1819 1820
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1821 1822 1823 1824 1825 1826 1827
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1828
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1829 1830
{
	struct rtl8169_private *tp = netdev_priv(dev);
1831
	int giga_ctrl, bmcr;
1832
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1833

1834
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1835 1836

	if (autoneg == AUTONEG_ENABLE) {
1837 1838
		int auto_nego;

1839
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1852
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1853

1854
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1855
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1856

1857
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1858
		if (tp->mii.supports_gmii) {
1859 1860 1861 1862 1863 1864
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1865 1866
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1867
			goto out;
1868
		}
L
Linus Torvalds 已提交
1869

1870 1871
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1872 1873
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1874 1875 1876 1877 1878 1879
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1880
			goto out;
1881 1882 1883

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1884 1885
	}

1886
	rtl_writephy(tp, MII_BMCR, bmcr);
1887

F
Francois Romieu 已提交
1888 1889
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1890
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1891 1892
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1893
		} else {
1894 1895
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1896 1897 1898
		}
	}

1899 1900 1901
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1902 1903 1904
}

static int rtl8169_set_speed(struct net_device *dev,
1905
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1906 1907 1908 1909
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1910
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1911 1912
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1913

1914
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1915 1916
	    (advertising & ADVERTISED_1000baseT_Full) &&
	    !pci_is_pcie(tp->pci_dev)) {
L
Linus Torvalds 已提交
1917
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1918 1919
	}
out:
L
Linus Torvalds 已提交
1920 1921 1922
	return ret;
}

1923 1924
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1925
{
F
Francois Romieu 已提交
1926 1927
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1928
	if (dev->mtu > TD_MSS_MAX)
1929
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1930

F
Francois Romieu 已提交
1931
	if (dev->mtu > JUMBO_1K &&
1932
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1933 1934
		features &= ~NETIF_F_IP_CSUM;

1935
	return features;
L
Linus Torvalds 已提交
1936 1937
}

1938 1939
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
1940 1941
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1942
	u32 rx_config;
L
Linus Torvalds 已提交
1943

1944
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1945 1946 1947 1948
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1949

1950
	RTL_W32(tp, RxConfig, rx_config);
1951

H
hayeswang 已提交
1952 1953 1954 1955
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1956

H
hayeswang 已提交
1957 1958 1959 1960 1961
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1962
	tp->cp_cmd |= RTL_R16(tp, CPlusCmd) & ~(RxVlan | RxChkSum);
H
hayeswang 已提交
1963

1964 1965
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
1966
}
L
Linus Torvalds 已提交
1967

1968 1969 1970 1971 1972
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
1973 1974
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

1975
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
1976
	if (features ^ dev->features)
H
hayeswang 已提交
1977
		__rtl8169_set_features(dev, features);
1978
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1979 1980 1981 1982

	return 0;
}

1983

1984
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1985
{
1986 1987
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1988 1989
}

1990
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1991 1992 1993
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1994
	if (opts2 & RxVlanTag)
1995
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1996 1997
}

1998 1999
static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
					  struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2000 2001 2002
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 status;
2003
	u32 supported, advertising;
L
Linus Torvalds 已提交
2004

2005
	supported =
L
Linus Torvalds 已提交
2006
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
2007
	cmd->base.port = PORT_FIBRE;
L
Linus Torvalds 已提交
2008

2009
	status = RTL_R32(tp, TBICSR);
2010 2011
	advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->base.autoneg = !!(status & TBINwEnable);
L
Linus Torvalds 已提交
2012

2013 2014 2015 2016 2017 2018 2019
	cmd->base.speed = SPEED_1000;
	cmd->base.duplex = DUPLEX_FULL; /* Always set */

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
2020 2021

	return 0;
L
Linus Torvalds 已提交
2022 2023
}

2024 2025
static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
					   struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2026 2027
{
	struct rtl8169_private *tp = netdev_priv(dev);
2028

2029 2030 2031
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);

	return 0;
L
Linus Torvalds 已提交
2032 2033
}

2034 2035
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2036 2037
{
	struct rtl8169_private *tp = netdev_priv(dev);
2038
	int rc;
L
Linus Torvalds 已提交
2039

2040
	rtl_lock_work(tp);
2041
	rc = tp->get_link_ksettings(dev, cmd);
2042
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2043

2044
	return rc;
L
Linus Torvalds 已提交
2045 2046
}

2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	del_timer_sync(&tp->timer);

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
2068 2069 2070
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2071
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2072 2073 2074
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2075

2076
	rtl_lock_work(tp);
P
Peter Wu 已提交
2077 2078
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2079
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2080 2081
}

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2112
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2113
{
2114 2115 2116 2117 2118 2119
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2120 2121
}

2122
DECLARE_RTL_COND(rtl_counters_cond)
2123
{
2124
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
2125 2126
}

2127
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
2128
{
2129 2130
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
2131

2132 2133
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
2134
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2135 2136
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
2137

2138
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
2139 2140
}

2141
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
2142 2143 2144 2145 2146 2147 2148 2149
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

2150
	return rtl8169_do_counters(tp, CounterReset);
2151 2152
}

2153
static bool rtl8169_update_counters(struct rtl8169_private *tp)
2154
{
2155 2156 2157 2158
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
2159
	if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
2160
		return true;
2161

2162
	return rtl8169_do_counters(tp, CounterDump);
2163 2164
}

2165
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
2166
{
2167
	struct rtl8169_counters *counters = tp->counters;
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
2189
	if (rtl8169_reset_counters(tp))
2190 2191
		ret = true;

2192
	if (rtl8169_update_counters(tp))
2193 2194
		ret = true;

2195 2196 2197
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
2198 2199 2200
	tp->tc_offset.inited = true;

	return ret;
2201 2202
}

2203 2204 2205 2206
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2207
	struct device *d = tp_to_dev(tp);
2208
	struct rtl8169_counters *counters = tp->counters;
2209 2210 2211

	ASSERT_RTNL();

2212 2213 2214
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
2215
		rtl8169_update_counters(tp);
2216 2217

	pm_runtime_put_noidle(d);
2218

2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2232 2233
}

2234 2235 2236 2237 2238 2239 2240 2241 2242
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2243 2244 2245 2246 2247 2248 2249
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

2357
	scale = &ci->scalev[RTL_R16(tp, CPlusCmd) & 3];
2358 2359

	/* read IntrMitigate and adjust according to scale */
2360
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2454
	RTL_W16(tp, IntrMitigate, swab16(w));
2455 2456

	tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
2457 2458
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2459 2460 2461 2462 2463 2464

	rtl_unlock_work(tp);

	return 0;
}

2465
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2466 2467 2468
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2469 2470
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2471 2472
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2473
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2474 2475
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2476
	.get_strings		= rtl8169_get_strings,
2477
	.get_sset_count		= rtl8169_get_sset_count,
2478
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2479
	.get_ts_info		= ethtool_op_get_ts_info,
2480
	.nway_reset		= rtl8169_nway_reset,
2481
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2482
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2483 2484
};

F
Francois Romieu 已提交
2485
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2486
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2487
{
2488 2489 2490 2491 2492
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2493
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2494 2495 2496
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2497
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2498
	 */
2499
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2500
		u32 mask;
F
Francois Romieu 已提交
2501
		u32 val;
L
Linus Torvalds 已提交
2502 2503
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2504 2505 2506 2507 2508
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2509 2510 2511 2512
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2513
		/* 8168G family. */
H
hayeswang 已提交
2514
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2515
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2516 2517 2518
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2519
		/* 8168F family. */
2520
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2521 2522 2523
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2524
		/* 8168E family. */
H
Hayes Wang 已提交
2525
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2526 2527 2528
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2529
		/* 8168D family. */
2530 2531
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2532

F
françois romieu 已提交
2533 2534 2535
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2536
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2537

2538
		/* 8168C family. */
F
Francois Romieu 已提交
2539
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2540
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2541
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2542 2543
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2544
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2545
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2546 2547 2548 2549 2550 2551 2552

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2553
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2554
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2555 2556
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2557 2558 2559 2560
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2561
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2562
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2563
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2564 2565
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2579 2580
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2581 2582
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2583 2584
	u32 reg;

2585
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2586
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2587 2588
		p++;
	tp->mac_version = p->mac_version;
2589 2590 2591 2592 2593

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2594 2595 2596 2597
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2598 2599 2600 2601 2602 2603 2604 2605
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2606
	}
L
Linus Torvalds 已提交
2607 2608 2609 2610
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2611
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2612 2613
}

F
Francois Romieu 已提交
2614 2615 2616 2617 2618
struct phy_reg {
	u16 reg;
	u16 val;
};

2619 2620
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2621 2622
{
	while (len-- > 0) {
2623
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2624 2625 2626 2627
		regs++;
	}
}

2628 2629 2630 2631
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2632
#define PHY_MDIO_CHG		0x40000000
2633 2634 2635 2636 2637 2638 2639 2640 2641
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2642 2643 2644 2645 2646 2647 2648 2649
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2650 2651 2652
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2653
{
2654
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2655
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2656 2657 2658 2659 2660 2661
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2703 2704
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2705
{
2706
	bool rc = false;
2707
	size_t index;
2708

2709 2710
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2711
		u32 regno = (action & 0x0fff0000) >> 16;
2712

2713 2714 2715 2716
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2717
		case PHY_MDIO_CHG:
2718 2719 2720 2721 2722 2723 2724 2725
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2726
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2727
					  "Out of range of firmware\n");
2728
				goto out;
2729 2730 2731
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2732
			if (index + 2 >= pa->size) {
2733
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2734
					  "Out of range of firmware\n");
2735
				goto out;
2736 2737 2738 2739 2740
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2741
			if (index + 1 + regno >= pa->size) {
2742
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2743
					  "Out of range of firmware\n");
2744
				goto out;
2745
			}
2746 2747
			break;

2748
		default:
2749
			netif_err(tp, ifup, tp->dev,
2750
				  "Invalid action 0x%08x\n", action);
2751
			goto out;
2752 2753
		}
	}
2754 2755 2756 2757
	rc = true;
out:
	return rc;
}
2758

2759 2760 2761 2762 2763 2764
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2765
		netif_err(tp, ifup, dev, "invalid firmware\n");
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2778
	struct mdio_ops org, *ops = &tp->mdio_ops;
2779 2780 2781 2782
	u32 predata, count;
	size_t index;

	predata = count = 0;
2783 2784
	org.write = ops->write;
	org.read = ops->read;
2785

2786 2787
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2788
		u32 data = action & 0x0000ffff;
2789 2790 2791 2792
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2793 2794

		switch(action & 0xf0000000) {
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2811 2812 2813 2814 2815 2816 2817 2818 2819
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2820 2821 2822 2823 2824 2825
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2826
		case PHY_WRITE:
2827 2828 2829 2830
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2831
			index += (count == data) ? 2 : 1;
2832
			break;
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2855 2856 2857 2858
		default:
			BUG();
		}
	}
2859 2860 2861

	ops->write = org.write;
	ops->read = org.read;
2862 2863
}

2864 2865
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2866 2867 2868 2869 2870
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2871 2872
}

2873
static void rtl_apply_firmware(struct rtl8169_private *tp)
2874
{
2875
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2876 2877

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2878
	if (!IS_ERR_OR_NULL(rtl_fw))
2879
		rtl_phy_write_fw(tp, rtl_fw);
2880 2881 2882 2883 2884 2885 2886 2887
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2888 2889
}

2890
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2891
{
2892
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2893 2894 2895 2896 2897
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2898

F
françois romieu 已提交
2899 2900 2901 2902 2903 2904 2905
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2906

F
françois romieu 已提交
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2953

2954
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2955 2956
}

2957
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2958
{
2959
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2960 2961 2962 2963 2964
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2965
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2966 2967
}

2968
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2969 2970 2971
{
	struct pci_dev *pdev = tp->pci_dev;

2972 2973
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2974 2975
		return;

2976 2977 2978
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2979 2980
}

2981
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2982
{
2983
	static const struct phy_reg phy_reg_init[] = {
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3023
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3024

3025
	rtl8169scd_hw_phy_config_quirk(tp);
3026 3027
}

3028
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
3029
{
3030
	static const struct phy_reg phy_reg_init[] = {
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3078
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3079 3080
}

3081
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
3082
{
3083
	static const struct phy_reg phy_reg_init[] = {
3084 3085 3086 3087
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3088 3089
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3090

3091
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3092 3093
}

3094
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3095
{
3096
	static const struct phy_reg phy_reg_init[] = {
3097 3098 3099 3100 3101
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3102
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3103 3104
}

3105
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3106
{
3107
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3108 3109 3110 3111 3112 3113 3114
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3115
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3116 3117
}

3118
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3119
{
3120
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3121 3122 3123 3124 3125
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3126 3127 3128
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3129

3130
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3131 3132
}

3133
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3134
{
3135
	static const struct phy_reg phy_reg_init[] = {
3136 3137
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3149 3150 3151 3152
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3153 3154
	};

3155
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3156

3157 3158 3159
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3160 3161
}

3162
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3163
{
3164
	static const struct phy_reg phy_reg_init[] = {
3165
		{ 0x1f, 0x0001 },
3166
		{ 0x12, 0x2300 },
3167 3168 3169 3170 3171 3172 3173
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3174 3175
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3176 3177 3178
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3179 3180 3181
		{ 0x1f, 0x0000 }
	};

3182
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3183

3184 3185 3186 3187
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3188 3189
}

3190
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3191
{
3192
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3204
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3205

3206 3207 3208 3209
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3210 3211
}

3212
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3213
{
3214
	rtl8168c_3_hw_phy_config(tp);
3215 3216
}

3217
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3218
{
3219
	static const struct phy_reg phy_reg_init_0[] = {
3220
		/* Channel Estimation */
F
Francois Romieu 已提交
3221
		{ 0x1f, 0x0001 },
3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3233
		{ 0x1f, 0x0003 },
3234 3235 3236
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3237 3238 3239 3240
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3241
		 * Enhance line driver power
3242
		 */
F
Francois Romieu 已提交
3243
		{ 0x1f, 0x0002 },
3244 3245 3246
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3247 3248 3249 3250 3251 3252 3253 3254
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3255

F
Francois Romieu 已提交
3256
		{ 0x1f, 0x0000 },
3257
		{ 0x0d, 0xf880 }
3258 3259
	};

3260
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3261

3262 3263 3264 3265
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3266
	rtl_writephy(tp, 0x1f, 0x0002);
3267 3268
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3269

3270
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3271
		static const struct phy_reg phy_reg_init[] = {
3272 3273 3274 3275 3276 3277 3278 3279 3280
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3281
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3282

3283
		val = rtl_readphy(tp, 0x0d);
3284 3285

		if ((val & 0x00ff) != 0x006c) {
3286
			static const u32 set[] = {
3287 3288 3289 3290 3291
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3292
			rtl_writephy(tp, 0x1f, 0x0002);
3293 3294 3295

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3296
				rtl_writephy(tp, 0x0d, val | set[i]);
3297 3298
		}
	} else {
3299
		static const struct phy_reg phy_reg_init[] = {
3300 3301 3302 3303 3304 3305 3306
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3307
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3308 3309
	}

3310
	/* RSET couple improve */
3311 3312 3313
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3314

3315
	/* Fine tune PLL performance */
3316
	rtl_writephy(tp, 0x1f, 0x0002);
3317 3318
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3319

3320 3321
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3322 3323

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3324

3325
	rtl_writephy(tp, 0x1f, 0x0000);
3326 3327
}

3328
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3329
{
3330
	static const struct phy_reg phy_reg_init_0[] = {
3331
		/* Channel Estimation */
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3350 3351
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3352
		 * Enhance line driver power
3353
		 */
3354 3355 3356 3357
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3358 3359 3360 3361 3362 3363 3364 3365
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3366 3367

		{ 0x1f, 0x0000 },
3368
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3369 3370
	};

3371
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3372

3373
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3374
		static const struct phy_reg phy_reg_init[] = {
3375 3376
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3377
			{ 0x1f, 0x0005 },
3378 3379 3380 3381 3382 3383 3384
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3385
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3386

3387
		val = rtl_readphy(tp, 0x0d);
3388
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3389
			static const u32 set[] = {
3390 3391 3392 3393 3394
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3395
			rtl_writephy(tp, 0x1f, 0x0002);
3396 3397 3398

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3399
				rtl_writephy(tp, 0x0d, val | set[i]);
3400 3401
		}
	} else {
3402
		static const struct phy_reg phy_reg_init[] = {
3403 3404
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3405
			{ 0x1f, 0x0005 },
3406 3407
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3408 3409
		};

3410
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3411 3412
	}

3413
	/* Fine tune PLL performance */
3414
	rtl_writephy(tp, 0x1f, 0x0002);
3415 3416
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3417

3418
	/* Switching regulator Slew rate */
3419 3420
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3421

3422 3423
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3424 3425

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3426

3427
	rtl_writephy(tp, 0x1f, 0x0000);
3428 3429
}

3430
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3431
{
3432
	static const struct phy_reg phy_reg_init[] = {
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3488
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3489 3490
}

F
françois romieu 已提交
3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3507
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3537 3538
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3539 3540 3541 3542 3543
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3544
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3545 3546 3547 3548
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3549
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3550
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3551 3552 3553 3554

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3555
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3556
	rtl_writephy(tp, 0x1f, 0x0000);
3557
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3558 3559 3560

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3561
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3562 3563 3564 3565
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3566
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3567 3568
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3569
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3633
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3634 3635 3636 3637 3638 3639
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3640
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3641 3642
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3643
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3644 3645 3646 3647

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3648
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3649 3650 3651 3652 3653
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3654
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3655 3656 3657
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3658
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3659 3660
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3661
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3662 3663 3664
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3665
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3666 3667 3668 3669 3670
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3671
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3672 3673 3674 3675
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3676 3677
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3678
	rtl_writephy(tp, 0x1f, 0x0000);
3679 3680 3681
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3682

3683 3684
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3685 3686
}

3687 3688 3689 3690 3691
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3692
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3693 3694 3695 3696 3697
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3698
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3699
	rtl_writephy(tp, 0x1f, 0x0000);
3700
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3701 3702 3703 3704

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3705
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3706 3707 3708
	rtl_writephy(tp, 0x1f, 0x0000);
}

3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3750
	rtl8168f_hw_phy_config(tp);
3751 3752 3753 3754

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3755
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3756 3757 3758 3759 3760 3761 3762
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3763
	rtl8168f_hw_phy_config(tp);
3764 3765
}

3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3811
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3812 3813 3814 3815 3816 3817 3818
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3819
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3820
	rtl_writephy(tp, 0x05, 0x8b5d);
3821
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3822
	rtl_writephy(tp, 0x05, 0x8a7c);
3823
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3824
	rtl_writephy(tp, 0x05, 0x8a7f);
3825
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3826
	rtl_writephy(tp, 0x05, 0x8a82);
3827
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3828
	rtl_writephy(tp, 0x05, 0x8a85);
3829
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3830
	rtl_writephy(tp, 0x05, 0x8a88);
3831
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3832 3833 3834 3835 3836
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3837
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3838 3839 3840
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3841
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3842 3843
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3844
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3845 3846 3847
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3848
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3849 3850 3851 3852 3853 3854 3855 3856 3857
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3858 3859
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3860 3861 3862
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3863 3864 3865 3866
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3867 3868 3869
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3870
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3871 3872
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3873
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3874
	}
H
Hayes Wang 已提交
3875

3876 3877 3878
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3879
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3880
	} else {
3881
		rtl_writephy(tp, 0x1f, 0x0c41);
3882
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3883
	}
H
Hayes Wang 已提交
3884

3885 3886
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3887
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3888

3889
	rtl_writephy(tp, 0x1f, 0x0bcc);
3890
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3891
	rtl_writephy(tp, 0x1f, 0x0a44);
3892
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3893 3894
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3895 3896
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3897

3898 3899
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3900
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3901

3902 3903 3904
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3905
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3906 3907

	rtl_writephy(tp, 0x1f, 0x0c42);
3908
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3909

3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3921 3922 3923
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3924
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3925

3926
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3927 3928
}

H
hayeswang 已提交
3929 3930 3931 3932 3933
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3944
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3945
	rtl_writephy(tp, 0x13, 0x80a2);
3946
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3947
	rtl_writephy(tp, 0x13, 0x80a4);
3948
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3949
	rtl_writephy(tp, 0x13, 0x809c);
3950
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3951 3952 3953 3954 3955
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3956
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3957
	rtl_writephy(tp, 0x13, 0x80b4);
3958
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3959
	rtl_writephy(tp, 0x13, 0x80ac);
3960
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3961 3962 3963 3964 3965
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3966
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3967
	rtl_writephy(tp, 0x13, 0x8090);
3968
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3969
	rtl_writephy(tp, 0x13, 0x8092);
3970
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3989
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3990
	rtl_writephy(tp, 0x13, 0x827b);
3991
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3992
	rtl_writephy(tp, 0x13, 0x827c);
3993
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3994
	rtl_writephy(tp, 0x13, 0x827d);
3995
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3996 3997 3998

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3999
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4000
	rtl_writephy(tp, 0x1f, 0x0a42);
4001
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4002 4003 4004 4005
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4006
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4007 4008 4009 4010
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
4011
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
4012 4013 4014 4015
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
4016
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4017
	rtl_writephy(tp, 0x13, 0x8047);
4018
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4019
	rtl_writephy(tp, 0x13, 0x804f);
4020
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4021
	rtl_writephy(tp, 0x13, 0x8057);
4022
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4023
	rtl_writephy(tp, 0x13, 0x805f);
4024
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4025
	rtl_writephy(tp, 0x13, 0x8067);
4026
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4027
	rtl_writephy(tp, 0x13, 0x806f);
4028
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4029 4030 4031 4032
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4033
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4034 4035 4036 4037 4038
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4039
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
4055
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
4056 4057 4058 4059 4060
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4061
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4062
	rtl_writephy(tp, 0x1f, 0x0a42);
4063
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4064 4065 4066 4067
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4068
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

4085
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
4086
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4106
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4107 4108 4109 4110 4111
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4112
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4113 4114 4115 4116

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4250
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4251
{
4252
	static const struct phy_reg phy_reg_init[] = {
4253 4254 4255 4256 4257 4258
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4259 4260 4261 4262
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4263

4264
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4265 4266
}

4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4284 4285 4286
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4287

4288
	rtl_apply_firmware(tp);
4289 4290 4291 4292

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4293 4294 4295
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4296 4297 4298
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4299 4300 4301 4302

	rtl_apply_firmware(tp);

	/* EEE setting */
4303
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4304 4305 4306 4307 4308 4309
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4320 4321 4322
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4323 4324 4325

	rtl_apply_firmware(tp);

4326
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4327 4328
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4329
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4330 4331
}

4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4343
		rtl8169s_hw_phy_config(tp);
4344 4345
		break;
	case RTL_GIGA_MAC_VER_04:
4346
		rtl8169sb_hw_phy_config(tp);
4347
		break;
4348
	case RTL_GIGA_MAC_VER_05:
4349
		rtl8169scd_hw_phy_config(tp);
4350
		break;
4351
	case RTL_GIGA_MAC_VER_06:
4352
		rtl8169sce_hw_phy_config(tp);
4353
		break;
4354 4355 4356
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4357
		rtl8102e_hw_phy_config(tp);
4358
		break;
4359
	case RTL_GIGA_MAC_VER_11:
4360
		rtl8168bb_hw_phy_config(tp);
4361 4362
		break;
	case RTL_GIGA_MAC_VER_12:
4363
		rtl8168bef_hw_phy_config(tp);
4364 4365
		break;
	case RTL_GIGA_MAC_VER_17:
4366
		rtl8168bef_hw_phy_config(tp);
4367
		break;
F
Francois Romieu 已提交
4368
	case RTL_GIGA_MAC_VER_18:
4369
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4370 4371
		break;
	case RTL_GIGA_MAC_VER_19:
4372
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4373
		break;
4374
	case RTL_GIGA_MAC_VER_20:
4375
		rtl8168c_2_hw_phy_config(tp);
4376
		break;
F
Francois Romieu 已提交
4377
	case RTL_GIGA_MAC_VER_21:
4378
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4379
		break;
4380
	case RTL_GIGA_MAC_VER_22:
4381
		rtl8168c_4_hw_phy_config(tp);
4382
		break;
F
Francois Romieu 已提交
4383
	case RTL_GIGA_MAC_VER_23:
4384
	case RTL_GIGA_MAC_VER_24:
4385
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4386
		break;
F
Francois Romieu 已提交
4387
	case RTL_GIGA_MAC_VER_25:
4388
		rtl8168d_1_hw_phy_config(tp);
4389 4390
		break;
	case RTL_GIGA_MAC_VER_26:
4391
		rtl8168d_2_hw_phy_config(tp);
4392 4393
		break;
	case RTL_GIGA_MAC_VER_27:
4394
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4395
		break;
F
françois romieu 已提交
4396 4397 4398
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4399 4400 4401 4402
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4403 4404 4405
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4406 4407
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4408 4409 4410 4411
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4412
		break;
4413 4414 4415 4416 4417 4418
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4419

4420 4421 4422 4423
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4424 4425 4426 4427
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4428 4429 4430 4431
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4432 4433 4434
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4435
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4436
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4437
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4438 4439
		rtl8168g_2_hw_phy_config(tp);
		break;
4440 4441 4442 4443 4444 4445 4446 4447
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4448

C
Chun-Hao Lin 已提交
4449 4450 4451 4452 4453 4454 4455 4456
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4457
	case RTL_GIGA_MAC_VER_41:
4458 4459 4460 4461 4462
	default:
		break;
	}
}

4463
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4464 4465 4466 4467
{
	struct timer_list *timer = &tp->timer;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4468
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4469

4470
	if (tp->phy_reset_pending(tp)) {
4471
		/*
L
Linus Torvalds 已提交
4472 4473 4474 4475 4476 4477 4478
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

4479
	if (tp->link_ok(tp))
4480
		return;
L
Linus Torvalds 已提交
4481

4482
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4483

4484
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4485 4486 4487

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4488 4489 4490 4491 4492 4493 4494 4495
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4496
static void rtl8169_phy_timer(struct timer_list *t)
4497
{
4498
	struct rtl8169_private *tp = from_timer(tp, t, timer);
4499

4500
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4501 4502
}

4503 4504 4505 4506 4507
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4508 4509 4510
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4511
	tp->phy_reset_enable(tp);
4512
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4513 4514
}

4515 4516 4517
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4518
	    (RTL_R8(tp, PHYstatus) & TBI_Enable);
4519 4520
}

4521 4522
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4523
	rtl_hw_phy_config(dev);
4524

4525 4526
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4527
		RTL_W8(tp, 0x82, 0x01);
4528
	}
4529

4530 4531 4532 4533
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4534

4535
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4536
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4537
		RTL_W8(tp, 0x82, 0x01);
4538
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4539
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4540 4541
	}

4542 4543
	rtl8169_phy_reset(dev, tp);

4544
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4545 4546 4547 4548 4549
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4550

4551
	if (rtl_tbi_enabled(tp))
4552
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4553 4554
}

4555 4556
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4557
	rtl_lock_work(tp);
4558

4559
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4560

4561 4562
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4563

4564 4565
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4566

4567 4568
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4569

4570
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4571

4572
	rtl_unlock_work(tp);
4573 4574 4575 4576 4577
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4578
	struct device *d = tp_to_dev(tp);
4579
	int ret;
4580

4581 4582 4583
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4584

4585 4586 4587 4588 4589 4590
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4591 4592 4593 4594

	return 0;
}

4595 4596 4597 4598 4599
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4600 4601
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4602

F
Francois Romieu 已提交
4603 4604
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4605
{
4606 4607 4608 4609 4610 4611
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4612
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4613 4614 4615
		return 0;

	case SIOCSMIIREG:
4616
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4617 4618 4619 4620 4621
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4622 4623 4624 4625 4626
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

B
Bill Pemberton 已提交
4627
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4628 4629 4630 4631 4632 4633 4634 4635
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4636
	case RTL_GIGA_MAC_VER_28:
4637
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4638 4639 4640
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4641 4642
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4643
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4644
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4645
	case RTL_GIGA_MAC_VER_44:
4646 4647 4648 4649
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4650 4651 4652
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4653 4654 4655
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4656 4657 4658 4659 4660 4661 4662
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4687 4688 4689
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4690 4691
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4692 4693 4694 4695 4696
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4697
	case RTL_GIGA_MAC_VER_37:
4698
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4699
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4700 4701
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4702
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4703
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4704
	case RTL_GIGA_MAC_VER_44:
4705 4706 4707 4708
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4709 4710 4711
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4712
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4725
	rtl_speed_down(tp);
4726 4727 4728 4729 4730
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
4745
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4746 4747 4748
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4749 4750 4751 4752 4753 4754 4755 4756 4757 4758

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
4759
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
H
Hayes Wang 已提交
4760 4761
		break;
	}
F
françois romieu 已提交
4762 4763 4764 4765 4766
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4767 4768 4769 4770 4771 4772 4773 4774 4775

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4776 4777
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4778
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4779
		break;
H
Hayes Wang 已提交
4780
	default:
4781
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
H
Hayes Wang 已提交
4782 4783
		break;
	}
F
françois romieu 已提交
4784 4785 4786 4787 4788
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4810 4811 4812 4813 4814 4815
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4816 4817 4818
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4819 4820
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4844 4845 4846 4847
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4848
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4849 4850
		return;

F
Francois Romieu 已提交
4851 4852
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
4853
	    (RTL_R16(tp, CPlusCmd) & ASF)) {
F
françois romieu 已提交
4854 4855 4856
		return;
	}

H
hayeswang 已提交
4857 4858
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4859
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4860

4861
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4862 4863 4864 4865 4866 4867 4868
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4869 4870
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4871
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4872 4873
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4874
	case RTL_GIGA_MAC_VER_44:
4875 4876
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4877 4878
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4879
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4880
		break;
4881 4882
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4883
	case RTL_GIGA_MAC_VER_49:
4884
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4885
			     0xfc000000, ERIAR_EXGMAC);
4886
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4887
		break;
F
françois romieu 已提交
4888 4889 4890 4891 4892 4893 4894 4895
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4896 4897
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4898
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4899 4900
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4901
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4902
		break;
4903
	case RTL_GIGA_MAC_VER_44:
4904 4905
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4906 4907
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4908
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4909
		break;
4910 4911
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4912
	case RTL_GIGA_MAC_VER_49:
4913
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4914
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4915 4916
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4917 4918 4919 4920 4921
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
4922 4923
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
4924 4925 4926 4927 4928 4929 4930
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4931
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
4932 4933 4934 4935
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4936
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
4937 4938
}

B
Bill Pemberton 已提交
4939
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
4940 4941 4942 4943 4944 4945 4946 4947 4948
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
4949 4950
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
4951
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
4952
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
4953
	case RTL_GIGA_MAC_VER_43:
4954 4955
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
4973
	case RTL_GIGA_MAC_VER_28:
4974
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4975 4976
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4977
	case RTL_GIGA_MAC_VER_34:
4978 4979
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
4980
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4981 4982
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4983
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4984
	case RTL_GIGA_MAC_VER_44:
4985 4986
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4987 4988 4989
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
5018
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
5019 5020 5021 5022 5023 5024 5025 5026
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
5027
	case RTL_GIGA_MAC_VER_34:
5028
	case RTL_GIGA_MAC_VER_35:
5029
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
5030
		break;
5031 5032
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5033
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5034
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5035
	case RTL_GIGA_MAC_VER_44:
5036 5037 5038 5039
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5040 5041 5042
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
5043
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
5044
		break;
5045
	default:
5046
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
5047 5048 5049 5050
		break;
	}
}

5051 5052
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
5053
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
5054 5055
}

F
Francois Romieu 已提交
5056 5057
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
5058
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5059
	rtl_generic_op(tp, tp->jumbo_ops.enable);
5060
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5061 5062 5063 5064
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
5065
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5066
	rtl_generic_op(tp, tp->jumbo_ops.disable);
5067
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5068 5069 5070 5071
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
5072 5073
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
5074
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5075 5076 5077 5078
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
5079 5080
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
5081
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5082 5083 5084 5085
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
5086
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
5087 5088 5089 5090
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
5091
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
5092 5093 5094 5095
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
5096 5097 5098
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
5099
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5100 5101 5102 5103
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
5104 5105 5106
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
5107
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5108 5109 5110 5111
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
5112
	rtl_tx_performance_tweak(tp,
5113
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5114 5115 5116 5117
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
5118
	rtl_tx_performance_tweak(tp,
5119
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5120 5121 5122 5123 5124 5125
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

5126
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
5127 5128 5129 5130 5131 5132
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

5133
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
5134 5135
}

B
Bill Pemberton 已提交
5136
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
5179 5180
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5181
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5182
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5183
	case RTL_GIGA_MAC_VER_44:
5184 5185 5186 5187
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5188 5189 5190
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
5191 5192 5193 5194 5195 5196 5197
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

5198 5199
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
5200
	return RTL_R8(tp, ChipCmd) & CmdReset;
5201 5202
}

5203 5204
static void rtl_hw_reset(struct rtl8169_private *tp)
{
5205
	RTL_W8(tp, ChipCmd, CmdReset);
5206

5207
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
5208 5209
}

5210
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5211
{
5212 5213 5214
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
5215

5216 5217 5218
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
5219

5220 5221 5222
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
5223

H
Heiner Kallweit 已提交
5224
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
5225 5226 5227
	if (rc < 0)
		goto err_free;

5228 5229 5230 5231
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

5232 5233 5234 5235
	tp->rtl_fw = rtl_fw;
out:
	return;

5236 5237
err_release_firmware:
	release_firmware(rtl_fw->fw);
5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
5252 5253
}

5254 5255
static void rtl_rx_close(struct rtl8169_private *tp)
{
5256
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
5257 5258
}

5259 5260
DECLARE_RTL_COND(rtl_npq_cond)
{
5261
	return RTL_R8(tp, TxPoll) & NPQ;
5262 5263 5264 5265
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
5266
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
5267 5268
}

F
françois romieu 已提交
5269
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5270 5271
{
	/* Disable interrupts */
F
françois romieu 已提交
5272
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5273

5274 5275
	rtl_rx_close(tp);

5276
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
5277 5278
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
5279
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5280
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
5293 5294 5295 5296
		   tp->mac_version == RTL_GIGA_MAC_VER_48 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_49 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_50 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_51) {
5297
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5298
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5299
	} else {
5300
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5301
		udelay(100);
F
françois romieu 已提交
5302 5303
	}

5304
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5305 5306
}

5307
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5308 5309
{
	/* Set DMA burst size and Interframe Gap Time */
5310
	RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
5311 5312 5313
		(InterFrameGap << TxInterFrameGapShift));
}

5314
static void rtl_hw_start(struct  rtl8169_private *tp)
L
Linus Torvalds 已提交
5315
{
5316
	tp->hw_start(tp);
5317
	rtl_irq_enable_all(tp);
5318 5319
}

5320
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
5321 5322 5323 5324 5325 5326
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
5327 5328 5329 5330
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5331 5332
}

5333
static u16 rtl_rw_cpluscmd(struct rtl8169_private *tp)
5334 5335 5336
{
	u16 cmd;

5337 5338
	cmd = RTL_R16(tp, CPlusCmd);
	RTL_W16(tp, CPlusCmd, cmd);
5339 5340 5341
	return cmd;
}

5342
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
5343 5344
{
	/* Low hurts. Let's disable the filtering. */
5345
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
5346 5347
}

5348
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
5349
{
5350
	static const struct rtl_cfg2_info {
5351 5352 5353 5354 5355 5356 5357 5358
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5359 5360
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5361 5362 5363
	unsigned int i;
	u32 clk;

5364
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
5365
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5366
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
5367
			RTL_W32(tp, 0x7c, p->val);
5368 5369 5370 5371 5372
			break;
		}
	}
}

5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

5407
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5408 5409 5410 5411 5412 5413 5414 5415

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5416 5417 5418
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5419 5420
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
5421

5422
	RTL_W32(tp, RxConfig, tmp);
5423 5424
}

5425
static void rtl_hw_start_8169(struct rtl8169_private *tp)
5426
{
5427
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
5428
		RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) | PCIMulRW);
5429
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5430 5431
	}

5432
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5433 5434 5435 5436
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5437
		RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5438

5439 5440
	rtl_init_rxcfg(tp);

5441
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5442

5443
	rtl_set_rx_max_size(tp);
L
Linus Torvalds 已提交
5444

F
Francois Romieu 已提交
5445 5446 5447 5448
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5449
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
5450

5451
	tp->cp_cmd |= rtl_rw_cpluscmd(tp) | PCIMulRW;
L
Linus Torvalds 已提交
5452

F
Francois Romieu 已提交
5453 5454
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5455
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5456
			"Bit-3 and bit-14 MUST be 1\n");
5457
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5458 5459
	}

5460
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5461

5462
	rtl8169_set_magic_reg(tp, tp->mac_version);
5463

L
Linus Torvalds 已提交
5464 5465 5466 5467
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
5468
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5469

5470
	rtl_set_rx_tx_desc_registers(tp);
5471

F
Francois Romieu 已提交
5472 5473 5474 5475
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5476
		RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5477 5478 5479
		rtl_set_rx_tx_config_registers(tp);
	}

5480
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5481 5482

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5483
	RTL_R8(tp, IntrMask);
L
Linus Torvalds 已提交
5484

5485
	RTL_W32(tp, RxMissed, 0);
L
Linus Torvalds 已提交
5486

5487
	rtl_set_rx_mode(tp->dev);
L
Linus Torvalds 已提交
5488 5489

	/* no early-rx interrupts */
5490
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5491
}
L
Linus Torvalds 已提交
5492

5493 5494 5495
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5496
		tp->csi_ops.write(tp, addr, value);
5497 5498 5499 5500
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5501
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5502 5503 5504
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5505 5506 5507
{
	u32 csi;

5508 5509 5510 5511 5512 5513 5514
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5515 5516
}

5517
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5518
{
5519
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5520 5521
}

5522 5523
DECLARE_RTL_COND(rtl_csiar_cond)
{
5524
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
5525 5526
}

5527
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5528
{
5529 5530
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5531 5532
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5533
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5534 5535
}

5536
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5537
{
5538
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
5539 5540
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5541
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5542
		RTL_R32(tp, CSIDR) : ~0;
5543 5544
}

5545
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5546
{
5547 5548
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5549 5550 5551
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5552
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5553 5554
}

5555
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5556
{
5557
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
5558 5559
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5560
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5561
		RTL_R32(tp, CSIDR) : ~0;
5562 5563
}

H
hayeswang 已提交
5564 5565
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
5566 5567
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
H
hayeswang 已提交
5568 5569 5570 5571 5572 5573 5574 5575
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
5576
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
H
hayeswang 已提交
5577 5578 5579
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5580
		RTL_R32(tp, CSIDR) : ~0;
H
hayeswang 已提交
5581 5582
}

B
Bill Pemberton 已提交
5583
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5606
	case RTL_GIGA_MAC_VER_37:
5607
	case RTL_GIGA_MAC_VER_38:
5608 5609 5610 5611
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5612 5613 5614 5615 5616
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5617 5618 5619 5620 5621
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5622 5623 5624 5625 5626 5627 5628 5629
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5630 5631
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5632 5633 5634 5635
{
	u16 w;

	while (len-- > 0) {
5636 5637
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5638 5639 5640 5641
		e++;
	}
}

5642
static void rtl_disable_clock_request(struct rtl8169_private *tp)
5643
{
5644
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
5645
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5646 5647
}

5648
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
5649
{
5650
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
5651
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5652 5653
}

H
hayeswang 已提交
5654 5655 5656 5657
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

5658
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
5659 5660 5661 5662 5663 5664

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

5665
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
5666 5667
}

5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5679
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5680
{
5681
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5682

5683
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5684

5685
	if (tp->dev->mtu <= ETH_DATA_LEN) {
5686
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
5687 5688
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5689 5690
}

5691
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5692
{
5693
	rtl_hw_start_8168bb(tp);
5694

5695
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5696

5697
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
5698 5699
}

5700
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5701
{
5702
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
5703

5704
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5705

5706
	if (tp->dev->mtu <= ETH_DATA_LEN)
5707
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5708

5709
	rtl_disable_clock_request(tp);
5710

5711
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5712 5713
}

5714
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5715
{
5716
	static const struct ephy_info e_info_8168cp[] = {
5717 5718 5719 5720 5721 5722 5723
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5724
	rtl_csi_access_enable_2(tp);
5725

5726
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5727

5728
	__rtl_hw_start_8168cp(tp);
5729 5730
}

5731
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5732
{
5733
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5734

5735
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
5736

5737
	if (tp->dev->mtu <= ETH_DATA_LEN)
5738
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5739

5740
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
F
Francois Romieu 已提交
5741 5742
}

5743
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5744
{
5745
	rtl_csi_access_enable_2(tp);
5746

5747
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5748 5749

	/* Magic. */
5750
	RTL_W8(tp, DBG_REG, 0x20);
5751

5752
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5753

5754
	if (tp->dev->mtu <= ETH_DATA_LEN)
5755
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5756

5757
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5758 5759
}

5760
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5761
{
5762
	static const struct ephy_info e_info_8168c_1[] = {
5763 5764 5765 5766 5767
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5768
	rtl_csi_access_enable_2(tp);
5769

5770
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5771

5772
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5773

5774
	__rtl_hw_start_8168cp(tp);
5775 5776
}

5777
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5778
{
5779
	static const struct ephy_info e_info_8168c_2[] = {
5780 5781 5782 5783
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5784
	rtl_csi_access_enable_2(tp);
5785

5786
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5787

5788
	__rtl_hw_start_8168cp(tp);
5789 5790
}

5791
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5792
{
5793
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5794 5795
}

5796
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5797
{
5798
	rtl_csi_access_enable_2(tp);
5799

5800
	__rtl_hw_start_8168cp(tp);
5801 5802
}

5803
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5804
{
5805
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5806

5807
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
5808

5809
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5810

5811
	if (tp->dev->mtu <= ETH_DATA_LEN)
5812
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5813

5814
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
F
Francois Romieu 已提交
5815 5816
}

5817
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5818
{
5819
	rtl_csi_access_enable_1(tp);
5820

5821
	if (tp->dev->mtu <= ETH_DATA_LEN)
5822
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5823

5824
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5825

5826
	rtl_disable_clock_request(tp);
5827 5828
}

5829
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5830 5831
{
	static const struct ephy_info e_info_8168d_4[] = {
5832 5833 5834
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
5835 5836
	};

5837
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5838

5839
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
5840

5841
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
5842

5843
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
5844

5845
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
5846 5847
}

5848
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5849
{
H
Hayes Wang 已提交
5850
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5866
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5867

5868
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5869

5870
	if (tp->dev->mtu <= ETH_DATA_LEN)
5871
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5872

5873
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5874

5875
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5876 5877

	/* Reset tx FIFO pointer */
5878 5879
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5880

5881
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5882 5883
}

5884
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5885 5886 5887 5888 5889 5890
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5891
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5892

5893
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5894

5895
	if (tp->dev->mtu <= ETH_DATA_LEN)
5896
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5897

5898 5899 5900 5901 5902 5903
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5904 5905
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5906

5907
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5908

5909
	rtl_disable_clock_request(tp);
5910

5911 5912
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5913 5914

	/* Adjust EEE LED frequency */
5915
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5916

5917 5918 5919
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
Hayes Wang 已提交
5920 5921
}

5922
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5923
{
5924
	rtl_csi_access_enable_2(tp);
5925

5926
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5927

5928 5929 5930 5931
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5932 5933 5934 5935
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5936 5937
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5938

5939
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5940

5941
	rtl_disable_clock_request(tp);
5942

5943 5944 5945 5946 5947
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5948 5949
}

5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5961
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5962

5963
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5964 5965

	/* Adjust EEE LED frequency */
5966
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5967 5968
}

5969 5970 5971 5972 5973 5974 5975 5976 5977 5978
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5979
	rtl_pcie_state_l2l3_enable(tp, false);
5980

5981
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5982

5983
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5984 5985
}

5986
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5987
{
5988
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5989

H
Hayes Wang 已提交
5990 5991 5992 5993 5994 5995 5996
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

5997
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5998

5999 6000
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6001
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
6002

6003 6004
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
6005 6006 6007 6008 6009

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6010
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
6011

6012 6013
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
6014 6015

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6016 6017
}

6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
6030 6031
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
6032 6033 6034
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
6035 6036 6037 6038 6039 6040 6041 6042 6043
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

6044
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6045 6046

	/* disable aspm and clock request before access ephy */
6047 6048
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
6049 6050 6051
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
6052 6053 6054 6055 6056 6057 6058 6059 6060 6061
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

6062
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6063 6064

	/* disable aspm and clock request before access ephy */
6065 6066
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
6067 6068 6069
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

6070 6071
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
6072
	int rg_saw_cnt;
6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
6084 6085
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
6086 6087
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

6088
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6089 6090 6091 6092 6093 6094 6095 6096

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

6097
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6098

6099 6100
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6101

6102
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
6103

6104
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
6105 6106 6107

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

6108 6109
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
6110 6111 6112 6113 6114

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6115
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
6116

6117 6118
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
6119

6120
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
6121

6122
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
6123 6124 6125 6126

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
6127
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
6128 6129 6130 6131 6132 6133 6134
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
6135
		data &= ~0x0fff;
6136 6137 6138 6139 6140
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
6141 6142
	data &= ~0xf0;
	data |= 0x70;
6143 6144 6145
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
6146 6147
	data &= ~0x6000;
	data |= 0x8008;
6148 6149 6150
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
6151
	data &= ~0x01ff;
6152 6153 6154 6155
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
6156
	data &= ~0x0fff;
6157 6158 6159 6160 6161 6162 6163 6164 6165
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
6166 6167
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
6168 6169
	rtl8168ep_stop_cmac(tp);

6170
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
C
Chun-Hao Lin 已提交
6171 6172 6173 6174 6175 6176 6177 6178

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

6179
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
6180 6181 6182 6183 6184 6185 6186 6187

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

6188 6189
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
6190 6191 6192 6193 6194

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6195
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
6196 6197 6198

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

6199
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
6215 6216
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
6231 6232
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6233 6234 6235 6236
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

6237 6238
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
6252 6253
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6254 6255 6256 6257
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

6258 6259
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

6275
static void rtl_hw_start_8168(struct rtl8169_private *tp)
6276
{
6277
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
6278

6279
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
6280

6281
	rtl_set_rx_max_size(tp);
6282

6283
	tp->cp_cmd |= RTL_R16(tp, CPlusCmd) | PktCntrDisable | INTT_1;
6284

6285
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
6286

6287
	RTL_W16(tp, IntrMitigate, 0x5151);
6288

6289
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
6290
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
6291 6292
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
6293 6294
	}

6295
	rtl_set_rx_tx_desc_registers(tp);
6296

H
hayeswang 已提交
6297
	rtl_set_rx_tx_config_registers(tp);
6298

6299
	RTL_R8(tp, IntrMask);
6300

6301 6302
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
6303
		rtl_hw_start_8168bb(tp);
6304
		break;
6305 6306 6307

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
6308
		rtl_hw_start_8168bef(tp);
6309
		break;
6310 6311

	case RTL_GIGA_MAC_VER_18:
6312
		rtl_hw_start_8168cp_1(tp);
6313
		break;
6314 6315

	case RTL_GIGA_MAC_VER_19:
6316
		rtl_hw_start_8168c_1(tp);
6317
		break;
6318 6319

	case RTL_GIGA_MAC_VER_20:
6320
		rtl_hw_start_8168c_2(tp);
6321
		break;
6322

F
Francois Romieu 已提交
6323
	case RTL_GIGA_MAC_VER_21:
6324
		rtl_hw_start_8168c_3(tp);
6325
		break;
F
Francois Romieu 已提交
6326

6327
	case RTL_GIGA_MAC_VER_22:
6328
		rtl_hw_start_8168c_4(tp);
6329
		break;
6330

F
Francois Romieu 已提交
6331
	case RTL_GIGA_MAC_VER_23:
6332
		rtl_hw_start_8168cp_2(tp);
6333
		break;
F
Francois Romieu 已提交
6334

6335
	case RTL_GIGA_MAC_VER_24:
6336
		rtl_hw_start_8168cp_3(tp);
6337
		break;
6338

F
Francois Romieu 已提交
6339
	case RTL_GIGA_MAC_VER_25:
6340 6341
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
6342
		rtl_hw_start_8168d(tp);
6343
		break;
F
Francois Romieu 已提交
6344

F
françois romieu 已提交
6345
	case RTL_GIGA_MAC_VER_28:
6346
		rtl_hw_start_8168d_4(tp);
6347
		break;
F
Francois Romieu 已提交
6348

6349
	case RTL_GIGA_MAC_VER_31:
6350
		rtl_hw_start_8168dp(tp);
6351 6352
		break;

H
hayeswang 已提交
6353 6354
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
6355
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
6356 6357
		break;
	case RTL_GIGA_MAC_VER_34:
6358
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
6359
		break;
F
françois romieu 已提交
6360

6361 6362
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
6363
		rtl_hw_start_8168f_1(tp);
6364 6365
		break;

6366 6367 6368 6369
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
6370 6371 6372 6373
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
6374 6375 6376
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
6377

H
hayeswang 已提交
6378 6379 6380 6381
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

6382 6383 6384 6385 6386
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6399 6400
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6401
		       tp->dev->name, tp->mac_version);
6402
		break;
6403
	}
6404

6405
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
H
hayeswang 已提交
6406

6407
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
6408

6409
	rtl_set_rx_mode(tp->dev);
6410

6411
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
6412
}
L
Linus Torvalds 已提交
6413

6414 6415 6416 6417
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
6418
	Force_rxflow_en | \
6419 6420 6421 6422
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
6423
	Mac_dbgo_sel)
6424

6425
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6426
{
6427
	static const struct ephy_info e_info_8102e_1[] = {
6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6439
	rtl_csi_access_enable_2(tp);
6440

6441
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
6442

6443
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6444

6445
	RTL_W8(tp, Config1,
6446
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6447
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6448

6449
	cfg1 = RTL_R8(tp, Config1);
6450
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6451
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
6452

6453
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6454 6455
}

6456
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6457
{
6458
	rtl_csi_access_enable_2(tp);
6459

6460
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6461

6462 6463
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6464 6465
}

6466
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6467
{
6468
	rtl_hw_start_8102e_2(tp);
6469

6470
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6471 6472
}

6473
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6486
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6487
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6488

F
Francois Romieu 已提交
6489
	/* Disable Early Tally Counter */
6490
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
6491

6492 6493
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
6494

6495
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6496 6497

	rtl_pcie_state_l2l3_enable(tp, false);
6498 6499
}

6500
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6501
{
6502
	rtl_hw_start_8105e_1(tp);
6503
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6504 6505
}

6506 6507 6508 6509 6510 6511 6512 6513 6514 6515
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6516
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6517

6518 6519
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6520

6521
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6522

6523
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6524

6525 6526
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6527 6528
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6529 6530
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6531
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6532 6533

	rtl_pcie_state_l2l3_enable(tp, false);
6534 6535
}

H
Hayes Wang 已提交
6536 6537 6538
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6539
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
6540

6541 6542 6543
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6544 6545

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6546 6547
}

6548
static void rtl_hw_start_8101(struct rtl8169_private *tp)
6549
{
6550 6551
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6552

F
Francois Romieu 已提交
6553
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6554
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6555
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
6556
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6557

6558
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
6559

6560
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
6561

6562
	rtl_set_rx_max_size(tp);
H
hayeswang 已提交
6563 6564

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
6565
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
6566

6567
	rtl_set_rx_tx_desc_registers(tp);
H
hayeswang 已提交
6568 6569 6570

	rtl_set_rx_tx_config_registers(tp);

6571 6572
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6573
		rtl_hw_start_8102e_1(tp);
6574 6575 6576
		break;

	case RTL_GIGA_MAC_VER_08:
6577
		rtl_hw_start_8102e_3(tp);
6578 6579 6580
		break;

	case RTL_GIGA_MAC_VER_09:
6581
		rtl_hw_start_8102e_2(tp);
6582
		break;
6583 6584

	case RTL_GIGA_MAC_VER_29:
6585
		rtl_hw_start_8105e_1(tp);
6586 6587
		break;
	case RTL_GIGA_MAC_VER_30:
6588
		rtl_hw_start_8105e_2(tp);
6589
		break;
6590 6591 6592 6593

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6594 6595 6596 6597

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6598 6599 6600
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6601 6602 6603 6604
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6605 6606
	}

6607
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
6608

6609
	RTL_W16(tp, IntrMitigate, 0x0000);
6610

6611
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
6612

6613
	rtl_set_rx_mode(tp->dev);
6614

6615
	RTL_R8(tp, IntrMask);
H
hayeswang 已提交
6616

6617
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6618 6619 6620 6621
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6622 6623 6624 6625 6626 6627 6628
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6629
	dev->mtu = new_mtu;
6630 6631
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6632
	return 0;
L
Linus Torvalds 已提交
6633 6634 6635 6636
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6637
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6638 6639 6640
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6641 6642
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6643
{
6644 6645
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
6646

E
Eric Dumazet 已提交
6647 6648
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6649 6650 6651
	rtl8169_make_unusable_by_asic(desc);
}

6652
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
6653 6654 6655
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6656 6657 6658
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

6659
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
6660 6661
}

E
Eric Dumazet 已提交
6662 6663 6664 6665 6666
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6667 6668
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6669
{
E
Eric Dumazet 已提交
6670
	void *data;
L
Linus Torvalds 已提交
6671
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
6672
	struct device *d = tp_to_dev(tp);
6673
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
6674

6675
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6676 6677
	if (!data)
		return NULL;
6678

E
Eric Dumazet 已提交
6679 6680
	if (rtl8169_align(data) != data) {
		kfree(data);
6681
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6682 6683 6684
		if (!data)
			return NULL;
	}
6685

6686
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
6687
				 DMA_FROM_DEVICE);
6688 6689 6690
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6691
		goto err_out;
6692
	}
L
Linus Torvalds 已提交
6693

6694 6695
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
6696
	return data;
6697 6698 6699 6700

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6701 6702 6703 6704
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6705
	unsigned int i;
L
Linus Torvalds 已提交
6706 6707

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6708 6709
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6710 6711 6712 6713 6714
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6715
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6716
{
S
Stanislaw Gruszka 已提交
6717 6718
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6719

S
Stanislaw Gruszka 已提交
6720 6721 6722
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6723

S
Stanislaw Gruszka 已提交
6724 6725
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6726

S
Stanislaw Gruszka 已提交
6727
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6728 6729
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6730
			goto err_out;
E
Eric Dumazet 已提交
6731 6732
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6733 6734
	}

S
Stanislaw Gruszka 已提交
6735 6736 6737 6738 6739 6740
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6741 6742
}

6743
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6744 6745 6746
{
	rtl8169_init_ring_indexes(tp);

6747 6748
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
6749

S
Stanislaw Gruszka 已提交
6750
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6751 6752
}

6753
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6754 6755 6756 6757
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6758 6759
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6760 6761 6762 6763 6764 6765
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6766 6767
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6768 6769 6770
{
	unsigned int i;

6771 6772
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6773 6774 6775 6776 6777 6778
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6779
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6780 6781
					     tp->TxDescArray + entry);
			if (skb) {
6782
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6783 6784 6785 6786
				tx_skb->skb = NULL;
			}
		}
	}
6787 6788 6789 6790 6791
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6792 6793 6794
	tp->cur_tx = tp->dirty_tx = 0;
}

6795
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6796
{
D
David Howells 已提交
6797
	struct net_device *dev = tp->dev;
6798
	int i;
L
Linus Torvalds 已提交
6799

6800 6801 6802
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6803

6804 6805
	rtl8169_hw_reset(tp);

6806
	for (i = 0; i < NUM_RX_DESC; i++)
6807
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6808

L
Linus Torvalds 已提交
6809
	rtl8169_tx_clear(tp);
6810
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6811

6812
	napi_enable(&tp->napi);
6813
	rtl_hw_start(tp);
6814
	netif_wake_queue(dev);
6815
	rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
6816 6817 6818 6819
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6820 6821 6822
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6823 6824 6825
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6826
			      u32 *opts)
L
Linus Torvalds 已提交
6827 6828 6829
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6830
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6831
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6832 6833 6834

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6835
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6836 6837 6838 6839 6840 6841 6842
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6843
		len = skb_frag_size(frag);
6844
		addr = skb_frag_address(frag);
6845
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6846 6847 6848 6849
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6850
			goto err_out;
6851
		}
L
Linus Torvalds 已提交
6852

F
Francois Romieu 已提交
6853
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6854 6855
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6856 6857

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6858
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6870 6871 6872 6873

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6874 6875
}

6876 6877 6878 6879 6880
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6906
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6918
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
6957 6958
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6959
{
6960 6961
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6962 6963
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6982
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6983 6984 6985
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
7010
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
7011
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
7012
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
7013
		u8 ip_protocol;
L
Linus Torvalds 已提交
7014

7015
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7016
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
7017

H
hayeswang 已提交
7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
7045 7046
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
7047 7048

		opts[1] |= transport_offset << TCPHO_SHIFT;
7049 7050
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7051
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
7052
	}
H
hayeswang 已提交
7053

7054
	return true;
L
Linus Torvalds 已提交
7055 7056
}

7057 7058
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
7059 7060
{
	struct rtl8169_private *tp = netdev_priv(dev);
7061
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
7062
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
7063
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
7064 7065
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
7066
	u32 opts[2];
7067
	int frags;
7068

7069
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
7070
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
7071
		goto err_stop_0;
L
Linus Torvalds 已提交
7072 7073 7074
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
7075 7076
		goto err_stop_0;

7077 7078 7079
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
7080 7081 7082 7083
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
7084

7085
	len = skb_headlen(skb);
7086
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
7087 7088 7089
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
7090
		goto err_dma_0;
7091
	}
7092 7093 7094

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
7095

F
Francois Romieu 已提交
7096
	frags = rtl8169_xmit_frags(tp, skb, opts);
7097 7098 7099
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
7100
		opts[0] |= FirstFrag;
7101
	else {
F
Francois Romieu 已提交
7102
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
7103 7104 7105
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
7106 7107
	txd->opts2 = cpu_to_le32(opts[1]);

7108 7109
	skb_tx_timestamp(skb);

7110 7111
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
7112

F
Francois Romieu 已提交
7113
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7114
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7115 7116
	txd->opts1 = cpu_to_le32(status);

7117
	/* Force all memory writes to complete before notifying device */
7118
	wmb();
L
Linus Torvalds 已提交
7119

7120 7121
	tp->cur_tx += frags + 1;

7122
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
7123

7124
	mmiowb();
7125

7126
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
7127 7128 7129 7130
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
7131
		netif_stop_queue(dev);
7132 7133 7134 7135 7136 7137 7138
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
7139
		smp_mb();
7140
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
7141 7142 7143
			netif_wake_queue(dev);
	}

7144
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
7145

7146
err_dma_1:
7147
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
7148
err_dma_0:
7149
	dev_kfree_skb_any(skb);
7150 7151 7152 7153
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
7154
	netif_stop_queue(dev);
7155
	dev->stats.tx_dropped++;
7156
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

7168 7169
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
7170 7171 7172 7173

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
7174 7175
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
7176 7177 7178
	 *
	 * Feel free to adjust to your needs.
	 */
7179
	if (pdev->broken_parity_status)
7180 7181 7182 7183 7184
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
7185 7186 7187 7188 7189 7190 7191

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
7192
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
7193
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
7194
		tp->cp_cmd &= ~PCIDAC;
7195
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
7196 7197 7198
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
7199
	rtl8169_hw_reset(tp);
7200

7201
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7202 7203
}

7204
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

7221 7222 7223 7224 7225 7226
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
7227
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
7228
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
7229
		if (status & LastFrag) {
7230 7231 7232 7233
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
7234
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
7235 7236 7237 7238 7239 7240 7241 7242
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
7243 7244 7245 7246 7247 7248 7249
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
7250
		smp_mb();
L
Linus Torvalds 已提交
7251
		if (netif_queue_stopped(dev) &&
7252
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
7253 7254
			netif_wake_queue(dev);
		}
7255 7256 7257 7258 7259 7260
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
7261 7262
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
7263 7264 7265
	}
}

7266 7267 7268 7269 7270
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
7271
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
7272 7273 7274 7275
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
7276
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
7277 7278
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
7279
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
7280 7281
}

E
Eric Dumazet 已提交
7282 7283 7284 7285
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
7286
{
S
Stephen Hemminger 已提交
7287
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
7288
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
7289

E
Eric Dumazet 已提交
7290
	data = rtl8169_align(data);
7291
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
7292
	prefetch(data);
7293
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
7294
	if (skb)
7295
		skb_copy_to_linear_data(skb, data, pkt_size);
7296 7297
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
7298
	return skb;
L
Linus Torvalds 已提交
7299 7300
}

7301
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
7302 7303
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
7304
	unsigned int count;
L
Linus Torvalds 已提交
7305 7306 7307

	cur_rx = tp->cur_rx;

7308
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
7309
		unsigned int entry = cur_rx % NUM_RX_DESC;
7310
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
7311 7312
		u32 status;

7313
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
7314 7315
		if (status & DescOwn)
			break;
7316 7317 7318 7319 7320 7321 7322

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
7323
		if (unlikely(status & RxRES)) {
7324 7325
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
7326
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
7327
			if (status & (RxRWT | RxRUNT))
7328
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
7329
			if (status & RxCRC)
7330
				dev->stats.rx_crc_errors++;
7331 7332 7333
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
7334
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7335
				dev->stats.rx_fifo_errors++;
7336 7337 7338
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
7339
				goto process_pkt;
7340
			}
L
Linus Torvalds 已提交
7341
		} else {
E
Eric Dumazet 已提交
7342
			struct sk_buff *skb;
B
Ben Greear 已提交
7343 7344 7345 7346 7347
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
7348 7349 7350 7351
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
7352

7353 7354 7355 7356 7357 7358
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
7359 7360
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
7361
				goto release_descriptor;
7362 7363
			}

E
Eric Dumazet 已提交
7364 7365 7366 7367
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
7368
				goto release_descriptor;
L
Linus Torvalds 已提交
7369 7370
			}

E
Eric Dumazet 已提交
7371
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
7372 7373 7374
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

7375 7376
			rtl8169_rx_vlan_tag(desc, skb);

7377 7378 7379
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

7380
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
7381

J
Junchang Wang 已提交
7382 7383 7384 7385
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
7386
		}
7387 7388
release_descriptor:
		desc->opts2 = 0;
7389
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
7390 7391 7392 7393 7394 7395 7396 7397
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
7398
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
7399
{
7400
	struct rtl8169_private *tp = dev_instance;
L
Linus Torvalds 已提交
7401
	int handled = 0;
F
Francois Romieu 已提交
7402
	u16 status;
L
Linus Torvalds 已提交
7403

F
Francois Romieu 已提交
7404
	status = rtl_get_events(tp);
7405 7406 7407 7408
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
7409

7410
			rtl_irq_disable(tp);
7411
			napi_schedule_irqoff(&tp->napi);
7412
		}
7413 7414 7415
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
7416

7417 7418 7419 7420 7421 7422 7423 7424 7425 7426
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
7427

7428 7429 7430 7431 7432
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7433 7434
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7435
		default:
7436 7437
			break;
		}
7438
	}
L
Linus Torvalds 已提交
7439

7440 7441
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7442

7443
	if (status & LinkChg)
7444
		rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
7445

7446
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7447 7448
}

7449 7450
static void rtl_task(struct work_struct *work)
{
7451 7452 7453 7454
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7455
		/* XXX - keep rtl_slow_event_work() as first element. */
7456 7457 7458 7459
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7460 7461
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7462 7463 7464 7465 7466
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7467 7468
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7469 7470 7471 7472 7473 7474 7475 7476 7477
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7478

7479 7480
out_unlock:
	rtl_unlock_work(tp);
7481 7482
}

7483
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7484
{
7485 7486
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7499

7500 7501 7502 7503 7504
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7505

7506
	if (work_done < budget) {
7507
		napi_complete_done(napi, work_done);
7508

7509 7510
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7511 7512
	}

7513
	return work_done;
L
Linus Torvalds 已提交
7514 7515
}

7516
static void rtl8169_rx_missed(struct net_device *dev)
7517 7518 7519 7520 7521 7522
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

7523 7524
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
7525 7526
}

L
Linus Torvalds 已提交
7527 7528 7529 7530
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7531
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7532

7533
	napi_disable(&tp->napi);
7534
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7535

7536
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7537 7538
	/*
	 * At this point device interrupts can not be enabled in any function,
7539 7540
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7541
	 */
7542
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
7543 7544

	/* Give a racing hard_start_xmit a few cycles to complete. */
7545
	synchronize_sched();
L
Linus Torvalds 已提交
7546 7547 7548 7549

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7550 7551

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7552 7553 7554 7555 7556 7557 7558
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7559 7560
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7561
	/* Update counters before going down */
7562
	rtl8169_update_counters(tp);
7563

7564
	rtl_lock_work(tp);
7565
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7566

L
Linus Torvalds 已提交
7567
	rtl8169_down(dev);
7568
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7569

7570 7571
	cancel_work_sync(&tp->wk.work);

7572
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
7573

7574 7575 7576 7577
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7578 7579 7580
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7581 7582
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7583 7584 7585
	return 0;
}

7586 7587 7588 7589 7590
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7591
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
7592 7593 7594
}
#endif

7595 7596 7597 7598 7599 7600 7601 7602 7603
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7604
	 * Rx and Tx descriptors needs 256 bytes alignment.
7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

7617
	retval = rtl8169_init_ring(tp);
7618 7619 7620 7621 7622 7623 7624 7625 7626
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7627
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
7628
				 dev->name);
7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

7644
	rtl_hw_start(tp);
7645

7646
	if (!rtl8169_init_counter_offsets(tp))
7647 7648
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7649 7650 7651 7652 7653
	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
7654
	pm_runtime_put_sync(&pdev->dev);
7655

7656
	rtl8169_check_link_status(dev, tp);
7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7676
static void
J
Junchang Wang 已提交
7677
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7678 7679
{
	struct rtl8169_private *tp = netdev_priv(dev);
7680
	struct pci_dev *pdev = tp->pci_dev;
7681
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7682
	unsigned int start;
L
Linus Torvalds 已提交
7683

7684 7685 7686
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7687
		rtl8169_rx_missed(dev);
7688

J
Junchang Wang 已提交
7689
	do {
7690
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7691 7692
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7693
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7694 7695

	do {
7696
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7697 7698
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7699
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7700 7701 7702 7703 7704 7705 7706 7707

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7708
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7709

7710 7711 7712 7713
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7714
	if (pm_runtime_active(&pdev->dev))
7715
		rtl8169_update_counters(tp);
7716 7717 7718 7719 7720

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7721
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7722
		le64_to_cpu(tp->tc_offset.tx_errors);
7723
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7724
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
7725
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
7726 7727
		le16_to_cpu(tp->tc_offset.tx_aborted);

7728
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
7729 7730
}

7731
static void rtl8169_net_suspend(struct net_device *dev)
7732
{
F
françois romieu 已提交
7733 7734
	struct rtl8169_private *tp = netdev_priv(dev);

7735
	if (!netif_running(dev))
7736
		return;
7737 7738 7739

	netif_device_detach(dev);
	netif_stop_queue(dev);
7740 7741 7742

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7743
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7744 7745 7746
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7747 7748 7749 7750 7751 7752 7753 7754
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7755

7756
	rtl8169_net_suspend(dev);
7757

7758 7759 7760
	return 0;
}

7761 7762
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7763 7764
	struct rtl8169_private *tp = netdev_priv(dev);

7765
	netif_device_attach(dev);
F
françois romieu 已提交
7766 7767 7768

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7769 7770
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7771
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7772
	rtl_unlock_work(tp);
7773

7774
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7775 7776
}

7777
static int rtl8169_resume(struct device *device)
7778
{
7779
	struct pci_dev *pdev = to_pci_dev(device);
7780
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7781 7782 7783
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7784

7785 7786
	if (netif_running(dev))
		__rtl8169_resume(dev);
7787

7788 7789 7790 7791 7792 7793 7794 7795 7796
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7797 7798
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
7799
		return 0;
7800
	}
7801

7802
	rtl_lock_work(tp);
7803 7804
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7805
	rtl_unlock_work(tp);
7806 7807 7808

	rtl8169_net_suspend(dev);

7809
	/* Update counters before going runtime suspend */
7810
	rtl8169_rx_missed(dev);
7811
	rtl8169_update_counters(tp);
7812

7813 7814 7815 7816 7817 7818 7819 7820
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7821
	rtl_rar_set(tp, dev->dev_addr);
7822 7823 7824 7825

	if (!tp->TxDescArray)
		return 0;

7826
	rtl_lock_work(tp);
7827 7828
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7829
	rtl_unlock_work(tp);
7830

S
Stanislaw Gruszka 已提交
7831 7832
	rtl8169_init_phy(dev, tp);

7833
	__rtl8169_resume(dev);
7834 7835 7836 7837

	return 0;
}

7838 7839 7840 7841 7842
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7843 7844 7845 7846
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7847 7848
}

7849
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7850 7851 7852 7853 7854 7855 7856 7857 7858
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7859 7860 7861 7862 7863 7864 7865 7866 7867 7868
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7869 7870 7871 7872 7873 7874 7875 7876 7877
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7878
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7879
		/* PCI commit */
7880
		RTL_R8(tp, ChipCmd);
7881 7882 7883 7884 7885 7886
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7887 7888
static void rtl_shutdown(struct pci_dev *pdev)
{
7889
	struct net_device *dev = pci_get_drvdata(pdev);
7890
	struct rtl8169_private *tp = netdev_priv(dev);
7891 7892

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7893

F
Francois Romieu 已提交
7894
	/* Restore original MAC address */
7895 7896
	rtl_rar_set(tp, dev->perm_addr);

7897
	rtl8169_hw_reset(tp);
7898

7899
	if (system_state == SYSTEM_POWER_OFF) {
7900 7901 7902
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7903 7904
		}

7905 7906 7907 7908
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7909

B
Bill Pemberton 已提交
7910
static void rtl_remove_one(struct pci_dev *pdev)
7911 7912 7913 7914
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7915
	if (r8168_check_dash(tp))
7916 7917
		rtl8168_driver_stop(tp);

7918 7919
	netif_napi_del(&tp->napi);

7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7931
static const struct net_device_ops rtl_netdev_ops = {
7932
	.ndo_open		= rtl_open,
7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7950
static const struct rtl_cfg_info {
7951
	void (*hw_start)(struct rtl8169_private *tp);
7952
	u16 event_slow;
7953
	unsigned int has_gmii:1;
7954
	const struct rtl_coalesce_info *coalesce_info;
7955 7956 7957 7958 7959
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7960
		.has_gmii	= 1,
7961
		.coalesce_info	= rtl_coalesce_info_8169,
7962 7963 7964 7965 7966
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7967
		.has_gmii	= 1,
7968
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7969 7970 7971 7972 7973 7974
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
7975
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7976 7977 7978 7979
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

7980
static int rtl_alloc_irq(struct rtl8169_private *tp)
7981
{
7982
	unsigned int flags;
7983

7984
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
7985 7986 7987
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
7988 7989 7990
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
7991
	}
7992 7993

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
7994 7995
}

H
Hayes Wang 已提交
7996 7997
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
7998
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
7999 8000 8001 8002
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
8003
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
8004 8005
}

B
Bill Pemberton 已提交
8006
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8007 8008 8009 8010 8011
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

8012
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
8013 8014 8015 8016 8017 8018 8019

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

8020
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
8021
	msleep(1);
8022
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
8023

8024
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8025 8026 8027 8028 8029 8030
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

8031
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8032 8033 8034 8035 8036 8037 8038
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
8039 8040 8041 8042 8043 8044
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
8045
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8046 8047 8048 8049
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
8050
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
8051
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
8052
	case RTL_GIGA_MAC_VER_44:
8053 8054 8055 8056
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8057 8058
		rtl_hw_init_8168g(tp);
		break;
C
Chun-Hao Lin 已提交
8059 8060 8061
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
8062
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
8063 8064 8065 8066 8067 8068
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
8069
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8070 8071 8072 8073 8074
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
8075
	int chipset, region, i;
8076 8077 8078 8079 8080 8081 8082
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

8083 8084 8085
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
8086 8087

	SET_NETDEV_DEV(dev, &pdev->dev);
8088
	dev->netdev_ops = &rtl_netdev_ops;
8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
8100
	mii->supports_gmii = cfg->has_gmii;
8101 8102 8103 8104 8105 8106 8107

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
8108
	rc = pcim_enable_device(pdev);
8109 8110
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
8111
		return rc;
8112 8113
	}

8114
	if (pcim_set_mwi(pdev) < 0)
8115 8116
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

8117 8118 8119 8120
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
		netif_err(tp, probe, dev, "no MMIO resource found\n");
8121
		return -ENODEV;
8122 8123 8124 8125 8126 8127
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
8128
		return -ENODEV;
8129 8130
	}

8131
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
8132
	if (rc < 0) {
8133
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
8134
		return rc;
8135 8136
	}

8137
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
8138 8139 8140 8141 8142 8143 8144

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

8145 8146 8147 8148 8149
	tp->cp_cmd = 0;

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
8150 8151
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
8152 8153 8154 8155 8156 8157 8158 8159 8160

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
8161
			return rc;
8162 8163 8164
		}
	}

8165 8166 8167 8168
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
8169 8170
	rtl_hw_initialize(tp);

8171 8172 8173 8174 8175 8176 8177 8178 8179
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
8180
	rtl_init_csi_ops(tp);
8181 8182 8183 8184 8185

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

8186 8187 8188 8189 8190
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
		netif_err(tp, probe, dev, "Can't allocate interrupt\n");
		return rc;
	}
8191

H
Heiner Kallweit 已提交
8192 8193 8194
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

8195 8196
	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
8197
		tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
8198 8199 8200 8201 8202 8203
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
8204
		tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
8205 8206 8207 8208 8209 8210 8211
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
8212 8213
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
8214 8215

	/* Get MAC address */
8216 8217 8218 8219 8220 8221 8222 8223 8224 8225
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
8226 8227
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
8228 8229 8230 8231
	    tp->mac_version == RTL_GIGA_MAC_VER_48 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_51) {
8232 8233
		u16 mac_addr[3];

8234 8235
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
8236 8237 8238 8239

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
8240
	for (i = 0; i < ETH_ALEN; i++)
8241
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
8242

8243
	dev->ethtool_ops = &rtl8169_ethtool_ops;
8244 8245
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

8246
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
8247 8248 8249 8250

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
8251
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8252 8253

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8254 8255
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
8256 8257 8258
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
8259 8260 8261 8262 8263 8264
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
8265
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
8266
		/* Disallow toggling */
8267
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8268

8269 8270
	switch (rtl_chip_infos[chipset].txd_version) {
	case RTL_TD_0:
H
hayeswang 已提交
8271
		tp->tso_csum = rtl8169_tso_csum_v1;
8272 8273
		break;
	case RTL_TD_1:
H
hayeswang 已提交
8274
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
8275
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8276 8277
		break;
	default:
H
hayeswang 已提交
8278
		WARN_ON_ONCE(1);
8279
	}
H
hayeswang 已提交
8280

8281 8282 8283
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

8284 8285 8286 8287
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

8288 8289
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
8290
	tp->coalesce_info = cfg->coalesce_info;
8291

8292
	timer_setup(&tp->timer, rtl8169_phy_timer, 0);
8293 8294 8295

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

8296 8297 8298
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
8299 8300
	if (!tp->counters)
		return -ENOMEM;
8301

8302 8303
	pci_set_drvdata(pdev, dev);

8304 8305
	rc = register_netdev(dev);
	if (rc < 0)
8306
		return rc;
8307

8308 8309
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
8310
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
8311
		   pci_irq_vector(pdev, 0));
8312 8313 8314 8315
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
8316
			  tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
8317 8318
	}

8319
	if (r8168_check_dash(tp))
8320 8321 8322 8323
		rtl8168_driver_start(tp);

	netif_carrier_off(dev);

8324 8325 8326
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

8327
	return 0;
8328 8329
}

L
Linus Torvalds 已提交
8330 8331 8332
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
8333
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
8334
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
8335
	.shutdown	= rtl_shutdown,
8336
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
8337 8338
};

8339
module_pci_driver(rtl8169_pci_driver);