r8169.c 195.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
88 89 90
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
91
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
92
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
93
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
94 95 96 97 98 99 100
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
101 102 103 104 105 106
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
107 108

enum mac_version {
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
142
	RTL_GIGA_MAC_VER_34,
143 144
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
145
	RTL_GIGA_MAC_VER_37,
146
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
147
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
148 149
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
150
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_44,
153 154 155 156
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
157 158 159
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
160
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
161 162
};

F
Francois Romieu 已提交
163 164 165 166 167
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
168 169 170 171 172 173
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

174
#define _R(NAME,TD,FW,SZ) {	\
F
Francois Romieu 已提交
175 176 177 178 179
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
}
L
Linus Torvalds 已提交
180

181
static const struct {
L
Linus Torvalds 已提交
182
	const char *name;
F
Francois Romieu 已提交
183
	enum rtl_tx_desc_version txd_version;
184
	const char *fw_name;
F
Francois Romieu 已提交
185
	u16 jumbo_max;
186 187 188
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
189
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K),
190
	[RTL_GIGA_MAC_VER_02] =
191
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K),
192
	[RTL_GIGA_MAC_VER_03] =
193
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K),
194
	[RTL_GIGA_MAC_VER_04] =
195
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K),
196
	[RTL_GIGA_MAC_VER_05] =
197
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
198
	[RTL_GIGA_MAC_VER_06] =
199
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
200 201
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
202
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
203
	[RTL_GIGA_MAC_VER_08] =
204
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
205
	[RTL_GIGA_MAC_VER_09] =
206
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
207
	[RTL_GIGA_MAC_VER_10] =
208
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
209
	[RTL_GIGA_MAC_VER_11] =
210
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
211
	[RTL_GIGA_MAC_VER_12] =
212
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
213
	[RTL_GIGA_MAC_VER_13] =
214
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
215
	[RTL_GIGA_MAC_VER_14] =
216
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
217
	[RTL_GIGA_MAC_VER_15] =
218
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
219
	[RTL_GIGA_MAC_VER_16] =
220
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
221
	[RTL_GIGA_MAC_VER_17] =
222
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
223
	[RTL_GIGA_MAC_VER_18] =
224
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
225
	[RTL_GIGA_MAC_VER_19] =
226
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
227
	[RTL_GIGA_MAC_VER_20] =
228
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
229
	[RTL_GIGA_MAC_VER_21] =
230
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
231
	[RTL_GIGA_MAC_VER_22] =
232
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
233
	[RTL_GIGA_MAC_VER_23] =
234
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
235
	[RTL_GIGA_MAC_VER_24] =
236
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
237
	[RTL_GIGA_MAC_VER_25] =
238
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
239
	[RTL_GIGA_MAC_VER_26] =
240
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
241
	[RTL_GIGA_MAC_VER_27] =
242
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
243
	[RTL_GIGA_MAC_VER_28] =
244
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
245
	[RTL_GIGA_MAC_VER_29] =
246
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
247
	[RTL_GIGA_MAC_VER_30] =
248
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
249
	[RTL_GIGA_MAC_VER_31] =
250
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
251
	[RTL_GIGA_MAC_VER_32] =
252
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
253
	[RTL_GIGA_MAC_VER_33] =
254
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
H
Hayes Wang 已提交
255
	[RTL_GIGA_MAC_VER_34] =
256
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
257
	[RTL_GIGA_MAC_VER_35] =
258
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
259
	[RTL_GIGA_MAC_VER_36] =
260
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
261
	[RTL_GIGA_MAC_VER_37] =
262
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,  JUMBO_1K),
263
	[RTL_GIGA_MAC_VER_38] =
264
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,  JUMBO_9K),
H
Hayes Wang 已提交
265
	[RTL_GIGA_MAC_VER_39] =
266
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
H
Hayes Wang 已提交
267
	[RTL_GIGA_MAC_VER_40] =
268
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
H
Hayes Wang 已提交
269
	[RTL_GIGA_MAC_VER_41] =
270
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K),
H
hayeswang 已提交
271
	[RTL_GIGA_MAC_VER_42] =
272
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
H
hayeswang 已提交
273
	[RTL_GIGA_MAC_VER_43] =
274
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
H
hayeswang 已提交
275
	[RTL_GIGA_MAC_VER_44] =
276
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,  JUMBO_9K),
277
	[RTL_GIGA_MAC_VER_45] =
278
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
279
	[RTL_GIGA_MAC_VER_46] =
280
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
281
	[RTL_GIGA_MAC_VER_47] =
282
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
283
	[RTL_GIGA_MAC_VER_48] =
284
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
C
Chun-Hao Lin 已提交
285
	[RTL_GIGA_MAC_VER_49] =
286
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
287
	[RTL_GIGA_MAC_VER_50] =
288
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
289
	[RTL_GIGA_MAC_VER_51] =
290
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
291
};
292
#undef _R
293

294 295 296 297 298 299
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

300
static const struct pci_device_id rtl8169_pci_tbl[] = {
301
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
302
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
303
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
304
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
305
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
306
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
307 308
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
309
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
310
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
311
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
312 313 314
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
315 316
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
317 318 319 320 321
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

322
static int use_dac = -1;
323 324 325
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
326

F
Francois Romieu 已提交
327 328
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
329
	MAC4		= 4,
F
Francois Romieu 已提交
330 331 332 333 334 335 336 337 338 339 340 341 342
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
343

F
Francois Romieu 已提交
344
	TxConfig	= 0x40,
H
Hayes Wang 已提交
345 346
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
347

H
Hayes Wang 已提交
348 349 350 351 352 353
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
354
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
355 356 357
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
358

F
Francois Romieu 已提交
359 360 361 362 363
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
364 365
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
366 367 368 369 370 371 372 373 374
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
375 376 377 378 379 380

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
381 382
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
383 384 385 386 387 388 389
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
390
#define EarlySize	0x27
391

F
Francois Romieu 已提交
392 393 394
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
395 396 397 398
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
399
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
400 401
};

402 403 404 405 406 407 408 409 410 411 412
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
413 414
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
415
	PMCH			= 0x6f,
416 417 418 419 420 421
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
422
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
423
#define	PFM_EN				(1 << 6)
424
#define	TX_10M_PS_EN			(1 << 7)
425 426 427
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
428 429
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
430
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
431 432 433
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
434 435
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
436
#define	LINK_LIST_RDY			(1 << 1)
437 438 439 440 441 442 443
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
444 445
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
446 447
};

448
enum rtl8168_registers {
H
Hayes Wang 已提交
449 450
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
451 452 453 454 455 456 457
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
458 459 460
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
461
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
462 463 464
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
465
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
466
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
467
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
468 469 470 471 472 473 474 475 476 477 478
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
479
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
480 481
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
482
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
483
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
484
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
485
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
486
#define EARLY_TALLY_EN			(1 << 16)
487 488
};

F
Francois Romieu 已提交
489
enum rtl_register_content {
L
Linus Torvalds 已提交
490
	/* InterruptStatusBits */
F
Francois Romieu 已提交
491 492 493 494 495 496 497 498 499 500 501
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
502 503

	/* RxStatusDesc */
504
	RxBOVF	= (1 << 24),
505 506 507 508 509
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
510 511

	/* ChipCmdBits */
H
Hayes Wang 已提交
512
	StopReq		= 0x80,
F
Francois Romieu 已提交
513 514 515 516
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
517

518 519 520 521 522
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
523
	/* Cfg9346Bits */
F
Francois Romieu 已提交
524 525
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
526 527

	/* rx_mode_bits */
F
Francois Romieu 已提交
528 529 530 531 532 533
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
534
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
535 536 537 538 539

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

540
	/* Config1 register p.24 */
541 542 543 544 545 546
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
547 548
	PMEnable	= (1 << 0),	/* Power Management Enable */

549
	/* Config2 register p. 25 */
H
hayeswang 已提交
550
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
551
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
552 553 554
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
555 556 557
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
558
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
559
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
560
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
561

F
Francois Romieu 已提交
562 563 564
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

565
	/* Config5 register p.27 */
F
Francois Romieu 已提交
566 567 568
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
569
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
570
	LanWake		= (1 << 1),	/* LanWake enable/disable */
571
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
572
	ASPM_en		= (1 << 0),	/* ASPM enable */
573

L
Linus Torvalds 已提交
574 575 576 577 578 579 580 581 582
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
583 584 585 586 587 588 589 590 591 592
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
593 594 595 596
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
597
#define INTT_MASK	GENMASK(1, 0)
598 599 600 601
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
602 603

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
604 605 606 607 608 609 610 611
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
612 613

	/* _TBICSRBit */
F
Francois Romieu 已提交
614
	TBILinkOK	= 0x02000000,
615

616 617 618
	/* ResetCounterCommand */
	CounterReset	= 0x1,

619
	/* DumpCounterCommand */
F
Francois Romieu 已提交
620
	CounterDump	= 0x8,
621 622 623

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
624 625
};

F
Francois Romieu 已提交
626 627
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
628 629 630 631
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
632 633 634 635 636 637 638
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
639

F
Francois Romieu 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
655 656
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
657
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
658
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
659
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
660

F
Francois Romieu 已提交
661
	/* Second doubleword. */
H
hayeswang 已提交
662 663
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
664
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
665 666
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
667 668 669
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
670

F
Francois Romieu 已提交
671
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
672 673
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
674
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
675 676 677 678 679 680 681 682 683 684 685 686 687

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000
688
#define CPCMD_QUIRK_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
689 690

struct TxDesc {
691 692 693
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
694 695 696
};

struct RxDesc {
697 698 699
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
700 701 702 703 704 705 706 707
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

724 725 726 727 728 729 730
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

731
enum rtl_flag {
732
	RTL_FLAG_TASK_ENABLED,
733 734 735 736 737 738
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
739 740 741 742 743 744
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
745 746
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
747
	struct pci_dev *pci_dev;
D
David Howells 已提交
748
	struct net_device *dev;
749
	struct napi_struct napi;
750
	u32 msg_enable;
F
Francois Romieu 已提交
751
	u16 mac_version;
L
Linus Torvalds 已提交
752 753 754
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
755 756
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
757 758 759 760
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
761
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
762 763 764
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
765 766

	u16 event_slow;
767
	const struct rtl_coalesce_info *coalesce_info;
768 769

	struct mdio_ops {
770 771
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
772 773
	} mdio_ops;

F
Francois Romieu 已提交
774 775 776 777 778
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

779
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
780 781
	int (*get_link_ksettings)(struct net_device *,
				  struct ethtool_link_ksettings *);
782
	void (*phy_reset_enable)(struct rtl8169_private *tp);
783
	void (*hw_start)(struct rtl8169_private *tp);
784
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
785
	unsigned int (*link_ok)(struct rtl8169_private *tp);
F
Francois Romieu 已提交
786
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
787
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
788 789

	struct {
790 791
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
792 793 794
		struct work_struct work;
	} wk;

795
	struct mii_if_info mii;
796 797
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
798
	struct rtl8169_tc_offsets tc_offset;
799
	u32 saved_wolopts;
800

801 802
	struct rtl_fw {
		const struct firmware *fw;
803 804 805 806 807 808 809 810 811

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
812
	} *rtl_fw;
813
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
814 815

	u32 ocp_base;
L
Linus Torvalds 已提交
816 817
};

818
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
819 820
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
821
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
822 823
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
824 825
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
826 827
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
828 829
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
830
MODULE_FIRMWARE(FIRMWARE_8168E_3);
831
MODULE_FIRMWARE(FIRMWARE_8105E_1);
832 833
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
834
MODULE_FIRMWARE(FIRMWARE_8402_1);
835
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
836
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
837
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
838
MODULE_FIRMWARE(FIRMWARE_8106E_2);
839
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
840
MODULE_FIRMWARE(FIRMWARE_8168G_3);
841 842
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
843 844
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
845

H
Heiner Kallweit 已提交
846 847 848 849 850
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

851 852 853 854 855 856 857 858 859 860
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

861
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
862
{
863
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
864
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
865 866
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
888 889
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
931 932 933 934 935 936 937 938 939 940 941
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
942
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
943 944 945 946 947 948 949
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

950
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
951 952 953 954 955 956 957 958 959

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

960
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
961 962

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
963
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
964 965 966 967 968 969 970
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

971
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
972 973 974 975 976 977 978
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

979
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
980

981
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1022 1023
DECLARE_RTL_COND(rtl_phyar_cond)
{
1024
	return RTL_R32(tp, PHYAR) & 0x80000000;
1025 1026
}

1027
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1028
{
1029
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1030

1031
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1032
	/*
1033 1034
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1035
	 */
1036
	udelay(20);
L
Linus Torvalds 已提交
1037 1038
}

1039
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1040
{
1041
	int value;
L
Linus Torvalds 已提交
1042

1043
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1044

1045
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1046
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
1047

1048 1049 1050 1051 1052 1053
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1054 1055 1056
	return value;
}

C
Chun-Hao Lin 已提交
1057 1058
DECLARE_RTL_COND(rtl_ocpar_cond)
{
1059
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
1060 1061
}

1062
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1063
{
1064 1065 1066
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1067

1068
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1069 1070
}

1071
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1072
{
1073 1074
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1075 1076
}

1077
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1078
{
1079
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1080 1081

	mdelay(1);
1082 1083
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1084

1085
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1086
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
1087 1088
}

F
françois romieu 已提交
1089 1090
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1091
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1092
{
1093
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1094 1095
}

1096
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1097
{
1098
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1099 1100
}

1101
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1102
{
1103
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1104

1105
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1106

1107
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1108 1109
}

1110
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1111 1112 1113
{
	int value;

1114
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1115

1116
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1117

1118
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1119 1120 1121 1122

	return value;
}

1123
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1124
{
1125
	tp->mdio_ops.write(tp, location, val);
1126 1127
}

1128 1129
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1130
	return tp->mdio_ops.read(tp, location);
1131 1132 1133 1134 1135 1136 1137
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1138
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1139 1140 1141
{
	int val;

1142
	val = rtl_readphy(tp, reg_addr);
1143
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1144 1145
}

1146 1147 1148 1149 1150
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1151
	rtl_writephy(tp, location, val);
1152 1153 1154 1155 1156 1157
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1158
	return rtl_readphy(tp, location);
1159 1160
}

1161 1162
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1163
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1164 1165
}

1166
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1167
{
1168
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1169 1170
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1171 1172 1173
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1174 1175
}

1176
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1177
{
1178
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1179

1180
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1181
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1182 1183
}

C
Chun-Hao Lin 已提交
1184 1185
DECLARE_RTL_COND(rtl_eriar_cond)
{
1186
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1187 1188
}

1189 1190
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1191 1192
{
	BUG_ON((addr & 3) || (mask == 0));
1193 1194
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1195

1196
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1197 1198
}

1199
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1200
{
1201
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1202

1203
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1204
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1205 1206
}

1207
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1208
			 u32 m, int type)
H
Hayes Wang 已提交
1209 1210 1211
{
	u32 val;

1212 1213
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1214 1215
}

C
Chun-Hao Lin 已提交
1216 1217
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1218
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1219
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1220
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1248 1249
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1304
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1305
{
C
Chun-Hao Lin 已提交
1306 1307 1308 1309 1310
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1311
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1312
}
1313

C
Chun-Hao Lin 已提交
1314 1315
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1316
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1317
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1318 1319
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1320 1321
}

C
Chun-Hao Lin 已提交
1322 1323 1324
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1325 1326 1327
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1328
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1329
{
C
Chun-Hao Lin 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1353

C
Chun-Hao Lin 已提交
1354 1355 1356
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1357 1358 1359
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1360 1361
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1362
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1387
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1388 1389 1390
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1391
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1392 1393
}

1394
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1395
{
1396
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1397 1398
}

1399
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1411
		return false;
C
Chun-Hao Lin 已提交
1412 1413 1414
	}
}

1415 1416 1417 1418 1419 1420
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1421
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1422 1423 1424
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1425
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1426 1427 1428 1429
		r++;
	}
}

1430 1431
DECLARE_RTL_COND(rtl_efusear_cond)
{
1432
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1433 1434
}

1435
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1436
{
1437
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1438

1439
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1440
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1441 1442
}

F
Francois Romieu 已提交
1443 1444
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1445
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1446 1447 1448 1449
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1450
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1451 1452 1453 1454 1455
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1456
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1457 1458 1459
	mmiowb();
}

1460 1461
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1462
	RTL_W16(tp, IntrMask, bits);
1463 1464
}

1465 1466 1467 1468 1469 1470 1471 1472 1473
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1474
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1475
{
F
Francois Romieu 已提交
1476
	rtl_irq_disable(tp);
1477
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1478
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1479 1480
}

1481
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1482
{
1483
	return RTL_R32(tp, TBICSR) & TBIReset;
L
Linus Torvalds 已提交
1484 1485
}

1486
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1487
{
1488
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1489 1490
}

1491
static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1492
{
1493
	return RTL_R32(tp, TBICSR) & TBILinkOk;
L
Linus Torvalds 已提交
1494 1495
}

1496
static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1497
{
1498
	return RTL_R8(tp, PHYstatus) & LinkStatus;
L
Linus Torvalds 已提交
1499 1500
}

1501
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1502
{
1503
	RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
L
Linus Torvalds 已提交
1504 1505
}

1506
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1507 1508 1509
{
	unsigned int val;

1510 1511
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1512 1513
}

H
Hayes Wang 已提交
1514 1515 1516 1517 1518 1519 1520
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1521 1522
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1523
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1524 1525 1526 1527
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1528
		} else if (RTL_R8(tp, PHYstatus) & _100bps) {
1529 1530 1531 1532
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1533
		} else {
1534 1535 1536 1537
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1538 1539
		}
		/* Reset packet filter */
1540
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1541
			     ERIAR_EXGMAC);
1542
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1543
			     ERIAR_EXGMAC);
1544 1545
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1546
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1547 1548 1549 1550
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1551
		} else {
1552 1553 1554 1555
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1556
		}
1557
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1558
		if (RTL_R8(tp, PHYstatus) & _10bps) {
1559 1560 1561 1562
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1563
		} else {
1564 1565
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1566
		}
H
Hayes Wang 已提交
1567 1568 1569
	}
}

1570
static void rtl8169_check_link_status(struct net_device *dev,
1571
				      struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1572
{
H
Heiner Kallweit 已提交
1573 1574
	struct device *d = tp_to_dev(tp);

1575
	if (tp->link_ok(tp)) {
H
Hayes Wang 已提交
1576
		rtl_link_chg_patch(tp);
1577
		/* This is to cancel a scheduled suspend if there's one. */
H
Heiner Kallweit 已提交
1578
		pm_request_resume(d);
L
Linus Torvalds 已提交
1579
		netif_carrier_on(dev);
1580 1581
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1582
	} else {
L
Linus Torvalds 已提交
1583
		netif_carrier_off(dev);
1584
		netif_info(tp, ifdown, dev, "link down\n");
H
Heiner Kallweit 已提交
1585
		pm_runtime_idle(d);
1586
	}
L
Linus Torvalds 已提交
1587 1588
}

1589 1590 1591
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1592 1593
{
	u8 options;
1594
	u32 wolopts = 0;
F
Francois Romieu 已提交
1595

1596
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1597
	if (!(options & PMEnable))
1598
		return 0;
F
Francois Romieu 已提交
1599

1600
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1601
	if (options & LinkUp)
1602
		wolopts |= WAKE_PHY;
1603
	switch (tp->mac_version) {
1604 1605
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1606 1607 1608 1609 1610 1611 1612 1613
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1614

1615
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1616
	if (options & UWF)
1617
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1618
	if (options & BWF)
1619
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1620
	if (options & MWF)
1621
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1622

1623
	return wolopts;
F
Francois Romieu 已提交
1624 1625
}

1626
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1627 1628
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1629
	struct device *d = tp_to_dev(tp);
1630 1631

	pm_runtime_get_noresume(d);
1632

1633
	rtl_lock_work(tp);
1634 1635

	wol->supported = WAKE_ANY;
1636 1637 1638 1639
	if (pm_runtime_active(d))
		wol->wolopts = __rtl8169_get_wol(tp);
	else
		wol->wolopts = tp->saved_wolopts;
1640

1641
	rtl_unlock_work(tp);
1642 1643

	pm_runtime_put_noidle(d);
1644 1645 1646 1647
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1648
	unsigned int i, tmp;
1649
	static const struct {
F
Francois Romieu 已提交
1650 1651 1652 1653 1654 1655 1656 1657
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1658 1659
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1660
	};
1661
	u8 options;
F
Francois Romieu 已提交
1662

1663
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1664

1665
	switch (tp->mac_version) {
1666 1667
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1668 1669
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1670
			rtl_w0w1_eri(tp,
1671 1672 1673 1674 1675 1676
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1677
			rtl_w0w1_eri(tp,
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1690
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1691
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1692
			options |= cfg[i].mask;
1693
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1694 1695
	}

1696 1697
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1698
		options = RTL_R8(tp, Config1) & ~PMEnable;
1699 1700
		if (wolopts)
			options |= PMEnable;
1701
		RTL_W8(tp, Config1, options);
1702 1703
		break;
	default:
1704
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1705 1706
		if (wolopts)
			options |= PME_SIGNAL;
1707
		RTL_W8(tp, Config2, options);
1708 1709 1710
		break;
	}

1711
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1712 1713 1714 1715 1716
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1717
	struct device *d = tp_to_dev(tp);
1718 1719

	pm_runtime_get_noresume(d);
1720

1721
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1722

1723 1724 1725 1726
	if (pm_runtime_active(d))
		__rtl8169_set_wol(tp, wol->wolopts);
	else
		tp->saved_wolopts = wol->wolopts;
1727 1728

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1729

H
Heiner Kallweit 已提交
1730
	device_set_wakeup_enable(d, wol->wolopts);
1731

1732 1733
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1734 1735 1736
	return 0;
}

1737 1738
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1739
	return rtl_chip_infos[tp->mac_version].fw_name;
1740 1741
}

L
Linus Torvalds 已提交
1742 1743 1744 1745
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1746
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1747

1748 1749 1750
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1751
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1752 1753 1754
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1755 1756 1757 1758 1759 1760 1761 1762
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1763
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1764 1765 1766 1767 1768
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret = 0;
	u32 reg;

1769
	reg = RTL_R32(tp, TBICSR);
L
Linus Torvalds 已提交
1770 1771
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
1772
		RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
L
Linus Torvalds 已提交
1773
	} else if (autoneg == AUTONEG_ENABLE)
1774
		RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
L
Linus Torvalds 已提交
1775
	else {
1776 1777
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1778 1779 1780 1781 1782 1783 1784
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1785
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1786 1787
{
	struct rtl8169_private *tp = netdev_priv(dev);
1788
	int giga_ctrl, bmcr;
1789
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1790

1791
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1792 1793

	if (autoneg == AUTONEG_ENABLE) {
1794 1795
		int auto_nego;

1796
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1809
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1810

1811
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1812
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1813

1814
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1815
		if (tp->mii.supports_gmii) {
1816 1817 1818 1819 1820 1821
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1822 1823
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1824
			goto out;
1825
		}
L
Linus Torvalds 已提交
1826

1827 1828
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1829 1830
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1831 1832 1833 1834 1835 1836
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1837
			goto out;
1838 1839 1840

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1841 1842
	}

1843
	rtl_writephy(tp, MII_BMCR, bmcr);
1844

F
Francois Romieu 已提交
1845 1846
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1847
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1848 1849
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1850
		} else {
1851 1852
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1853 1854 1855
		}
	}

1856 1857 1858
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1859 1860 1861
}

static int rtl8169_set_speed(struct net_device *dev,
1862
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1863 1864 1865 1866
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1867
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1868 1869
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1870

1871
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1872 1873
	    (advertising & ADVERTISED_1000baseT_Full) &&
	    !pci_is_pcie(tp->pci_dev)) {
L
Linus Torvalds 已提交
1874
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1875 1876
	}
out:
L
Linus Torvalds 已提交
1877 1878 1879
	return ret;
}

1880 1881
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1882
{
F
Francois Romieu 已提交
1883 1884
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1885
	if (dev->mtu > TD_MSS_MAX)
1886
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1887

F
Francois Romieu 已提交
1888
	if (dev->mtu > JUMBO_1K &&
1889
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1890 1891
		features &= ~NETIF_F_IP_CSUM;

1892
	return features;
L
Linus Torvalds 已提交
1893 1894
}

1895 1896
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1897 1898
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1899
	u32 rx_config;
L
Linus Torvalds 已提交
1900

1901 1902
	rtl_lock_work(tp);

1903
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1904 1905 1906 1907
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1908

1909
	RTL_W32(tp, RxConfig, rx_config);
1910

H
hayeswang 已提交
1911 1912 1913 1914
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1915

H
hayeswang 已提交
1916 1917 1918 1919 1920
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1921 1922
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1923

1924
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1925 1926 1927 1928

	return 0;
}

1929
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1930
{
1931 1932
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1933 1934
}

1935
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1936 1937 1938
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1939
	if (opts2 & RxVlanTag)
1940
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1941 1942
}

1943 1944
static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
					  struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1945 1946 1947
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 status;
1948
	u32 supported, advertising;
L
Linus Torvalds 已提交
1949

1950
	supported =
L
Linus Torvalds 已提交
1951
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1952
	cmd->base.port = PORT_FIBRE;
L
Linus Torvalds 已提交
1953

1954
	status = RTL_R32(tp, TBICSR);
1955 1956
	advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->base.autoneg = !!(status & TBINwEnable);
L
Linus Torvalds 已提交
1957

1958 1959 1960 1961 1962 1963 1964
	cmd->base.speed = SPEED_1000;
	cmd->base.duplex = DUPLEX_FULL; /* Always set */

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
1965 1966

	return 0;
L
Linus Torvalds 已提交
1967 1968
}

1969 1970
static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
					   struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1971 1972
{
	struct rtl8169_private *tp = netdev_priv(dev);
1973

1974 1975 1976
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);

	return 0;
L
Linus Torvalds 已提交
1977 1978
}

1979 1980
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1981 1982
{
	struct rtl8169_private *tp = netdev_priv(dev);
1983
	int rc;
L
Linus Torvalds 已提交
1984

1985
	rtl_lock_work(tp);
1986
	rc = tp->get_link_ksettings(dev, cmd);
1987
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1988

1989
	return rc;
L
Linus Torvalds 已提交
1990 1991
}

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	del_timer_sync(&tp->timer);

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
2013 2014 2015
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2016
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2017 2018 2019
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2020

2021
	rtl_lock_work(tp);
P
Peter Wu 已提交
2022 2023
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2024
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2025 2026
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2057
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2058
{
2059 2060 2061 2062 2063 2064
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2065 2066
}

2067
DECLARE_RTL_COND(rtl_counters_cond)
2068
{
2069
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
2070 2071
}

2072
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
2073
{
2074 2075
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
2076

2077 2078
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
2079
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2080 2081
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
2082

2083
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
2084 2085
}

2086
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
2087 2088 2089 2090 2091 2092 2093 2094
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

2095
	return rtl8169_do_counters(tp, CounterReset);
2096 2097
}

2098
static bool rtl8169_update_counters(struct rtl8169_private *tp)
2099
{
2100 2101 2102 2103
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
2104
	if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
2105
		return true;
2106

2107
	return rtl8169_do_counters(tp, CounterDump);
2108 2109
}

2110
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
2111
{
2112
	struct rtl8169_counters *counters = tp->counters;
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
2134
	if (rtl8169_reset_counters(tp))
2135 2136
		ret = true;

2137
	if (rtl8169_update_counters(tp))
2138 2139
		ret = true;

2140 2141 2142
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
2143 2144 2145
	tp->tc_offset.inited = true;

	return ret;
2146 2147
}

2148 2149 2150 2151
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2152
	struct device *d = tp_to_dev(tp);
2153
	struct rtl8169_counters *counters = tp->counters;
2154 2155 2156

	ASSERT_RTNL();

2157 2158 2159
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
2160
		rtl8169_update_counters(tp);
2161 2162

	pm_runtime_put_noidle(d);
2163

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2177 2178
}

2179 2180 2181 2182 2183 2184 2185 2186 2187
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2188 2189 2190 2191 2192 2193 2194
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

2302
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
2303 2304

	/* read IntrMitigate and adjust according to scale */
2305
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2399
	RTL_W16(tp, IntrMitigate, swab16(w));
2400

2401
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2402 2403
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2404 2405 2406 2407 2408 2409

	rtl_unlock_work(tp);

	return 0;
}

2410
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2411 2412 2413
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2414 2415
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2416 2417
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2418
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2419 2420
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2421
	.get_strings		= rtl8169_get_strings,
2422
	.get_sset_count		= rtl8169_get_sset_count,
2423
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2424
	.get_ts_info		= ethtool_op_get_ts_info,
2425
	.nway_reset		= rtl8169_nway_reset,
2426
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2427
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2428 2429
};

F
Francois Romieu 已提交
2430
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2431
				    u8 default_version)
L
Linus Torvalds 已提交
2432
{
2433 2434 2435 2436 2437
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2438
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2439 2440 2441
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2442
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2443
	 */
2444
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2445
		u32 mask;
F
Francois Romieu 已提交
2446
		u32 val;
L
Linus Torvalds 已提交
2447 2448
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2449 2450 2451 2452 2453
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2454 2455 2456 2457
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2458
		/* 8168G family. */
H
hayeswang 已提交
2459
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2460
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2461 2462 2463
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2464
		/* 8168F family. */
2465
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2466 2467 2468
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2469
		/* 8168E family. */
H
Hayes Wang 已提交
2470
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2471 2472 2473
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2474
		/* 8168D family. */
2475 2476
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2477

F
françois romieu 已提交
2478 2479 2480
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2481
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2482

2483
		/* 8168C family. */
F
Francois Romieu 已提交
2484
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2485
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2486
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2487 2488
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2489
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2490
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2491 2492 2493 2494 2495 2496 2497

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2498
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2499
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2500 2501
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2502 2503 2504 2505
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2506
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2507
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2508
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2509 2510
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2524 2525
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2526 2527
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2528 2529
	u32 reg;

2530
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2531
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2532 2533
		p++;
	tp->mac_version = p->mac_version;
2534 2535

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2536 2537
		dev_notice(tp_to_dev(tp),
			   "unknown MAC, using family default\n");
2538
		tp->mac_version = default_version;
H
hayeswang 已提交
2539 2540 2541 2542
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2543 2544 2545 2546 2547 2548 2549 2550
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2551
	}
L
Linus Torvalds 已提交
2552 2553 2554 2555
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2556
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2557 2558
}

F
Francois Romieu 已提交
2559 2560 2561 2562 2563
struct phy_reg {
	u16 reg;
	u16 val;
};

2564 2565
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2566 2567
{
	while (len-- > 0) {
2568
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2569 2570 2571 2572
		regs++;
	}
}

2573 2574 2575 2576
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2577
#define PHY_MDIO_CHG		0x40000000
2578 2579 2580 2581 2582 2583 2584 2585 2586
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2587 2588 2589 2590 2591 2592 2593 2594
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2595 2596 2597
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2598
{
2599
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2600
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2601 2602 2603 2604 2605 2606
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2648 2649
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2650
{
2651
	bool rc = false;
2652
	size_t index;
2653

2654 2655
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2656
		u32 regno = (action & 0x0fff0000) >> 16;
2657

2658 2659 2660 2661
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2662
		case PHY_MDIO_CHG:
2663 2664 2665 2666 2667 2668 2669 2670
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2671
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2672
					  "Out of range of firmware\n");
2673
				goto out;
2674 2675 2676
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2677
			if (index + 2 >= pa->size) {
2678
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2679
					  "Out of range of firmware\n");
2680
				goto out;
2681 2682 2683 2684 2685
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2686
			if (index + 1 + regno >= pa->size) {
2687
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2688
					  "Out of range of firmware\n");
2689
				goto out;
2690
			}
2691 2692
			break;

2693
		default:
2694
			netif_err(tp, ifup, tp->dev,
2695
				  "Invalid action 0x%08x\n", action);
2696
			goto out;
2697 2698
		}
	}
2699 2700 2701 2702
	rc = true;
out:
	return rc;
}
2703

2704 2705 2706 2707 2708 2709
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2710
		netif_err(tp, ifup, dev, "invalid firmware\n");
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2723
	struct mdio_ops org, *ops = &tp->mdio_ops;
2724 2725 2726 2727
	u32 predata, count;
	size_t index;

	predata = count = 0;
2728 2729
	org.write = ops->write;
	org.read = ops->read;
2730

2731 2732
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2733
		u32 data = action & 0x0000ffff;
2734 2735 2736 2737
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2738 2739

		switch(action & 0xf0000000) {
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2756 2757 2758 2759 2760 2761 2762 2763 2764
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2765 2766 2767 2768 2769 2770
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2771
		case PHY_WRITE:
2772 2773 2774 2775
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2776
			index += (count == data) ? 2 : 1;
2777
			break;
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2800 2801 2802 2803
		default:
			BUG();
		}
	}
2804 2805 2806

	ops->write = org.write;
	ops->read = org.read;
2807 2808
}

2809 2810
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2811 2812 2813 2814 2815
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2816 2817
}

2818
static void rtl_apply_firmware(struct rtl8169_private *tp)
2819
{
2820
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2821 2822

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2823
	if (!IS_ERR_OR_NULL(rtl_fw))
2824
		rtl_phy_write_fw(tp, rtl_fw);
2825 2826 2827 2828 2829 2830 2831 2832
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2833 2834
}

2835
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2836
{
2837
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2838 2839 2840 2841 2842
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2843

F
françois romieu 已提交
2844 2845 2846 2847 2848 2849 2850
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2851

F
françois romieu 已提交
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2898

2899
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2900 2901
}

2902
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2903
{
2904
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2905 2906 2907 2908 2909
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2910
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2911 2912
}

2913
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2914 2915 2916
{
	struct pci_dev *pdev = tp->pci_dev;

2917 2918
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2919 2920
		return;

2921 2922 2923
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2924 2925
}

2926
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2927
{
2928
	static const struct phy_reg phy_reg_init[] = {
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2968
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2969

2970
	rtl8169scd_hw_phy_config_quirk(tp);
2971 2972
}

2973
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2974
{
2975
	static const struct phy_reg phy_reg_init[] = {
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3023
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3024 3025
}

3026
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
3027
{
3028
	static const struct phy_reg phy_reg_init[] = {
3029 3030 3031 3032
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3033 3034
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3035

3036
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3037 3038
}

3039
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3040
{
3041
	static const struct phy_reg phy_reg_init[] = {
3042 3043 3044 3045 3046
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3047
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3048 3049
}

3050
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3051
{
3052
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3053 3054 3055 3056 3057 3058 3059
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3060
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3061 3062
}

3063
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3064
{
3065
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3066 3067 3068 3069 3070
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3071 3072 3073
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3074

3075
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3076 3077
}

3078
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3079
{
3080
	static const struct phy_reg phy_reg_init[] = {
3081 3082
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3094 3095 3096 3097
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3098 3099
	};

3100
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3101

3102 3103 3104
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3105 3106
}

3107
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3108
{
3109
	static const struct phy_reg phy_reg_init[] = {
3110
		{ 0x1f, 0x0001 },
3111
		{ 0x12, 0x2300 },
3112 3113 3114 3115 3116 3117 3118
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3119 3120
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3121 3122 3123
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3124 3125 3126
		{ 0x1f, 0x0000 }
	};

3127
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3128

3129 3130 3131 3132
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3133 3134
}

3135
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3136
{
3137
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3149
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3150

3151 3152 3153 3154
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3155 3156
}

3157
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3158
{
3159
	rtl8168c_3_hw_phy_config(tp);
3160 3161
}

3162
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3163
{
3164
	static const struct phy_reg phy_reg_init_0[] = {
3165
		/* Channel Estimation */
F
Francois Romieu 已提交
3166
		{ 0x1f, 0x0001 },
3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3178
		{ 0x1f, 0x0003 },
3179 3180 3181
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3182 3183 3184 3185
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3186
		 * Enhance line driver power
3187
		 */
F
Francois Romieu 已提交
3188
		{ 0x1f, 0x0002 },
3189 3190 3191
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3192 3193 3194 3195 3196 3197 3198 3199
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3200

F
Francois Romieu 已提交
3201
		{ 0x1f, 0x0000 },
3202
		{ 0x0d, 0xf880 }
3203 3204
	};

3205
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3206

3207 3208 3209 3210
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3211
	rtl_writephy(tp, 0x1f, 0x0002);
3212 3213
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3214

3215
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3216
		static const struct phy_reg phy_reg_init[] = {
3217 3218 3219 3220 3221 3222 3223 3224 3225
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3226
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3227

3228
		val = rtl_readphy(tp, 0x0d);
3229 3230

		if ((val & 0x00ff) != 0x006c) {
3231
			static const u32 set[] = {
3232 3233 3234 3235 3236
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3237
			rtl_writephy(tp, 0x1f, 0x0002);
3238 3239 3240

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3241
				rtl_writephy(tp, 0x0d, val | set[i]);
3242 3243
		}
	} else {
3244
		static const struct phy_reg phy_reg_init[] = {
3245 3246 3247 3248 3249 3250 3251
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3252
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3253 3254
	}

3255
	/* RSET couple improve */
3256 3257 3258
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3259

3260
	/* Fine tune PLL performance */
3261
	rtl_writephy(tp, 0x1f, 0x0002);
3262 3263
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3264

3265 3266
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3267 3268

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3269

3270
	rtl_writephy(tp, 0x1f, 0x0000);
3271 3272
}

3273
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3274
{
3275
	static const struct phy_reg phy_reg_init_0[] = {
3276
		/* Channel Estimation */
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3295 3296
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3297
		 * Enhance line driver power
3298
		 */
3299 3300 3301 3302
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3303 3304 3305 3306 3307 3308 3309 3310
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3311 3312

		{ 0x1f, 0x0000 },
3313
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3314 3315
	};

3316
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3317

3318
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3319
		static const struct phy_reg phy_reg_init[] = {
3320 3321
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3322
			{ 0x1f, 0x0005 },
3323 3324 3325 3326 3327 3328 3329
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3330
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3331

3332
		val = rtl_readphy(tp, 0x0d);
3333
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3334
			static const u32 set[] = {
3335 3336 3337 3338 3339
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3340
			rtl_writephy(tp, 0x1f, 0x0002);
3341 3342 3343

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3344
				rtl_writephy(tp, 0x0d, val | set[i]);
3345 3346
		}
	} else {
3347
		static const struct phy_reg phy_reg_init[] = {
3348 3349
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3350
			{ 0x1f, 0x0005 },
3351 3352
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3353 3354
		};

3355
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3356 3357
	}

3358
	/* Fine tune PLL performance */
3359
	rtl_writephy(tp, 0x1f, 0x0002);
3360 3361
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3362

3363
	/* Switching regulator Slew rate */
3364 3365
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3366

3367 3368
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3369 3370

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3371

3372
	rtl_writephy(tp, 0x1f, 0x0000);
3373 3374
}

3375
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3376
{
3377
	static const struct phy_reg phy_reg_init[] = {
3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3433
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3434 3435
}

F
françois romieu 已提交
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3452
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3482 3483
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3484 3485 3486 3487 3488
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3489
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3490 3491 3492 3493
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3494
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3495
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3496 3497 3498 3499

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3500
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3501
	rtl_writephy(tp, 0x1f, 0x0000);
3502
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3503 3504 3505

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3506
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3507 3508 3509 3510
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3511
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3512 3513
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3514
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3578
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3579 3580 3581 3582 3583 3584
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3585
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3586 3587
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3588
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3589 3590 3591 3592

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3593
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3594 3595 3596 3597 3598
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3599
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3600 3601 3602
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3603
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3604 3605
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3606
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3607 3608 3609
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3610
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3611 3612 3613 3614 3615
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3616
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3617 3618 3619 3620
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3621 3622
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3623
	rtl_writephy(tp, 0x1f, 0x0000);
3624 3625 3626
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3627

3628 3629
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3630 3631
}

3632 3633 3634 3635 3636
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3637
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3638 3639 3640 3641 3642
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3643
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3644
	rtl_writephy(tp, 0x1f, 0x0000);
3645
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3646 3647 3648 3649

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3650
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3651 3652 3653
	rtl_writephy(tp, 0x1f, 0x0000);
}

3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3695
	rtl8168f_hw_phy_config(tp);
3696 3697 3698 3699

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3700
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3701 3702 3703 3704 3705 3706 3707
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3708
	rtl8168f_hw_phy_config(tp);
3709 3710
}

3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3756
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3757 3758 3759 3760 3761 3762 3763
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3764
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3765
	rtl_writephy(tp, 0x05, 0x8b5d);
3766
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3767
	rtl_writephy(tp, 0x05, 0x8a7c);
3768
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3769
	rtl_writephy(tp, 0x05, 0x8a7f);
3770
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3771
	rtl_writephy(tp, 0x05, 0x8a82);
3772
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3773
	rtl_writephy(tp, 0x05, 0x8a85);
3774
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3775
	rtl_writephy(tp, 0x05, 0x8a88);
3776
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3777 3778 3779 3780 3781
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3782
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3783 3784 3785
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3786
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3787 3788
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3789
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3790 3791 3792
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3793
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3794 3795 3796 3797 3798 3799 3800 3801 3802
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3803 3804
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3805 3806 3807
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3808 3809 3810 3811
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3812 3813 3814
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3815
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3816 3817
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3818
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3819
	}
H
Hayes Wang 已提交
3820

3821 3822 3823
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3824
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3825
	} else {
3826
		rtl_writephy(tp, 0x1f, 0x0c41);
3827
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3828
	}
H
Hayes Wang 已提交
3829

3830 3831
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3832
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3833

3834
	rtl_writephy(tp, 0x1f, 0x0bcc);
3835
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3836
	rtl_writephy(tp, 0x1f, 0x0a44);
3837
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3838 3839
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3840 3841
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3842

3843 3844
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3845
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3846

3847 3848 3849
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3850
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3851 3852

	rtl_writephy(tp, 0x1f, 0x0c42);
3853
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3854

3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3866 3867 3868
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3869
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3870

3871
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3872 3873
}

H
hayeswang 已提交
3874 3875 3876 3877 3878
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3889
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3890
	rtl_writephy(tp, 0x13, 0x80a2);
3891
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3892
	rtl_writephy(tp, 0x13, 0x80a4);
3893
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3894
	rtl_writephy(tp, 0x13, 0x809c);
3895
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3896 3897 3898 3899 3900
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3901
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3902
	rtl_writephy(tp, 0x13, 0x80b4);
3903
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3904
	rtl_writephy(tp, 0x13, 0x80ac);
3905
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3906 3907 3908 3909 3910
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3911
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3912
	rtl_writephy(tp, 0x13, 0x8090);
3913
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3914
	rtl_writephy(tp, 0x13, 0x8092);
3915
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3934
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3935
	rtl_writephy(tp, 0x13, 0x827b);
3936
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3937
	rtl_writephy(tp, 0x13, 0x827c);
3938
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3939
	rtl_writephy(tp, 0x13, 0x827d);
3940
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3941 3942 3943

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3944
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3945
	rtl_writephy(tp, 0x1f, 0x0a42);
3946
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3947 3948 3949 3950
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3951
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3952 3953 3954 3955
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3956
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3957 3958 3959 3960
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3961
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3962
	rtl_writephy(tp, 0x13, 0x8047);
3963
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3964
	rtl_writephy(tp, 0x13, 0x804f);
3965
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3966
	rtl_writephy(tp, 0x13, 0x8057);
3967
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3968
	rtl_writephy(tp, 0x13, 0x805f);
3969
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3970
	rtl_writephy(tp, 0x13, 0x8067);
3971
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3972
	rtl_writephy(tp, 0x13, 0x806f);
3973
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3974 3975 3976 3977
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3978
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3979 3980 3981 3982 3983
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3984
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
4000
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
4001 4002 4003 4004 4005
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4006
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4007
	rtl_writephy(tp, 0x1f, 0x0a42);
4008
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4009 4010 4011 4012
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4013
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

4030
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
4031
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4051
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4052 4053 4054 4055 4056
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4057
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4058 4059 4060 4061

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4195
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4196
{
4197
	static const struct phy_reg phy_reg_init[] = {
4198 4199 4200 4201 4202 4203
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4204 4205 4206 4207
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4208

4209
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4210 4211
}

4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4229 4230 4231
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4232

4233
	rtl_apply_firmware(tp);
4234 4235 4236 4237

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4238 4239 4240
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4241 4242 4243
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4244 4245 4246 4247

	rtl_apply_firmware(tp);

	/* EEE setting */
4248
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4249 4250 4251 4252 4253 4254
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4265 4266 4267
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4268 4269 4270

	rtl_apply_firmware(tp);

4271
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4272 4273
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4274
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4275 4276
}

4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4288
		rtl8169s_hw_phy_config(tp);
4289 4290
		break;
	case RTL_GIGA_MAC_VER_04:
4291
		rtl8169sb_hw_phy_config(tp);
4292
		break;
4293
	case RTL_GIGA_MAC_VER_05:
4294
		rtl8169scd_hw_phy_config(tp);
4295
		break;
4296
	case RTL_GIGA_MAC_VER_06:
4297
		rtl8169sce_hw_phy_config(tp);
4298
		break;
4299 4300 4301
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4302
		rtl8102e_hw_phy_config(tp);
4303
		break;
4304
	case RTL_GIGA_MAC_VER_11:
4305
		rtl8168bb_hw_phy_config(tp);
4306 4307
		break;
	case RTL_GIGA_MAC_VER_12:
4308
		rtl8168bef_hw_phy_config(tp);
4309 4310
		break;
	case RTL_GIGA_MAC_VER_17:
4311
		rtl8168bef_hw_phy_config(tp);
4312
		break;
F
Francois Romieu 已提交
4313
	case RTL_GIGA_MAC_VER_18:
4314
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4315 4316
		break;
	case RTL_GIGA_MAC_VER_19:
4317
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4318
		break;
4319
	case RTL_GIGA_MAC_VER_20:
4320
		rtl8168c_2_hw_phy_config(tp);
4321
		break;
F
Francois Romieu 已提交
4322
	case RTL_GIGA_MAC_VER_21:
4323
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4324
		break;
4325
	case RTL_GIGA_MAC_VER_22:
4326
		rtl8168c_4_hw_phy_config(tp);
4327
		break;
F
Francois Romieu 已提交
4328
	case RTL_GIGA_MAC_VER_23:
4329
	case RTL_GIGA_MAC_VER_24:
4330
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4331
		break;
F
Francois Romieu 已提交
4332
	case RTL_GIGA_MAC_VER_25:
4333
		rtl8168d_1_hw_phy_config(tp);
4334 4335
		break;
	case RTL_GIGA_MAC_VER_26:
4336
		rtl8168d_2_hw_phy_config(tp);
4337 4338
		break;
	case RTL_GIGA_MAC_VER_27:
4339
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4340
		break;
F
françois romieu 已提交
4341 4342 4343
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4344 4345 4346 4347
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4348 4349 4350
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4351 4352
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4353 4354 4355 4356
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4357
		break;
4358 4359 4360 4361 4362 4363
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4364

4365 4366 4367 4368
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4369 4370 4371 4372
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4373 4374 4375 4376
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4377 4378 4379
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4380
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4381
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4382
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4383 4384
		rtl8168g_2_hw_phy_config(tp);
		break;
4385 4386 4387 4388 4389 4390 4391 4392
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4393

C
Chun-Hao Lin 已提交
4394 4395 4396 4397 4398 4399 4400 4401
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4402
	case RTL_GIGA_MAC_VER_41:
4403 4404 4405 4406 4407
	default:
		break;
	}
}

4408
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4409 4410 4411 4412
{
	struct timer_list *timer = &tp->timer;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4413
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4414

4415
	if (tp->phy_reset_pending(tp)) {
4416
		/*
L
Linus Torvalds 已提交
4417 4418 4419 4420 4421 4422 4423
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

4424
	if (tp->link_ok(tp))
4425
		return;
L
Linus Torvalds 已提交
4426

4427
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4428

4429
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4430 4431 4432

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4433 4434 4435 4436 4437 4438 4439 4440
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4441
static void rtl8169_phy_timer(struct timer_list *t)
4442
{
4443
	struct rtl8169_private *tp = from_timer(tp, t, timer);
4444

4445
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4446 4447
}

4448 4449 4450 4451 4452
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4453 4454 4455
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4456
	tp->phy_reset_enable(tp);
4457
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4458 4459
}

4460 4461 4462
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4463
	    (RTL_R8(tp, PHYstatus) & TBI_Enable);
4464 4465
}

4466 4467
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4468
	rtl_hw_phy_config(dev);
4469

4470 4471
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4472
		RTL_W8(tp, 0x82, 0x01);
4473
	}
4474

4475 4476 4477 4478
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4479

4480
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4481
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4482
		RTL_W8(tp, 0x82, 0x01);
4483
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4484
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4485 4486
	}

4487 4488
	rtl8169_phy_reset(dev, tp);

4489
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4490 4491 4492 4493 4494
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4495

4496
	if (rtl_tbi_enabled(tp))
4497
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4498 4499
}

4500 4501
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4502
	rtl_lock_work(tp);
4503

4504
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4505

4506 4507
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4508

4509 4510
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4511

4512 4513
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4514

4515
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4516

4517
	rtl_unlock_work(tp);
4518 4519 4520 4521 4522
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4523
	struct device *d = tp_to_dev(tp);
4524
	int ret;
4525

4526 4527 4528
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4529

4530 4531 4532 4533 4534 4535
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4536 4537 4538 4539

	return 0;
}

4540 4541 4542 4543 4544
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4545 4546
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4547

F
Francois Romieu 已提交
4548 4549
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4550
{
4551 4552 4553 4554 4555 4556
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4557
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4558 4559 4560
		return 0;

	case SIOCSMIIREG:
4561
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4562 4563 4564 4565 4566
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4567 4568 4569 4570 4571
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

B
Bill Pemberton 已提交
4572
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4573 4574 4575 4576 4577 4578 4579 4580
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4581
	case RTL_GIGA_MAC_VER_28:
4582
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4583 4584 4585
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
4586
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4587 4588 4589
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4590 4591 4592 4593 4594 4595 4596
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4621 4622 4623
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4624 4625
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4626 4627 4628 4629 4630
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4631
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
4632
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4645
	rtl_speed_down(tp);
4646 4647 4648 4649 4650
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4651 4652 4653
static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4654 4655 4656
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
4657
	case RTL_GIGA_MAC_VER_17 ... RTL_GIGA_MAC_VER_28:
H
hayeswang 已提交
4658 4659 4660 4661 4662 4663
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4664 4665 4666 4667 4668 4669
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4670 4671 4672
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4673 4674
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4675 4676 4677 4678 4679
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
4680
	case RTL_GIGA_MAC_VER_17 ... RTL_GIGA_MAC_VER_28:
H
hayeswang 已提交
4681 4682 4683 4684 4685 4686
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4687 4688 4689 4690
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4691
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4692 4693
		return;

H
hayeswang 已提交
4694 4695
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4696
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4697

4698
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4699 4700 4701 4702 4703
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
4704
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4705 4706 4707
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4708
	case RTL_GIGA_MAC_VER_44:
4709 4710
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4711 4712
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4713 4714
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4715
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4716
		break;
4717 4718
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4719
	case RTL_GIGA_MAC_VER_49:
4720
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4721
			     0xfc000000, ERIAR_EXGMAC);
4722
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4723
		break;
F
françois romieu 已提交
4724 4725 4726 4727 4728 4729
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4730
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4731 4732 4733
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4734
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4735
		break;
4736
	case RTL_GIGA_MAC_VER_44:
4737 4738
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4739 4740
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4741 4742
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4743
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4744
		break;
4745 4746
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4747
	case RTL_GIGA_MAC_VER_49:
4748
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4749
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4750 4751
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4752 4753 4754 4755 4756 4757 4758
	}

	r8168_phy_power_up(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
4759 4760 4761 4762 4763 4764 4765
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
		break;
	default:
		r8168_pll_power_down(tp);
	}
F
françois romieu 已提交
4766 4767 4768 4769 4770
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4771 4772
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
F
françois romieu 已提交
4773 4774
		break;
	default:
4775
		r8168_pll_power_up(tp);
F
françois romieu 已提交
4776 4777 4778
	}
}

4779 4780 4781
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4782 4783
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4784
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4785
		break;
4786
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
4787
	case RTL_GIGA_MAC_VER_34:
4788
	case RTL_GIGA_MAC_VER_35:
4789
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4790
		break;
4791
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4792
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4793
		break;
4794
	default:
4795
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
4796 4797 4798 4799
		break;
	}
}

4800 4801
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4802
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4803 4804
}

F
Francois Romieu 已提交
4805 4806
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4807 4808 4809 4810 4811
	if (tp->jumbo_ops.enable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.enable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4812 4813 4814 4815
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4816 4817 4818 4819 4820
	if (tp->jumbo_ops.disable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.disable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4821 4822 4823 4824
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
4825 4826
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
4827
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4828 4829 4830 4831
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
4832 4833
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
4834
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4835 4836 4837 4838
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
4839
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
4840 4841 4842 4843
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
4844
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
4845 4846 4847 4848
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
4849 4850 4851
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
4852
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4853 4854 4855 4856
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
4857 4858 4859
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
4860
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4861 4862 4863 4864
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
4865
	rtl_tx_performance_tweak(tp,
4866
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4867 4868 4869 4870
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
4871
	rtl_tx_performance_tweak(tp,
4872
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4873 4874 4875 4876 4877 4878
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

4879
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
4880 4881 4882 4883 4884 4885
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

4886
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
4887 4888
}

B
Bill Pemberton 已提交
4889
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
4932
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
4933 4934 4935 4936 4937 4938 4939
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4940 4941
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4942
	return RTL_R8(tp, ChipCmd) & CmdReset;
4943 4944
}

4945 4946
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4947
	RTL_W8(tp, ChipCmd, CmdReset);
4948

4949
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4950 4951
}

4952
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4953
{
4954 4955 4956
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4957

4958 4959 4960
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4961

4962 4963 4964
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4965

H
Heiner Kallweit 已提交
4966
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
4967 4968 4969
	if (rc < 0)
		goto err_free;

4970 4971 4972 4973
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4974 4975 4976 4977
	tp->rtl_fw = rtl_fw;
out:
	return;

4978 4979
err_release_firmware:
	release_firmware(rtl_fw->fw);
4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4994 4995
}

4996 4997
static void rtl_rx_close(struct rtl8169_private *tp)
{
4998
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4999 5000
}

5001 5002
DECLARE_RTL_COND(rtl_npq_cond)
{
5003
	return RTL_R8(tp, TxPoll) & NPQ;
5004 5005 5006 5007
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
5008
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
5009 5010
}

F
françois romieu 已提交
5011
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5012 5013
{
	/* Disable interrupts */
F
françois romieu 已提交
5014
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5015

5016 5017
	rtl_rx_close(tp);

5018 5019 5020 5021
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
5022
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5023 5024 5025
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
5026
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5027
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5028 5029
		break;
	default:
5030
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5031
		udelay(100);
5032
		break;
F
françois romieu 已提交
5033 5034
	}

5035
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5036 5037
}

5038
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5039 5040
{
	/* Set DMA burst size and Interframe Gap Time */
5041
	RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
5042 5043 5044
		(InterFrameGap << TxInterFrameGapShift));
}

5045
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5046
{
5047 5048
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
5049 5050
}

5051
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
5052 5053 5054 5055 5056 5057
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
5058 5059 5060 5061
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5062 5063
}

5064
static void rtl_hw_start(struct  rtl8169_private *tp)
5065
{
5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);

	tp->hw_start(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_set_rx_tx_config_registers(tp);
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
	rtl_irq_enable_all(tp);
5081 5082
}

5083
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
5084
{
5085
	static const struct rtl_cfg2_info {
5086 5087 5088 5089 5090 5091 5092 5093
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5094 5095
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5096 5097 5098
	unsigned int i;
	u32 clk;

5099
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
5100
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5101
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
5102
			RTL_W32(tp, 0x7c, p->val);
5103 5104 5105 5106 5107
			break;
		}
	}
}

5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

5142
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5143 5144 5145 5146 5147 5148 5149 5150

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5151 5152 5153
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5154 5155
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
5156

5157
	RTL_W32(tp, RxConfig, tmp);
5158 5159
}

5160
static void rtl_hw_start_8169(struct rtl8169_private *tp)
5161
{
5162
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5163
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5164

5165
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5166

5167
	tp->cp_cmd |= PCIMulRW;
L
Linus Torvalds 已提交
5168

F
Francois Romieu 已提交
5169 5170
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5171
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5172
			"Bit-3 and bit-14 MUST be 1\n");
5173
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5174 5175
	}

5176
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5177

5178
	rtl8169_set_magic_reg(tp, tp->mac_version);
5179

L
Linus Torvalds 已提交
5180 5181 5182 5183
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
5184
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5185

5186
	RTL_W32(tp, RxMissed, 0);
5187
}
L
Linus Torvalds 已提交
5188

5189 5190
DECLARE_RTL_COND(rtl_csiar_cond)
{
5191
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
5192 5193
}

5194
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5195
{
5196
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
5197

5198 5199
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5200
		CSIAR_BYTE_ENABLE | func << 16);
5201

5202
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5203 5204
}

5205
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5206
{
5207 5208 5209 5210
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
5211

5212
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5213
		RTL_R32(tp, CSIDR) : ~0;
5214 5215
}

5216
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
5217
{
5218 5219
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
5220

5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
5233 5234
}

5235
static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5236
{
5237
	rtl_csi_access_enable(tp, 0x17);
H
hayeswang 已提交
5238 5239
}

5240
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
5241
{
5242
	rtl_csi_access_enable(tp, 0x27);
5243 5244 5245 5246 5247 5248 5249 5250
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5251 5252
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5253 5254 5255 5256
{
	u16 w;

	while (len-- > 0) {
5257 5258
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5259 5260 5261 5262
		e++;
	}
}

5263
static void rtl_disable_clock_request(struct rtl8169_private *tp)
5264
{
5265
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
5266
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5267 5268
}

5269
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
5270
{
5271
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
5272
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5273 5274
}

H
hayeswang 已提交
5275 5276 5277 5278
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

5279
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
5280 5281 5282 5283 5284 5285

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

5286
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
5287 5288
}

5289
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5290
{
5291
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5292

5293
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5294
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5295

5296
	if (tp->dev->mtu <= ETH_DATA_LEN) {
5297
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
5298 5299
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5300 5301
}

5302
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5303
{
5304
	rtl_hw_start_8168bb(tp);
5305

5306
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5307

5308
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
5309 5310
}

5311
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5312
{
5313
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
5314

5315
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5316

5317
	if (tp->dev->mtu <= ETH_DATA_LEN)
5318
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5319

5320
	rtl_disable_clock_request(tp);
5321

5322
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5323
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5324 5325
}

5326
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5327
{
5328
	static const struct ephy_info e_info_8168cp[] = {
5329 5330 5331 5332 5333 5334 5335
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5336
	rtl_csi_access_enable_2(tp);
5337

5338
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5339

5340
	__rtl_hw_start_8168cp(tp);
5341 5342
}

5343
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5344
{
5345
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5346

5347
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
5348

5349
	if (tp->dev->mtu <= ETH_DATA_LEN)
5350
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5351

5352
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5353
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5354 5355
}

5356
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5357
{
5358
	rtl_csi_access_enable_2(tp);
5359

5360
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5361 5362

	/* Magic. */
5363
	RTL_W8(tp, DBG_REG, 0x20);
5364

5365
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5366

5367
	if (tp->dev->mtu <= ETH_DATA_LEN)
5368
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5369

5370
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5371
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5372 5373
}

5374
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5375
{
5376
	static const struct ephy_info e_info_8168c_1[] = {
5377 5378 5379 5380 5381
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5382
	rtl_csi_access_enable_2(tp);
5383

5384
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5385

5386
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5387

5388
	__rtl_hw_start_8168cp(tp);
5389 5390
}

5391
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5392
{
5393
	static const struct ephy_info e_info_8168c_2[] = {
5394 5395 5396 5397
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5398
	rtl_csi_access_enable_2(tp);
5399

5400
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5401

5402
	__rtl_hw_start_8168cp(tp);
5403 5404
}

5405
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5406
{
5407
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5408 5409
}

5410
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5411
{
5412
	rtl_csi_access_enable_2(tp);
5413

5414
	__rtl_hw_start_8168cp(tp);
5415 5416
}

5417
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5418
{
5419
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5420

5421
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
5422

5423
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5424

5425
	if (tp->dev->mtu <= ETH_DATA_LEN)
5426
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5427

5428
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5429
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5430 5431
}

5432
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5433
{
5434
	rtl_csi_access_enable_1(tp);
5435

5436
	if (tp->dev->mtu <= ETH_DATA_LEN)
5437
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5438

5439
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5440

5441
	rtl_disable_clock_request(tp);
5442 5443
}

5444
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5445 5446
{
	static const struct ephy_info e_info_8168d_4[] = {
5447 5448 5449
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
5450 5451
	};

5452
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5453

5454
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
5455

5456
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
5457

5458
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
5459

5460
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
5461 5462
}

5463
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5464
{
H
Hayes Wang 已提交
5465
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5481
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5482

5483
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5484

5485
	if (tp->dev->mtu <= ETH_DATA_LEN)
5486
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5487

5488
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5489

5490
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5491 5492

	/* Reset tx FIFO pointer */
5493 5494
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5495

5496
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5497 5498
}

5499
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5500 5501 5502 5503 5504 5505
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5506
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5507

5508
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5509

5510
	if (tp->dev->mtu <= ETH_DATA_LEN)
5511
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5512

5513 5514 5515 5516 5517 5518
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5519 5520
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5521

5522
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5523

5524
	rtl_disable_clock_request(tp);
5525

5526 5527
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5528 5529

	/* Adjust EEE LED frequency */
5530
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5531

5532 5533 5534
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
Hayes Wang 已提交
5535 5536
}

5537
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5538
{
5539
	rtl_csi_access_enable_2(tp);
5540

5541
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5542

5543 5544 5545 5546
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5547 5548 5549 5550
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5551 5552
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5553

5554
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5555

5556
	rtl_disable_clock_request(tp);
5557

5558 5559 5560 5561 5562
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5563 5564
}

5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5576
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5577

5578
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5579 5580

	/* Adjust EEE LED frequency */
5581
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5582 5583
}

5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5594
	rtl_pcie_state_l2l3_enable(tp, false);
5595

5596
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5597

5598
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5599 5600
}

5601
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5602
{
5603
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5604

H
Hayes Wang 已提交
5605 5606 5607 5608 5609 5610 5611
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

5612
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5613

5614 5615
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5616
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5617

5618 5619
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5620 5621 5622 5623 5624

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5625
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5626

5627 5628
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5629 5630

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5631 5632
}

5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
5645 5646
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
5647 5648 5649
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
5650 5651 5652 5653 5654 5655 5656 5657 5658
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5659
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5660 5661

	/* disable aspm and clock request before access ephy */
5662 5663
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5664 5665 5666
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5667 5668 5669 5670 5671 5672 5673 5674 5675 5676
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

5677
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5678 5679

	/* disable aspm and clock request before access ephy */
5680 5681
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5682 5683 5684
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

5685 5686
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
5687
	int rg_saw_cnt;
5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
5699 5700
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
5701 5702
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

5703
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5704 5705 5706 5707 5708 5709 5710 5711

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

5712
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5713

5714 5715
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5716

5717
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5718

5719
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5720 5721 5722

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5723 5724
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5725 5726 5727 5728 5729

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5730
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5731

5732 5733
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
5734

5735
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
5736

5737
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5738 5739 5740 5741

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
5742
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
5743 5744 5745 5746 5747 5748 5749
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
5750
		data &= ~0x0fff;
5751 5752 5753 5754 5755
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
5756 5757
	data &= ~0xf0;
	data |= 0x70;
5758 5759 5760
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
5761 5762
	data &= ~0x6000;
	data |= 0x8008;
5763 5764 5765
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
5766
	data &= ~0x01ff;
5767 5768 5769 5770
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
5771
	data &= ~0x0fff;
5772 5773 5774 5775 5776 5777 5778 5779 5780
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
5781 5782
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
5783 5784
	rtl8168ep_stop_cmac(tp);

5785
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
C
Chun-Hao Lin 已提交
5786 5787 5788 5789 5790 5791 5792 5793

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

5794
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
5795 5796 5797 5798 5799 5800 5801 5802

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5803 5804
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
5805 5806 5807 5808 5809

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5810
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
5811 5812 5813

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

5814
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
5830 5831
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
5846 5847
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
5848 5849 5850 5851
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

5852 5853
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
5867 5868
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
5869 5870 5871 5872
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

5873 5874
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

5890
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5891
{
5892
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5893

5894 5895
	tp->cp_cmd &= ~INTT_MASK;
	tp->cp_cmd |= PktCntrDisable | INTT_1;
5896
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5897

5898
	RTL_W16(tp, IntrMitigate, 0x5151);
5899

5900
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5901
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5902 5903
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
5904 5905
	}

5906 5907
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5908
		rtl_hw_start_8168bb(tp);
5909
		break;
5910 5911 5912

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5913
		rtl_hw_start_8168bef(tp);
5914
		break;
5915 5916

	case RTL_GIGA_MAC_VER_18:
5917
		rtl_hw_start_8168cp_1(tp);
5918
		break;
5919 5920

	case RTL_GIGA_MAC_VER_19:
5921
		rtl_hw_start_8168c_1(tp);
5922
		break;
5923 5924

	case RTL_GIGA_MAC_VER_20:
5925
		rtl_hw_start_8168c_2(tp);
5926
		break;
5927

F
Francois Romieu 已提交
5928
	case RTL_GIGA_MAC_VER_21:
5929
		rtl_hw_start_8168c_3(tp);
5930
		break;
F
Francois Romieu 已提交
5931

5932
	case RTL_GIGA_MAC_VER_22:
5933
		rtl_hw_start_8168c_4(tp);
5934
		break;
5935

F
Francois Romieu 已提交
5936
	case RTL_GIGA_MAC_VER_23:
5937
		rtl_hw_start_8168cp_2(tp);
5938
		break;
F
Francois Romieu 已提交
5939

5940
	case RTL_GIGA_MAC_VER_24:
5941
		rtl_hw_start_8168cp_3(tp);
5942
		break;
5943

F
Francois Romieu 已提交
5944
	case RTL_GIGA_MAC_VER_25:
5945 5946
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5947
		rtl_hw_start_8168d(tp);
5948
		break;
F
Francois Romieu 已提交
5949

F
françois romieu 已提交
5950
	case RTL_GIGA_MAC_VER_28:
5951
		rtl_hw_start_8168d_4(tp);
5952
		break;
F
Francois Romieu 已提交
5953

5954
	case RTL_GIGA_MAC_VER_31:
5955
		rtl_hw_start_8168dp(tp);
5956 5957
		break;

H
hayeswang 已提交
5958 5959
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5960
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5961 5962
		break;
	case RTL_GIGA_MAC_VER_34:
5963
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5964
		break;
F
françois romieu 已提交
5965

5966 5967
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5968
		rtl_hw_start_8168f_1(tp);
5969 5970
		break;

5971 5972 5973 5974
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5975 5976 5977 5978
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5979 5980 5981
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5982

H
hayeswang 已提交
5983 5984 5985 5986
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5987 5988 5989 5990 5991
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6004 6005
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6006
		       tp->dev->name, tp->mac_version);
6007
		break;
6008
	}
6009
}
L
Linus Torvalds 已提交
6010

6011
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6012
{
6013
	static const struct ephy_info e_info_8102e_1[] = {
6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6025
	rtl_csi_access_enable_2(tp);
6026

6027
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
6028

6029
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6030

6031
	RTL_W8(tp, Config1,
6032
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6033
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6034

6035
	cfg1 = RTL_R8(tp, Config1);
6036
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6037
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
6038

6039
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6040 6041
}

6042
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6043
{
6044
	rtl_csi_access_enable_2(tp);
6045

6046
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6047

6048 6049
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6050 6051
}

6052
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6053
{
6054
	rtl_hw_start_8102e_2(tp);
6055

6056
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6057 6058
}

6059
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6072
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6073
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6074

F
Francois Romieu 已提交
6075
	/* Disable Early Tally Counter */
6076
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
6077

6078 6079
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
6080

6081
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6082 6083

	rtl_pcie_state_l2l3_enable(tp, false);
6084 6085
}

6086
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6087
{
6088
	rtl_hw_start_8105e_1(tp);
6089
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6090 6091
}

6092 6093 6094 6095 6096 6097 6098 6099 6100 6101
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6102
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6103

6104 6105
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6106

6107
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6108

6109
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6110

6111 6112
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6113 6114
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6115 6116
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6117
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6118 6119

	rtl_pcie_state_l2l3_enable(tp, false);
6120 6121
}

H
Hayes Wang 已提交
6122 6123 6124
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6125
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
6126

6127 6128 6129
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6130 6131

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6132 6133
}

6134
static void rtl_hw_start_8101(struct rtl8169_private *tp)
6135
{
6136 6137
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6138

F
Francois Romieu 已提交
6139
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6140
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6141
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
6142
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6143

6144
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
6145

6146
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
6147
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
6148

6149 6150
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6151
		rtl_hw_start_8102e_1(tp);
6152 6153 6154
		break;

	case RTL_GIGA_MAC_VER_08:
6155
		rtl_hw_start_8102e_3(tp);
6156 6157 6158
		break;

	case RTL_GIGA_MAC_VER_09:
6159
		rtl_hw_start_8102e_2(tp);
6160
		break;
6161 6162

	case RTL_GIGA_MAC_VER_29:
6163
		rtl_hw_start_8105e_1(tp);
6164 6165
		break;
	case RTL_GIGA_MAC_VER_30:
6166
		rtl_hw_start_8105e_2(tp);
6167
		break;
6168 6169 6170 6171

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6172 6173 6174 6175

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6176 6177 6178
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6179 6180 6181 6182
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6183 6184
	}

6185
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
6186 6187 6188 6189
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6190 6191 6192 6193 6194 6195 6196
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6197
	dev->mtu = new_mtu;
6198 6199
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6200
	return 0;
L
Linus Torvalds 已提交
6201 6202 6203 6204
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6205
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6206 6207 6208
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6209 6210
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6211
{
6212 6213
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
6214

E
Eric Dumazet 已提交
6215 6216
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6217 6218 6219
	rtl8169_make_unusable_by_asic(desc);
}

6220
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
6221 6222 6223
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6224 6225 6226
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

6227
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
6228 6229
}

E
Eric Dumazet 已提交
6230 6231 6232 6233 6234
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6235 6236
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6237
{
E
Eric Dumazet 已提交
6238
	void *data;
L
Linus Torvalds 已提交
6239
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
6240
	struct device *d = tp_to_dev(tp);
6241
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
6242

6243
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6244 6245
	if (!data)
		return NULL;
6246

E
Eric Dumazet 已提交
6247 6248
	if (rtl8169_align(data) != data) {
		kfree(data);
6249
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6250 6251 6252
		if (!data)
			return NULL;
	}
6253

6254
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
6255
				 DMA_FROM_DEVICE);
6256 6257 6258
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6259
		goto err_out;
6260
	}
L
Linus Torvalds 已提交
6261

6262 6263
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
6264
	return data;
6265 6266 6267 6268

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6269 6270 6271 6272
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6273
	unsigned int i;
L
Linus Torvalds 已提交
6274 6275

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6276 6277
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6278 6279 6280 6281 6282
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6283
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6284
{
S
Stanislaw Gruszka 已提交
6285 6286
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6287

S
Stanislaw Gruszka 已提交
6288 6289 6290
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6291

S
Stanislaw Gruszka 已提交
6292 6293
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6294

S
Stanislaw Gruszka 已提交
6295
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6296 6297
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6298
			goto err_out;
E
Eric Dumazet 已提交
6299 6300
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6301 6302
	}

S
Stanislaw Gruszka 已提交
6303 6304 6305 6306 6307 6308
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6309 6310
}

6311
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6312 6313 6314
{
	rtl8169_init_ring_indexes(tp);

6315 6316
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
6317

S
Stanislaw Gruszka 已提交
6318
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6319 6320
}

6321
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6322 6323 6324 6325
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6326 6327
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6328 6329 6330 6331 6332 6333
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6334 6335
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6336 6337 6338
{
	unsigned int i;

6339 6340
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6341 6342 6343 6344 6345 6346
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6347
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6348 6349
					     tp->TxDescArray + entry);
			if (skb) {
6350
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6351 6352 6353 6354
				tx_skb->skb = NULL;
			}
		}
	}
6355 6356 6357 6358 6359
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6360 6361 6362
	tp->cur_tx = tp->dirty_tx = 0;
}

6363
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6364
{
D
David Howells 已提交
6365
	struct net_device *dev = tp->dev;
6366
	int i;
L
Linus Torvalds 已提交
6367

6368 6369 6370
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6371

6372 6373
	rtl8169_hw_reset(tp);

6374
	for (i = 0; i < NUM_RX_DESC; i++)
6375
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6376

L
Linus Torvalds 已提交
6377
	rtl8169_tx_clear(tp);
6378
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6379

6380
	napi_enable(&tp->napi);
6381
	rtl_hw_start(tp);
6382
	netif_wake_queue(dev);
6383
	rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
6384 6385 6386 6387
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6388 6389 6390
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6391 6392 6393
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6394
			      u32 *opts)
L
Linus Torvalds 已提交
6395 6396 6397
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6398
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6399
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6400 6401 6402

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6403
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6404 6405 6406 6407 6408 6409 6410
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6411
		len = skb_frag_size(frag);
6412
		addr = skb_frag_address(frag);
6413
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6414 6415 6416 6417
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6418
			goto err_out;
6419
		}
L
Linus Torvalds 已提交
6420

F
Francois Romieu 已提交
6421
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6422 6423
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6424 6425

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6426
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6438 6439 6440 6441

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6442 6443
}

6444 6445 6446 6447 6448
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6474
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6486
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
6525 6526
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6527
{
6528 6529
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6530 6531
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6550
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6551 6552 6553
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6578
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6579
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6580
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6581
		u8 ip_protocol;
L
Linus Torvalds 已提交
6582

6583
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6584
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6585

H
hayeswang 已提交
6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6613 6614
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6615 6616

		opts[1] |= transport_offset << TCPHO_SHIFT;
6617 6618
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6619
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
6620
	}
H
hayeswang 已提交
6621

6622
	return true;
L
Linus Torvalds 已提交
6623 6624
}

6625 6626
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6627 6628
{
	struct rtl8169_private *tp = netdev_priv(dev);
6629
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6630
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
6631
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6632 6633
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
6634
	u32 opts[2];
6635
	int frags;
6636

6637
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
6638
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6639
		goto err_stop_0;
L
Linus Torvalds 已提交
6640 6641 6642
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6643 6644
		goto err_stop_0;

6645 6646 6647
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6648 6649 6650 6651
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6652

6653
	len = skb_headlen(skb);
6654
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6655 6656 6657
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6658
		goto err_dma_0;
6659
	}
6660 6661 6662

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6663

F
Francois Romieu 已提交
6664
	frags = rtl8169_xmit_frags(tp, skb, opts);
6665 6666 6667
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6668
		opts[0] |= FirstFrag;
6669
	else {
F
Francois Romieu 已提交
6670
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6671 6672 6673
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6674 6675
	txd->opts2 = cpu_to_le32(opts[1]);

6676 6677
	skb_tx_timestamp(skb);

6678 6679
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
6680

F
Francois Romieu 已提交
6681
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6682
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6683 6684
	txd->opts1 = cpu_to_le32(status);

6685
	/* Force all memory writes to complete before notifying device */
6686
	wmb();
L
Linus Torvalds 已提交
6687

6688 6689
	tp->cur_tx += frags + 1;

6690
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6691

6692
	mmiowb();
6693

6694
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
6695 6696 6697 6698
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
6699
		netif_stop_queue(dev);
6700 6701 6702 6703 6704 6705 6706
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6707
		smp_mb();
6708
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6709 6710 6711
			netif_wake_queue(dev);
	}

6712
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6713

6714
err_dma_1:
6715
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6716
err_dma_0:
6717
	dev_kfree_skb_any(skb);
6718 6719 6720 6721
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6722
	netif_stop_queue(dev);
6723
	dev->stats.tx_dropped++;
6724
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6736 6737
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6738 6739 6740 6741

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6742 6743
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6744 6745 6746
	 *
	 * Feel free to adjust to your needs.
	 */
6747
	if (pdev->broken_parity_status)
6748 6749 6750 6751 6752
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6753 6754 6755 6756 6757 6758 6759

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6760
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
6761
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6762
		tp->cp_cmd &= ~PCIDAC;
6763
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
6764 6765 6766
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
6767
	rtl8169_hw_reset(tp);
6768

6769
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6770 6771
}

6772
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6789 6790 6791 6792 6793 6794
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
6795
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
6796
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6797
		if (status & LastFrag) {
6798 6799 6800 6801
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
6802
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
6803 6804 6805 6806 6807 6808 6809 6810
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
6811 6812 6813 6814 6815 6816 6817
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6818
		smp_mb();
L
Linus Torvalds 已提交
6819
		if (netif_queue_stopped(dev) &&
6820
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6821 6822
			netif_wake_queue(dev);
		}
6823 6824 6825 6826 6827 6828
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6829 6830
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6831 6832 6833
	}
}

6834 6835 6836 6837 6838
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6839
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6840 6841 6842 6843
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6844
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6845 6846
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6847
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6848 6849
}

E
Eric Dumazet 已提交
6850 6851 6852 6853
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6854
{
S
Stephen Hemminger 已提交
6855
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
6856
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
6857

E
Eric Dumazet 已提交
6858
	data = rtl8169_align(data);
6859
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6860
	prefetch(data);
6861
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
6862
	if (skb)
6863
		skb_copy_to_linear_data(skb, data, pkt_size);
6864 6865
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6866
	return skb;
L
Linus Torvalds 已提交
6867 6868
}

6869
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6870 6871
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6872
	unsigned int count;
L
Linus Torvalds 已提交
6873 6874 6875

	cur_rx = tp->cur_rx;

6876
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6877
		unsigned int entry = cur_rx % NUM_RX_DESC;
6878
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6879 6880
		u32 status;

6881
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
6882 6883
		if (status & DescOwn)
			break;
6884 6885 6886 6887 6888 6889 6890

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
6891
		if (unlikely(status & RxRES)) {
6892 6893
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6894
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6895
			if (status & (RxRWT | RxRUNT))
6896
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6897
			if (status & RxCRC)
6898
				dev->stats.rx_crc_errors++;
6899 6900 6901
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
6902
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6903
				dev->stats.rx_fifo_errors++;
6904 6905 6906
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
6907
				goto process_pkt;
6908
			}
L
Linus Torvalds 已提交
6909
		} else {
E
Eric Dumazet 已提交
6910
			struct sk_buff *skb;
B
Ben Greear 已提交
6911 6912 6913 6914 6915
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6916 6917 6918 6919
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6920

6921 6922 6923 6924 6925 6926
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6927 6928
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6929
				goto release_descriptor;
6930 6931
			}

E
Eric Dumazet 已提交
6932 6933 6934 6935
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6936
				goto release_descriptor;
L
Linus Torvalds 已提交
6937 6938
			}

E
Eric Dumazet 已提交
6939
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6940 6941 6942
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6943 6944
			rtl8169_rx_vlan_tag(desc, skb);

6945 6946 6947
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

6948
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6949

J
Junchang Wang 已提交
6950 6951 6952 6953
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6954
		}
6955 6956
release_descriptor:
		desc->opts2 = 0;
6957
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
6958 6959 6960 6961 6962 6963 6964 6965
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6966
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6967
{
6968
	struct rtl8169_private *tp = dev_instance;
L
Linus Torvalds 已提交
6969
	int handled = 0;
F
Francois Romieu 已提交
6970
	u16 status;
L
Linus Torvalds 已提交
6971

F
Francois Romieu 已提交
6972
	status = rtl_get_events(tp);
6973 6974 6975 6976
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
6977

6978
			rtl_irq_disable(tp);
6979
			napi_schedule_irqoff(&tp->napi);
6980
		}
6981 6982 6983
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
6984

6985 6986 6987 6988 6989 6990 6991 6992 6993 6994
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6995

6996 6997 6998 6999 7000
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7001 7002
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7003
		default:
7004 7005
			break;
		}
7006
	}
L
Linus Torvalds 已提交
7007

7008 7009
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7010

7011
	if (status & LinkChg)
7012
		rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
7013

7014
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7015 7016
}

7017 7018
static void rtl_task(struct work_struct *work)
{
7019 7020 7021 7022
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7023
		/* XXX - keep rtl_slow_event_work() as first element. */
7024 7025 7026 7027
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7028 7029
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7030 7031 7032 7033 7034
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7035 7036
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7037 7038 7039 7040 7041 7042 7043 7044 7045
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7046

7047 7048
out_unlock:
	rtl_unlock_work(tp);
7049 7050
}

7051
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7052
{
7053 7054
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7067

7068 7069 7070 7071 7072
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7073

7074
	if (work_done < budget) {
7075
		napi_complete_done(napi, work_done);
7076

7077 7078
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7079 7080
	}

7081
	return work_done;
L
Linus Torvalds 已提交
7082 7083
}

7084
static void rtl8169_rx_missed(struct net_device *dev)
7085 7086 7087 7088 7089 7090
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

7091 7092
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
7093 7094
}

L
Linus Torvalds 已提交
7095 7096 7097 7098
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7099
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7100

7101
	napi_disable(&tp->napi);
7102
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7103

7104
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7105 7106
	/*
	 * At this point device interrupts can not be enabled in any function,
7107 7108
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7109
	 */
7110
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
7111 7112

	/* Give a racing hard_start_xmit a few cycles to complete. */
7113
	synchronize_sched();
L
Linus Torvalds 已提交
7114 7115 7116 7117

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7118 7119

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7120 7121 7122 7123 7124 7125 7126
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7127 7128
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7129
	/* Update counters before going down */
7130
	rtl8169_update_counters(tp);
7131

7132
	rtl_lock_work(tp);
7133
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7134

L
Linus Torvalds 已提交
7135
	rtl8169_down(dev);
7136
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7137

7138 7139
	cancel_work_sync(&tp->wk.work);

7140
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
7141

7142 7143 7144 7145
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7146 7147 7148
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7149 7150
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7151 7152 7153
	return 0;
}

7154 7155 7156 7157 7158
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7159
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
7160 7161 7162
}
#endif

7163 7164 7165 7166 7167 7168 7169 7170 7171
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7172
	 * Rx and Tx descriptors needs 256 bytes alignment.
7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

7185
	retval = rtl8169_init_ring(tp);
7186 7187 7188 7189 7190 7191 7192 7193 7194
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7195
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
7196
				 dev->name);
7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

7210
	rtl_hw_start(tp);
7211

7212
	if (!rtl8169_init_counter_offsets(tp))
7213 7214
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7215 7216 7217 7218 7219
	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
7220
	pm_runtime_put_sync(&pdev->dev);
7221

7222
	rtl8169_check_link_status(dev, tp);
7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7242
static void
J
Junchang Wang 已提交
7243
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7244 7245
{
	struct rtl8169_private *tp = netdev_priv(dev);
7246
	struct pci_dev *pdev = tp->pci_dev;
7247
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7248
	unsigned int start;
L
Linus Torvalds 已提交
7249

7250 7251 7252
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7253
		rtl8169_rx_missed(dev);
7254

J
Junchang Wang 已提交
7255
	do {
7256
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7257 7258
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7259
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7260 7261

	do {
7262
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7263 7264
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7265
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7266 7267 7268 7269 7270 7271 7272 7273

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7274
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7275

7276 7277 7278 7279
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7280
	if (pm_runtime_active(&pdev->dev))
7281
		rtl8169_update_counters(tp);
7282 7283 7284 7285 7286

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7287
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7288
		le64_to_cpu(tp->tc_offset.tx_errors);
7289
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7290
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
7291
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
7292 7293
		le16_to_cpu(tp->tc_offset.tx_aborted);

7294
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
7295 7296
}

7297
static void rtl8169_net_suspend(struct net_device *dev)
7298
{
F
françois romieu 已提交
7299 7300
	struct rtl8169_private *tp = netdev_priv(dev);

7301
	if (!netif_running(dev))
7302
		return;
7303 7304 7305

	netif_device_detach(dev);
	netif_stop_queue(dev);
7306 7307 7308

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7309
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7310 7311 7312
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7313 7314 7315 7316 7317 7318 7319 7320
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7321

7322
	rtl8169_net_suspend(dev);
7323

7324 7325 7326
	return 0;
}

7327 7328
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7329 7330
	struct rtl8169_private *tp = netdev_priv(dev);

7331
	netif_device_attach(dev);
F
françois romieu 已提交
7332 7333 7334

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7335 7336
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7337
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7338
	rtl_unlock_work(tp);
7339

7340
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7341 7342
}

7343
static int rtl8169_resume(struct device *device)
7344
{
7345
	struct pci_dev *pdev = to_pci_dev(device);
7346
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7347 7348 7349
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7350

7351 7352
	if (netif_running(dev))
		__rtl8169_resume(dev);
7353

7354 7355 7356 7357 7358 7359 7360 7361 7362
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7363 7364
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
7365
		return 0;
7366
	}
7367

7368
	rtl_lock_work(tp);
7369 7370
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7371
	rtl_unlock_work(tp);
7372 7373 7374

	rtl8169_net_suspend(dev);

7375
	/* Update counters before going runtime suspend */
7376
	rtl8169_rx_missed(dev);
7377
	rtl8169_update_counters(tp);
7378

7379 7380 7381 7382 7383 7384 7385 7386
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7387
	rtl_rar_set(tp, dev->dev_addr);
7388 7389 7390 7391

	if (!tp->TxDescArray)
		return 0;

7392
	rtl_lock_work(tp);
7393 7394
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7395
	rtl_unlock_work(tp);
7396

S
Stanislaw Gruszka 已提交
7397 7398
	rtl8169_init_phy(dev, tp);

7399
	__rtl8169_resume(dev);
7400 7401 7402 7403

	return 0;
}

7404 7405 7406 7407 7408
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7409 7410 7411 7412
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7413 7414
}

7415
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7416 7417 7418 7419 7420 7421 7422 7423 7424
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7425 7426 7427 7428 7429 7430 7431 7432 7433 7434
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7435 7436 7437 7438 7439 7440 7441 7442 7443
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7444
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7445
		/* PCI commit */
7446
		RTL_R8(tp, ChipCmd);
7447 7448 7449 7450 7451 7452
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7453 7454
static void rtl_shutdown(struct pci_dev *pdev)
{
7455
	struct net_device *dev = pci_get_drvdata(pdev);
7456
	struct rtl8169_private *tp = netdev_priv(dev);
7457 7458

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7459

F
Francois Romieu 已提交
7460
	/* Restore original MAC address */
7461 7462
	rtl_rar_set(tp, dev->perm_addr);

7463
	rtl8169_hw_reset(tp);
7464

7465
	if (system_state == SYSTEM_POWER_OFF) {
7466 7467 7468
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7469 7470
		}

7471 7472 7473 7474
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7475

B
Bill Pemberton 已提交
7476
static void rtl_remove_one(struct pci_dev *pdev)
7477 7478 7479 7480
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7481
	if (r8168_check_dash(tp))
7482 7483
		rtl8168_driver_stop(tp);

7484 7485
	netif_napi_del(&tp->napi);

7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7497
static const struct net_device_ops rtl_netdev_ops = {
7498
	.ndo_open		= rtl_open,
7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7516
static const struct rtl_cfg_info {
7517
	void (*hw_start)(struct rtl8169_private *tp);
7518
	u16 event_slow;
7519
	unsigned int has_gmii:1;
7520
	const struct rtl_coalesce_info *coalesce_info;
7521 7522 7523 7524 7525
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7526
		.has_gmii	= 1,
7527
		.coalesce_info	= rtl_coalesce_info_8169,
7528 7529 7530 7531 7532
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7533
		.has_gmii	= 1,
7534
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7535 7536 7537 7538 7539 7540
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
7541
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7542 7543 7544 7545
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

7546
static int rtl_alloc_irq(struct rtl8169_private *tp)
7547
{
7548
	unsigned int flags;
7549

7550
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
7551 7552 7553
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
7554 7555 7556
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
7557
	}
7558 7559

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
7560 7561
}

H
Hayes Wang 已提交
7562 7563
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
7564
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
7565 7566 7567 7568
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
7569
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
7570 7571
}

B
Bill Pemberton 已提交
7572
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7573 7574 7575 7576 7577
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

7578
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
7579 7580 7581 7582 7583 7584 7585

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

7586
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
7587
	msleep(1);
7588
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
7589

7590
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7591 7592 7593 7594 7595 7596
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7597
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7598 7599 7600 7601 7602 7603 7604
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
7605 7606 7607 7608 7609 7610
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
7611
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7612 7613
{
	switch (tp->mac_version) {
7614
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
7615 7616
		rtl_hw_init_8168g(tp);
		break;
7617
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
7618
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
7619 7620 7621 7622 7623 7624
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
7625
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7626 7627 7628 7629 7630
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
7631
	int chipset, region, i;
7632 7633 7634 7635 7636 7637 7638
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

7639 7640 7641
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
7642 7643

	SET_NETDEV_DEV(dev, &pdev->dev);
7644
	dev->netdev_ops = &rtl_netdev_ops;
7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
7656
	mii->supports_gmii = cfg->has_gmii;
7657 7658 7659 7660 7661 7662 7663

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
7664
	rc = pcim_enable_device(pdev);
7665
	if (rc < 0) {
7666
		dev_err(&pdev->dev, "enable failure\n");
7667
		return rc;
7668 7669
	}

7670
	if (pcim_set_mwi(pdev) < 0)
7671
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
7672

7673 7674 7675
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
7676
		dev_err(&pdev->dev, "no MMIO resource found\n");
7677
		return -ENODEV;
7678 7679 7680 7681
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7682
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
7683
		return -ENODEV;
7684 7685
	}

7686
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
7687
	if (rc < 0) {
7688
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
7689
		return rc;
7690 7691
	}

7692
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
7693 7694

	if (!pci_is_pcie(pdev))
7695
		dev_info(&pdev->dev, "not PCI Express\n");
7696 7697

	/* Identify chip attached to board */
7698
	rtl8169_get_mac_version(tp, cfg->default_ver);
7699

7700
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
7701 7702 7703 7704

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
7705 7706
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
7707 7708 7709 7710 7711 7712 7713 7714

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
7715
			dev_err(&pdev->dev, "DMA configuration failed\n");
7716
			return rc;
7717 7718 7719
		}
	}

7720 7721 7722 7723
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
7724 7725
	rtl_hw_initialize(tp);

7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_jumbo_ops(tp);

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

7739 7740
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
7741
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
7742 7743
		return rc;
	}
7744

H
Heiner Kallweit 已提交
7745 7746 7747
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

7748 7749
	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
7750
		tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
7751 7752 7753 7754 7755 7756
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
7757
		tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
7758 7759 7760 7761 7762 7763 7764
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
7765 7766
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7767 7768

	/* Get MAC address */
7769
	switch (tp->mac_version) {
7770
		u8 mac_addr[ETH_ALEN] __aligned(4);
7771 7772
	case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
7773
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7774
		*(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7775

7776 7777
		if (is_valid_ether_addr(mac_addr))
			rtl_rar_set(tp, mac_addr);
7778 7779 7780
		break;
	default:
		break;
7781
	}
7782
	for (i = 0; i < ETH_ALEN; i++)
7783
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
7784

7785
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7786 7787
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

7788
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
7789 7790 7791 7792

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7793
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7794 7795

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7796 7797
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7798 7799 7800
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
7801 7802 7803 7804 7805 7806
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7807
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7808
		/* Disallow toggling */
7809
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7810

7811 7812
	switch (rtl_chip_infos[chipset].txd_version) {
	case RTL_TD_0:
H
hayeswang 已提交
7813
		tp->tso_csum = rtl8169_tso_csum_v1;
7814 7815
		break;
	case RTL_TD_1:
H
hayeswang 已提交
7816
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7817
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7818 7819
		break;
	default:
H
hayeswang 已提交
7820
		WARN_ON_ONCE(1);
7821
	}
H
hayeswang 已提交
7822

7823 7824 7825
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

7826 7827 7828 7829
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

7830 7831
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
7832
	tp->coalesce_info = cfg->coalesce_info;
7833

7834
	timer_setup(&tp->timer, rtl8169_phy_timer, 0);
7835 7836 7837

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

7838 7839 7840
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
7841 7842
	if (!tp->counters)
		return -ENOMEM;
7843

7844 7845
	pci_set_drvdata(pdev, dev);

7846 7847
	rc = register_netdev(dev);
	if (rc < 0)
7848
		return rc;
7849

7850 7851
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
7852
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
7853
		   pci_irq_vector(pdev, 0));
7854 7855 7856 7857
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
7858
			  tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
7859 7860
	}

7861
	if (r8168_check_dash(tp))
7862 7863 7864 7865
		rtl8168_driver_start(tp);

	netif_carrier_off(dev);

7866 7867 7868
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

7869
	return 0;
7870 7871
}

L
Linus Torvalds 已提交
7872 7873 7874
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7875
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7876
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7877
	.shutdown	= rtl_shutdown,
7878
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7879 7880
};

7881
module_pci_driver(rtl8169_pci_driver);