r8169.c 194.7 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
28
#include <linux/prefetch.h>
H
hayeswang 已提交
29 30
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
31 32 33 34

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
35
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
36 37 38
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

39 40
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
41 42
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
43
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
44 45
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
46
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
47
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
48
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
50
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
52
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
53
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
54 55 56 57
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58

L
Linus Torvalds 已提交
59 60
#ifdef RTL8169_DEBUG
#define assert(expr) \
61 62
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
63
		#expr,__FILE__,__func__,__LINE__);		\
64
	}
65 66
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
67 68 69 70 71
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

72
#define R8169_MSG_DEFAULT \
73
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
74

75 76 77 78 79 80
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
81 82 83

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
84
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
85

86
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
87 88 89
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
90
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
91
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
92
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
93 94 95 96 97 98 99
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
100 101 102 103 104 105
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
106 107

enum mac_version {
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
141
	RTL_GIGA_MAC_VER_34,
142 143
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
144
	RTL_GIGA_MAC_VER_37,
145
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
146
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
147 148
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
149
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
150
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_44,
152 153 154 155
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
156 157 158
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
159
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
160 161
};

F
Francois Romieu 已提交
162 163 164 165 166
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
167 168 169 170 171 172
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

173
#define _R(NAME,TD,FW,SZ) {	\
F
Francois Romieu 已提交
174 175 176 177 178
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
}
L
Linus Torvalds 已提交
179

180
static const struct {
L
Linus Torvalds 已提交
181
	const char *name;
F
Francois Romieu 已提交
182
	enum rtl_tx_desc_version txd_version;
183
	const char *fw_name;
F
Francois Romieu 已提交
184
	u16 jumbo_max;
185 186 187
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
188
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K),
189
	[RTL_GIGA_MAC_VER_02] =
190
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K),
191
	[RTL_GIGA_MAC_VER_03] =
192
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K),
193
	[RTL_GIGA_MAC_VER_04] =
194
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K),
195
	[RTL_GIGA_MAC_VER_05] =
196
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
197
	[RTL_GIGA_MAC_VER_06] =
198
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
199 200
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
201
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
202
	[RTL_GIGA_MAC_VER_08] =
203
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
204
	[RTL_GIGA_MAC_VER_09] =
205
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
206
	[RTL_GIGA_MAC_VER_10] =
207
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
208
	[RTL_GIGA_MAC_VER_11] =
209
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
210
	[RTL_GIGA_MAC_VER_12] =
211
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
212
	[RTL_GIGA_MAC_VER_13] =
213
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
214
	[RTL_GIGA_MAC_VER_14] =
215
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
216
	[RTL_GIGA_MAC_VER_15] =
217
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
218
	[RTL_GIGA_MAC_VER_16] =
219
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
220
	[RTL_GIGA_MAC_VER_17] =
221
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
222
	[RTL_GIGA_MAC_VER_18] =
223
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
224
	[RTL_GIGA_MAC_VER_19] =
225
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
226
	[RTL_GIGA_MAC_VER_20] =
227
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
228
	[RTL_GIGA_MAC_VER_21] =
229
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
230
	[RTL_GIGA_MAC_VER_22] =
231
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
232
	[RTL_GIGA_MAC_VER_23] =
233
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
234
	[RTL_GIGA_MAC_VER_24] =
235
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
236
	[RTL_GIGA_MAC_VER_25] =
237
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
238
	[RTL_GIGA_MAC_VER_26] =
239
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
240
	[RTL_GIGA_MAC_VER_27] =
241
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
242
	[RTL_GIGA_MAC_VER_28] =
243
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
244
	[RTL_GIGA_MAC_VER_29] =
245
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
246
	[RTL_GIGA_MAC_VER_30] =
247
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
248
	[RTL_GIGA_MAC_VER_31] =
249
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
250
	[RTL_GIGA_MAC_VER_32] =
251
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
252
	[RTL_GIGA_MAC_VER_33] =
253
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
H
Hayes Wang 已提交
254
	[RTL_GIGA_MAC_VER_34] =
255
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
256
	[RTL_GIGA_MAC_VER_35] =
257
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
258
	[RTL_GIGA_MAC_VER_36] =
259
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
260
	[RTL_GIGA_MAC_VER_37] =
261
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,  JUMBO_1K),
262
	[RTL_GIGA_MAC_VER_38] =
263
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,  JUMBO_9K),
H
Hayes Wang 已提交
264
	[RTL_GIGA_MAC_VER_39] =
265
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
H
Hayes Wang 已提交
266
	[RTL_GIGA_MAC_VER_40] =
267
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
H
Hayes Wang 已提交
268
	[RTL_GIGA_MAC_VER_41] =
269
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K),
H
hayeswang 已提交
270
	[RTL_GIGA_MAC_VER_42] =
271
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
H
hayeswang 已提交
272
	[RTL_GIGA_MAC_VER_43] =
273
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
H
hayeswang 已提交
274
	[RTL_GIGA_MAC_VER_44] =
275
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,  JUMBO_9K),
276
	[RTL_GIGA_MAC_VER_45] =
277
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
278
	[RTL_GIGA_MAC_VER_46] =
279
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
280
	[RTL_GIGA_MAC_VER_47] =
281
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
282
	[RTL_GIGA_MAC_VER_48] =
283
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
C
Chun-Hao Lin 已提交
284
	[RTL_GIGA_MAC_VER_49] =
285
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
286
	[RTL_GIGA_MAC_VER_50] =
287
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
288
	[RTL_GIGA_MAC_VER_51] =
289
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
290
};
291
#undef _R
292

293 294 295 296 297 298
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

299
static const struct pci_device_id rtl8169_pci_tbl[] = {
300
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
301
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
302
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
303
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
304
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
305
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
306 307
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
308
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
309
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
310
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
311 312 313
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
314 315
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
316 317 318 319 320
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

321
static int use_dac = -1;
322 323 324
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
325

F
Francois Romieu 已提交
326 327
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
328
	MAC4		= 4,
F
Francois Romieu 已提交
329 330 331 332 333 334 335 336 337 338 339 340 341
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
342

F
Francois Romieu 已提交
343
	TxConfig	= 0x40,
H
Hayes Wang 已提交
344 345
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
346

H
Hayes Wang 已提交
347 348 349 350 351 352
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
353
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
354 355 356
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
357

F
Francois Romieu 已提交
358 359 360 361 362
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
363 364
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
365 366 367 368 369 370 371 372 373
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
374 375 376 377 378 379

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
380 381
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
382 383 384 385 386 387 388
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
389
#define EarlySize	0x27
390

F
Francois Romieu 已提交
391 392 393
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
394 395 396 397
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
398
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
399 400
};

401 402 403 404 405 406 407 408 409 410 411
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
412 413
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
414
	PMCH			= 0x6f,
415 416 417 418 419 420
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
421
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
422
#define	PFM_EN				(1 << 6)
423
#define	TX_10M_PS_EN			(1 << 7)
424 425 426
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
427 428
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
429
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
430 431 432
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
433 434
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
435
#define	LINK_LIST_RDY			(1 << 1)
436 437 438 439 440 441 442
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
443 444
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
445 446
};

447
enum rtl8168_registers {
H
Hayes Wang 已提交
448 449
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
450 451 452 453 454 455 456
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
457 458 459
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
460
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
461 462 463
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
464
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
465
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
466
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
467 468 469 470 471 472 473 474 475 476 477
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
478
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
479 480
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
481
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
482
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
483
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
484
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
485
#define EARLY_TALLY_EN			(1 << 16)
486 487
};

F
Francois Romieu 已提交
488
enum rtl_register_content {
L
Linus Torvalds 已提交
489
	/* InterruptStatusBits */
F
Francois Romieu 已提交
490 491 492 493 494 495 496 497 498 499 500
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
501 502

	/* RxStatusDesc */
503
	RxBOVF	= (1 << 24),
504 505 506 507 508
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
509 510

	/* ChipCmdBits */
H
Hayes Wang 已提交
511
	StopReq		= 0x80,
F
Francois Romieu 已提交
512 513 514 515
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
516

517 518 519 520 521
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
522
	/* Cfg9346Bits */
F
Francois Romieu 已提交
523 524
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
525 526

	/* rx_mode_bits */
F
Francois Romieu 已提交
527 528 529 530 531 532
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
533
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
534 535 536 537 538

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

539
	/* Config1 register p.24 */
540 541 542 543 544 545
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
546 547
	PMEnable	= (1 << 0),	/* Power Management Enable */

548
	/* Config2 register p. 25 */
H
hayeswang 已提交
549
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
550
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
551 552 553
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
554 555 556
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
557
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
558
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
559
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
560

F
Francois Romieu 已提交
561 562 563
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

564
	/* Config5 register p.27 */
F
Francois Romieu 已提交
565 566 567
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
568
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
569
	LanWake		= (1 << 1),	/* LanWake enable/disable */
570
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
571
	ASPM_en		= (1 << 0),	/* ASPM enable */
572

L
Linus Torvalds 已提交
573 574 575 576 577 578 579 580 581
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
582 583 584 585 586 587 588 589 590 591
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
592 593 594 595
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
596
#define INTT_MASK	GENMASK(1, 0)
597 598 599 600
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
601 602

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
603 604 605 606 607 608 609 610
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
611 612

	/* _TBICSRBit */
F
Francois Romieu 已提交
613
	TBILinkOK	= 0x02000000,
614

615 616 617
	/* ResetCounterCommand */
	CounterReset	= 0x1,

618
	/* DumpCounterCommand */
F
Francois Romieu 已提交
619
	CounterDump	= 0x8,
620 621 622

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
623 624
};

F
Francois Romieu 已提交
625 626
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
627 628 629 630
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
631 632 633 634 635 636 637
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
638

F
Francois Romieu 已提交
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
654 655
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
656
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
657
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
658
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
659

F
Francois Romieu 已提交
660
	/* Second doubleword. */
H
hayeswang 已提交
661 662
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
663
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
664 665
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
666 667 668
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
669

F
Francois Romieu 已提交
670
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
671 672
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
673
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
674 675 676 677 678 679 680 681 682 683 684 685 686

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000
687
#define CPCMD_QUIRK_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
688 689

struct TxDesc {
690 691 692
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
693 694 695
};

struct RxDesc {
696 697 698
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
699 700 701 702 703 704 705 706
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

723 724 725 726 727 728 729
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

730
enum rtl_flag {
731
	RTL_FLAG_TASK_ENABLED,
732 733 734 735 736 737
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
738 739 740 741 742 743
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
744 745
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
746
	struct pci_dev *pci_dev;
D
David Howells 已提交
747
	struct net_device *dev;
748
	struct napi_struct napi;
749
	u32 msg_enable;
F
Francois Romieu 已提交
750
	u16 mac_version;
L
Linus Torvalds 已提交
751 752 753
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
754 755
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
756 757 758 759
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
760
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
761 762 763
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
764 765

	u16 event_slow;
766
	const struct rtl_coalesce_info *coalesce_info;
767 768

	struct mdio_ops {
769 770
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
771 772
	} mdio_ops;

F
Francois Romieu 已提交
773 774 775 776 777
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

778
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
779 780
	int (*get_link_ksettings)(struct net_device *,
				  struct ethtool_link_ksettings *);
781
	void (*phy_reset_enable)(struct rtl8169_private *tp);
782
	void (*hw_start)(struct rtl8169_private *tp);
783
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
784
	unsigned int (*link_ok)(struct rtl8169_private *tp);
F
Francois Romieu 已提交
785
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
786
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
787 788

	struct {
789 790
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
791 792 793
		struct work_struct work;
	} wk;

794
	struct mii_if_info mii;
795 796
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
797
	struct rtl8169_tc_offsets tc_offset;
798
	u32 saved_wolopts;
799

800 801
	struct rtl_fw {
		const struct firmware *fw;
802 803 804 805 806 807 808 809 810

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
811
	} *rtl_fw;
812
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
813 814

	u32 ocp_base;
L
Linus Torvalds 已提交
815 816
};

817
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
818 819
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
820
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
821 822
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
823 824
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
825 826
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
827 828
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
829
MODULE_FIRMWARE(FIRMWARE_8168E_3);
830
MODULE_FIRMWARE(FIRMWARE_8105E_1);
831 832
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
833
MODULE_FIRMWARE(FIRMWARE_8402_1);
834
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
835
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
836
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
837
MODULE_FIRMWARE(FIRMWARE_8106E_2);
838
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
839
MODULE_FIRMWARE(FIRMWARE_8168G_3);
840 841
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
842 843
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
844

H
Heiner Kallweit 已提交
845 846 847 848 849
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

850 851 852 853 854 855 856 857 858 859
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

860
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
861
{
862
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
863
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
864 865
}

866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
887 888
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
930 931 932 933 934 935 936 937 938 939 940
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
941
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
942 943 944 945 946 947 948
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

949
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
950 951 952 953 954 955 956 957 958

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

959
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
960 961

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
962
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
963 964 965 966 967 968 969
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

970
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
971 972 973 974 975 976 977
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

978
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
979

980
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1021 1022
DECLARE_RTL_COND(rtl_phyar_cond)
{
1023
	return RTL_R32(tp, PHYAR) & 0x80000000;
1024 1025
}

1026
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1027
{
1028
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1029

1030
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1031
	/*
1032 1033
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1034
	 */
1035
	udelay(20);
L
Linus Torvalds 已提交
1036 1037
}

1038
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1039
{
1040
	int value;
L
Linus Torvalds 已提交
1041

1042
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1043

1044
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1045
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
1046

1047 1048 1049 1050 1051 1052
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1053 1054 1055
	return value;
}

C
Chun-Hao Lin 已提交
1056 1057
DECLARE_RTL_COND(rtl_ocpar_cond)
{
1058
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
1059 1060
}

1061
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1062
{
1063 1064 1065
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1066

1067
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1068 1069
}

1070
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1071
{
1072 1073
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1074 1075
}

1076
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1077
{
1078
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1079 1080

	mdelay(1);
1081 1082
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1083

1084
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1085
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
1086 1087
}

F
françois romieu 已提交
1088 1089
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1090
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1091
{
1092
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1093 1094
}

1095
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1096
{
1097
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1098 1099
}

1100
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1101
{
1102
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1103

1104
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1105

1106
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1107 1108
}

1109
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1110 1111 1112
{
	int value;

1113
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1114

1115
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1116

1117
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1118 1119 1120 1121

	return value;
}

1122
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1123
{
1124
	tp->mdio_ops.write(tp, location, val);
1125 1126
}

1127 1128
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1129
	return tp->mdio_ops.read(tp, location);
1130 1131 1132 1133 1134 1135 1136
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1137
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1138 1139 1140
{
	int val;

1141
	val = rtl_readphy(tp, reg_addr);
1142
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1143 1144
}

1145 1146 1147 1148 1149
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1150
	rtl_writephy(tp, location, val);
1151 1152 1153 1154 1155 1156
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1157
	return rtl_readphy(tp, location);
1158 1159
}

1160 1161
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1162
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1163 1164
}

1165
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1166
{
1167
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1168 1169
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1170 1171 1172
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1173 1174
}

1175
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1176
{
1177
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1178

1179
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1180
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1181 1182
}

C
Chun-Hao Lin 已提交
1183 1184
DECLARE_RTL_COND(rtl_eriar_cond)
{
1185
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1186 1187
}

1188 1189
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1190 1191
{
	BUG_ON((addr & 3) || (mask == 0));
1192 1193
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1194

1195
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1196 1197
}

1198
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1199
{
1200
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1201

1202
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1203
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1204 1205
}

1206
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1207
			 u32 m, int type)
H
Hayes Wang 已提交
1208 1209 1210
{
	u32 val;

1211 1212
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1213 1214
}

C
Chun-Hao Lin 已提交
1215 1216
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1217
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1218
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1219
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1247 1248
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1303
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1304
{
C
Chun-Hao Lin 已提交
1305 1306 1307 1308 1309
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1310
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1311
}
1312

C
Chun-Hao Lin 已提交
1313 1314
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1315
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1316
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1317 1318
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1319 1320
}

C
Chun-Hao Lin 已提交
1321 1322 1323
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1324 1325 1326
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1327
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1328
{
C
Chun-Hao Lin 已提交
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1352

C
Chun-Hao Lin 已提交
1353 1354 1355
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1356 1357 1358
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1359 1360
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1361
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1386
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1387 1388 1389
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1390
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1391 1392
}

1393
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1394
{
1395
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1396 1397
}

1398
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1410
		return false;
C
Chun-Hao Lin 已提交
1411 1412 1413
	}
}

1414 1415 1416 1417 1418 1419
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1420
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1421 1422 1423
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1424
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1425 1426 1427 1428
		r++;
	}
}

1429 1430
DECLARE_RTL_COND(rtl_efusear_cond)
{
1431
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1432 1433
}

1434
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1435
{
1436
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1437

1438
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1439
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1440 1441
}

F
Francois Romieu 已提交
1442 1443
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1444
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1445 1446 1447 1448
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1449
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1450 1451 1452 1453 1454
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1455
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1456 1457 1458
	mmiowb();
}

1459 1460
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1461
	RTL_W16(tp, IntrMask, bits);
1462 1463
}

1464 1465 1466 1467 1468 1469 1470 1471 1472
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1473
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1474
{
F
Francois Romieu 已提交
1475
	rtl_irq_disable(tp);
1476
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1477
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1478 1479
}

1480
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1481
{
1482
	return RTL_R32(tp, TBICSR) & TBIReset;
L
Linus Torvalds 已提交
1483 1484
}

1485
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1486
{
1487
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1488 1489
}

1490
static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1491
{
1492
	return RTL_R32(tp, TBICSR) & TBILinkOk;
L
Linus Torvalds 已提交
1493 1494
}

1495
static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1496
{
1497
	return RTL_R8(tp, PHYstatus) & LinkStatus;
L
Linus Torvalds 已提交
1498 1499
}

1500
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1501
{
1502
	RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
L
Linus Torvalds 已提交
1503 1504
}

1505
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1506 1507 1508
{
	unsigned int val;

1509 1510
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1511 1512
}

H
Hayes Wang 已提交
1513 1514 1515 1516 1517 1518 1519
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1520 1521
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1522
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1523 1524 1525 1526
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1527
		} else if (RTL_R8(tp, PHYstatus) & _100bps) {
1528 1529 1530 1531
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1532
		} else {
1533 1534 1535 1536
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1537 1538
		}
		/* Reset packet filter */
1539
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1540
			     ERIAR_EXGMAC);
1541
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1542
			     ERIAR_EXGMAC);
1543 1544
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1545
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1546 1547 1548 1549
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1550
		} else {
1551 1552 1553 1554
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1555
		}
1556
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1557
		if (RTL_R8(tp, PHYstatus) & _10bps) {
1558 1559 1560 1561
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1562
		} else {
1563 1564
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1565
		}
H
Hayes Wang 已提交
1566 1567 1568
	}
}

1569
static void rtl8169_check_link_status(struct net_device *dev,
1570
				      struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1571
{
H
Heiner Kallweit 已提交
1572 1573
	struct device *d = tp_to_dev(tp);

1574
	if (tp->link_ok(tp)) {
H
Hayes Wang 已提交
1575
		rtl_link_chg_patch(tp);
1576
		/* This is to cancel a scheduled suspend if there's one. */
H
Heiner Kallweit 已提交
1577
		pm_request_resume(d);
L
Linus Torvalds 已提交
1578
		netif_carrier_on(dev);
1579 1580
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1581
	} else {
L
Linus Torvalds 已提交
1582
		netif_carrier_off(dev);
1583
		netif_info(tp, ifdown, dev, "link down\n");
H
Heiner Kallweit 已提交
1584
		pm_runtime_idle(d);
1585
	}
L
Linus Torvalds 已提交
1586 1587
}

1588 1589
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

1590 1591 1592 1593 1594 1595
/* Currently we only enable WoL if explicitly told by userspace to circumvent
 * issues on certain platforms, see commit bde135a672bf ("r8169: only enable
 * PCI wakeups when WOL is active"). Let's keep __rtl8169_get_wol() for the
 * case that we want to respect BIOS settings again.
 */
#if 0
1596
static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1597 1598
{
	u8 options;
1599
	u32 wolopts = 0;
F
Francois Romieu 已提交
1600

1601
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1602
	if (!(options & PMEnable))
1603
		return 0;
F
Francois Romieu 已提交
1604

1605
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1606
	if (options & LinkUp)
1607
		wolopts |= WAKE_PHY;
1608
	switch (tp->mac_version) {
1609 1610
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1611 1612 1613 1614 1615 1616 1617 1618
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1619

1620
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1621
	if (options & UWF)
1622
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1623
	if (options & BWF)
1624
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1625
	if (options & MWF)
1626
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1627

1628
	return wolopts;
F
Francois Romieu 已提交
1629
}
1630
#endif
F
Francois Romieu 已提交
1631

1632
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1633 1634
{
	struct rtl8169_private *tp = netdev_priv(dev);
1635

1636
	rtl_lock_work(tp);
1637
	wol->supported = WAKE_ANY;
1638
	wol->wolopts = tp->saved_wolopts;
1639
	rtl_unlock_work(tp);
1640 1641 1642 1643
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1644
	unsigned int i, tmp;
1645
	static const struct {
F
Francois Romieu 已提交
1646 1647 1648 1649 1650 1651 1652 1653
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1654 1655
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1656
	};
1657
	u8 options;
F
Francois Romieu 已提交
1658

1659
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1660

1661
	switch (tp->mac_version) {
1662 1663
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1664 1665
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1666
			rtl_w0w1_eri(tp,
1667 1668 1669 1670 1671 1672
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1673
			rtl_w0w1_eri(tp,
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1686
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1687
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1688
			options |= cfg[i].mask;
1689
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1690 1691
	}

1692 1693
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1694
		options = RTL_R8(tp, Config1) & ~PMEnable;
1695 1696
		if (wolopts)
			options |= PMEnable;
1697
		RTL_W8(tp, Config1, options);
1698 1699
		break;
	default:
1700
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1701 1702
		if (wolopts)
			options |= PME_SIGNAL;
1703
		RTL_W8(tp, Config2, options);
1704 1705 1706
		break;
	}

1707
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1708 1709 1710 1711 1712
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1713
	struct device *d = tp_to_dev(tp);
1714 1715

	pm_runtime_get_noresume(d);
1716

1717
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1718

1719 1720
	tp->saved_wolopts = wol->wolopts & WAKE_ANY;

1721
	if (pm_runtime_active(d))
1722
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1723 1724

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1725

1726
	device_set_wakeup_enable(d, tp->saved_wolopts);
1727

1728 1729
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1730 1731 1732
	return 0;
}

1733 1734
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1735
	return rtl_chip_infos[tp->mac_version].fw_name;
1736 1737
}

L
Linus Torvalds 已提交
1738 1739 1740 1741
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1742
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1743

1744 1745 1746
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1747
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1748 1749 1750
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1751 1752 1753 1754 1755 1756 1757 1758
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1759
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1760 1761 1762 1763 1764
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret = 0;
	u32 reg;

1765
	reg = RTL_R32(tp, TBICSR);
L
Linus Torvalds 已提交
1766 1767
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
1768
		RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
L
Linus Torvalds 已提交
1769
	} else if (autoneg == AUTONEG_ENABLE)
1770
		RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
L
Linus Torvalds 已提交
1771
	else {
1772 1773
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1774 1775 1776 1777 1778 1779 1780
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1781
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1782 1783
{
	struct rtl8169_private *tp = netdev_priv(dev);
1784
	int giga_ctrl, bmcr;
1785
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1786

1787
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1788 1789

	if (autoneg == AUTONEG_ENABLE) {
1790 1791
		int auto_nego;

1792
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1805
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1806

1807
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1808
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1809

1810
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1811
		if (tp->mii.supports_gmii) {
1812 1813 1814 1815 1816 1817
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1818 1819
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1820
			goto out;
1821
		}
L
Linus Torvalds 已提交
1822

1823 1824
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1825 1826
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1827 1828 1829 1830 1831 1832
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1833
			goto out;
1834 1835 1836

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1837 1838
	}

1839
	rtl_writephy(tp, MII_BMCR, bmcr);
1840

F
Francois Romieu 已提交
1841 1842
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1843
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1844 1845
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1846
		} else {
1847 1848
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1849 1850 1851
		}
	}

1852 1853 1854
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1855 1856 1857
}

static int rtl8169_set_speed(struct net_device *dev,
1858
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1859 1860 1861 1862
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1863
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1864 1865
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1866

1867
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1868 1869
	    (advertising & ADVERTISED_1000baseT_Full) &&
	    !pci_is_pcie(tp->pci_dev)) {
L
Linus Torvalds 已提交
1870
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1871 1872
	}
out:
L
Linus Torvalds 已提交
1873 1874 1875
	return ret;
}

1876 1877
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1878
{
F
Francois Romieu 已提交
1879 1880
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1881
	if (dev->mtu > TD_MSS_MAX)
1882
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1883

F
Francois Romieu 已提交
1884
	if (dev->mtu > JUMBO_1K &&
1885
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1886 1887
		features &= ~NETIF_F_IP_CSUM;

1888
	return features;
L
Linus Torvalds 已提交
1889 1890
}

1891 1892
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1893 1894
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1895
	u32 rx_config;
L
Linus Torvalds 已提交
1896

1897 1898
	rtl_lock_work(tp);

1899
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1900 1901 1902 1903
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1904

1905
	RTL_W32(tp, RxConfig, rx_config);
1906

H
hayeswang 已提交
1907 1908 1909 1910
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1911

H
hayeswang 已提交
1912 1913 1914 1915 1916
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1917 1918
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1919

1920
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1921 1922 1923 1924

	return 0;
}

1925
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1926
{
1927 1928
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1929 1930
}

1931
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1932 1933 1934
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1935
	if (opts2 & RxVlanTag)
1936
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1937 1938
}

1939 1940
static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
					  struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1941 1942 1943
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 status;
1944
	u32 supported, advertising;
L
Linus Torvalds 已提交
1945

1946
	supported =
L
Linus Torvalds 已提交
1947
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1948
	cmd->base.port = PORT_FIBRE;
L
Linus Torvalds 已提交
1949

1950
	status = RTL_R32(tp, TBICSR);
1951 1952
	advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->base.autoneg = !!(status & TBINwEnable);
L
Linus Torvalds 已提交
1953

1954 1955 1956 1957 1958 1959 1960
	cmd->base.speed = SPEED_1000;
	cmd->base.duplex = DUPLEX_FULL; /* Always set */

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
1961 1962

	return 0;
L
Linus Torvalds 已提交
1963 1964
}

1965 1966
static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
					   struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1967 1968
{
	struct rtl8169_private *tp = netdev_priv(dev);
1969

1970 1971 1972
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);

	return 0;
L
Linus Torvalds 已提交
1973 1974
}

1975 1976
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1977 1978
{
	struct rtl8169_private *tp = netdev_priv(dev);
1979
	int rc;
L
Linus Torvalds 已提交
1980

1981
	rtl_lock_work(tp);
1982
	rc = tp->get_link_ksettings(dev, cmd);
1983
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1984

1985
	return rc;
L
Linus Torvalds 已提交
1986 1987
}

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	del_timer_sync(&tp->timer);

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
2009 2010 2011
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2012
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2013 2014 2015
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2016

2017
	rtl_lock_work(tp);
P
Peter Wu 已提交
2018 2019
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2020
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2021 2022
}

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2053
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2054
{
2055 2056 2057 2058 2059 2060
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2061 2062
}

2063
DECLARE_RTL_COND(rtl_counters_cond)
2064
{
2065
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
2066 2067
}

2068
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
2069
{
2070 2071
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
2072

2073 2074
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
2075
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2076 2077
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
2078

2079
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
2080 2081
}

2082
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
2083 2084 2085 2086 2087 2088 2089 2090
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

2091
	return rtl8169_do_counters(tp, CounterReset);
2092 2093
}

2094
static bool rtl8169_update_counters(struct rtl8169_private *tp)
2095
{
2096 2097 2098 2099
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
2100
	if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
2101
		return true;
2102

2103
	return rtl8169_do_counters(tp, CounterDump);
2104 2105
}

2106
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
2107
{
2108
	struct rtl8169_counters *counters = tp->counters;
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
2130
	if (rtl8169_reset_counters(tp))
2131 2132
		ret = true;

2133
	if (rtl8169_update_counters(tp))
2134 2135
		ret = true;

2136 2137 2138
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
2139 2140 2141
	tp->tc_offset.inited = true;

	return ret;
2142 2143
}

2144 2145 2146 2147
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2148
	struct device *d = tp_to_dev(tp);
2149
	struct rtl8169_counters *counters = tp->counters;
2150 2151 2152

	ASSERT_RTNL();

2153 2154 2155
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
2156
		rtl8169_update_counters(tp);
2157 2158

	pm_runtime_put_noidle(d);
2159

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2173 2174
}

2175 2176 2177 2178 2179 2180 2181 2182 2183
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2184 2185 2186 2187 2188 2189 2190
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

2298
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
2299 2300

	/* read IntrMitigate and adjust according to scale */
2301
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2395
	RTL_W16(tp, IntrMitigate, swab16(w));
2396

2397
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2398 2399
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2400 2401 2402 2403 2404 2405

	rtl_unlock_work(tp);

	return 0;
}

2406
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2407 2408 2409
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2410 2411
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2412 2413
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2414
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2415 2416
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2417
	.get_strings		= rtl8169_get_strings,
2418
	.get_sset_count		= rtl8169_get_sset_count,
2419
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2420
	.get_ts_info		= ethtool_op_get_ts_info,
2421
	.nway_reset		= rtl8169_nway_reset,
2422
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2423
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2424 2425
};

F
Francois Romieu 已提交
2426
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2427
				    u8 default_version)
L
Linus Torvalds 已提交
2428
{
2429 2430 2431 2432 2433
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2434
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2435 2436 2437
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2438
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2439
	 */
2440
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2441
		u32 mask;
F
Francois Romieu 已提交
2442
		u32 val;
L
Linus Torvalds 已提交
2443 2444
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2445 2446 2447 2448 2449
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2450 2451 2452 2453
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2454
		/* 8168G family. */
H
hayeswang 已提交
2455
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2456
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2457 2458 2459
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2460
		/* 8168F family. */
2461
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2462 2463 2464
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2465
		/* 8168E family. */
H
Hayes Wang 已提交
2466
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2467 2468 2469
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2470
		/* 8168D family. */
2471 2472
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2473

F
françois romieu 已提交
2474 2475 2476
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2477
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2478

2479
		/* 8168C family. */
F
Francois Romieu 已提交
2480
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2481
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2482
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2483 2484
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2485
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2486
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2487 2488 2489 2490 2491 2492 2493

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2494
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2495
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2496 2497
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2498 2499 2500 2501
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2502
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2503
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2504
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2505 2506
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2520 2521
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2522 2523
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2524 2525
	u32 reg;

2526
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2527
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2528 2529
		p++;
	tp->mac_version = p->mac_version;
2530 2531

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2532 2533
		dev_notice(tp_to_dev(tp),
			   "unknown MAC, using family default\n");
2534
		tp->mac_version = default_version;
H
hayeswang 已提交
2535 2536 2537 2538
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2539 2540 2541 2542 2543 2544 2545 2546
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2547
	}
L
Linus Torvalds 已提交
2548 2549 2550 2551
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2552
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2553 2554
}

F
Francois Romieu 已提交
2555 2556 2557 2558 2559
struct phy_reg {
	u16 reg;
	u16 val;
};

2560 2561
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2562 2563
{
	while (len-- > 0) {
2564
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2565 2566 2567 2568
		regs++;
	}
}

2569 2570 2571 2572
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2573
#define PHY_MDIO_CHG		0x40000000
2574 2575 2576 2577 2578 2579 2580 2581 2582
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2583 2584 2585 2586 2587 2588 2589 2590
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2591 2592 2593
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2594
{
2595
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2596
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2597 2598 2599 2600 2601 2602
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2644 2645
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2646
{
2647
	bool rc = false;
2648
	size_t index;
2649

2650 2651
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2652
		u32 regno = (action & 0x0fff0000) >> 16;
2653

2654 2655 2656 2657
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2658
		case PHY_MDIO_CHG:
2659 2660 2661 2662 2663 2664 2665 2666
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2667
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2668
					  "Out of range of firmware\n");
2669
				goto out;
2670 2671 2672
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2673
			if (index + 2 >= pa->size) {
2674
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2675
					  "Out of range of firmware\n");
2676
				goto out;
2677 2678 2679 2680 2681
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2682
			if (index + 1 + regno >= pa->size) {
2683
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2684
					  "Out of range of firmware\n");
2685
				goto out;
2686
			}
2687 2688
			break;

2689
		default:
2690
			netif_err(tp, ifup, tp->dev,
2691
				  "Invalid action 0x%08x\n", action);
2692
			goto out;
2693 2694
		}
	}
2695 2696 2697 2698
	rc = true;
out:
	return rc;
}
2699

2700 2701 2702 2703 2704 2705
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2706
		netif_err(tp, ifup, dev, "invalid firmware\n");
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2719
	struct mdio_ops org, *ops = &tp->mdio_ops;
2720 2721 2722 2723
	u32 predata, count;
	size_t index;

	predata = count = 0;
2724 2725
	org.write = ops->write;
	org.read = ops->read;
2726

2727 2728
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2729
		u32 data = action & 0x0000ffff;
2730 2731 2732 2733
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2734 2735

		switch(action & 0xf0000000) {
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2752 2753 2754 2755 2756 2757 2758 2759 2760
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2761 2762 2763 2764 2765 2766
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2767
		case PHY_WRITE:
2768 2769 2770 2771
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2772
			index += (count == data) ? 2 : 1;
2773
			break;
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2796 2797 2798 2799
		default:
			BUG();
		}
	}
2800 2801 2802

	ops->write = org.write;
	ops->read = org.read;
2803 2804
}

2805 2806
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2807 2808 2809 2810 2811
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2812 2813
}

2814
static void rtl_apply_firmware(struct rtl8169_private *tp)
2815
{
2816
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2817 2818

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2819
	if (!IS_ERR_OR_NULL(rtl_fw))
2820
		rtl_phy_write_fw(tp, rtl_fw);
2821 2822 2823 2824 2825 2826 2827 2828
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2829 2830
}

2831
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2832
{
2833
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2834 2835 2836 2837 2838
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2839

F
françois romieu 已提交
2840 2841 2842 2843 2844 2845 2846
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2847

F
françois romieu 已提交
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2894

2895
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2896 2897
}

2898
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2899
{
2900
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2901 2902 2903 2904 2905
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2906
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2907 2908
}

2909
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2910 2911 2912
{
	struct pci_dev *pdev = tp->pci_dev;

2913 2914
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2915 2916
		return;

2917 2918 2919
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2920 2921
}

2922
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2923
{
2924
	static const struct phy_reg phy_reg_init[] = {
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2964
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2965

2966
	rtl8169scd_hw_phy_config_quirk(tp);
2967 2968
}

2969
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2970
{
2971
	static const struct phy_reg phy_reg_init[] = {
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3019
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3020 3021
}

3022
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
3023
{
3024
	static const struct phy_reg phy_reg_init[] = {
3025 3026 3027 3028
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3029 3030
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3031

3032
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3033 3034
}

3035
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3036
{
3037
	static const struct phy_reg phy_reg_init[] = {
3038 3039 3040 3041 3042
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3043
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3044 3045
}

3046
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3047
{
3048
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3049 3050 3051 3052 3053 3054 3055
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3056
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3057 3058
}

3059
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3060
{
3061
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3062 3063 3064 3065 3066
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3067 3068 3069
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3070

3071
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3072 3073
}

3074
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3075
{
3076
	static const struct phy_reg phy_reg_init[] = {
3077 3078
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3090 3091 3092 3093
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3094 3095
	};

3096
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3097

3098 3099 3100
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3101 3102
}

3103
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3104
{
3105
	static const struct phy_reg phy_reg_init[] = {
3106
		{ 0x1f, 0x0001 },
3107
		{ 0x12, 0x2300 },
3108 3109 3110 3111 3112 3113 3114
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3115 3116
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3117 3118 3119
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3120 3121 3122
		{ 0x1f, 0x0000 }
	};

3123
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3124

3125 3126 3127 3128
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3129 3130
}

3131
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3132
{
3133
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3145
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3146

3147 3148 3149 3150
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3151 3152
}

3153
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3154
{
3155
	rtl8168c_3_hw_phy_config(tp);
3156 3157
}

3158
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3159
{
3160
	static const struct phy_reg phy_reg_init_0[] = {
3161
		/* Channel Estimation */
F
Francois Romieu 已提交
3162
		{ 0x1f, 0x0001 },
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3174
		{ 0x1f, 0x0003 },
3175 3176 3177
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3178 3179 3180 3181
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3182
		 * Enhance line driver power
3183
		 */
F
Francois Romieu 已提交
3184
		{ 0x1f, 0x0002 },
3185 3186 3187
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3188 3189 3190 3191 3192 3193 3194 3195
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3196

F
Francois Romieu 已提交
3197
		{ 0x1f, 0x0000 },
3198
		{ 0x0d, 0xf880 }
3199 3200
	};

3201
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3202

3203 3204 3205 3206
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3207
	rtl_writephy(tp, 0x1f, 0x0002);
3208 3209
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3210

3211
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3212
		static const struct phy_reg phy_reg_init[] = {
3213 3214 3215 3216 3217 3218 3219 3220 3221
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3222
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3223

3224
		val = rtl_readphy(tp, 0x0d);
3225 3226

		if ((val & 0x00ff) != 0x006c) {
3227
			static const u32 set[] = {
3228 3229 3230 3231 3232
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3233
			rtl_writephy(tp, 0x1f, 0x0002);
3234 3235 3236

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3237
				rtl_writephy(tp, 0x0d, val | set[i]);
3238 3239
		}
	} else {
3240
		static const struct phy_reg phy_reg_init[] = {
3241 3242 3243 3244 3245 3246 3247
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3248
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3249 3250
	}

3251
	/* RSET couple improve */
3252 3253 3254
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3255

3256
	/* Fine tune PLL performance */
3257
	rtl_writephy(tp, 0x1f, 0x0002);
3258 3259
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3260

3261 3262
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3263 3264

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3265

3266
	rtl_writephy(tp, 0x1f, 0x0000);
3267 3268
}

3269
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3270
{
3271
	static const struct phy_reg phy_reg_init_0[] = {
3272
		/* Channel Estimation */
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3291 3292
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3293
		 * Enhance line driver power
3294
		 */
3295 3296 3297 3298
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3299 3300 3301 3302 3303 3304 3305 3306
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3307 3308

		{ 0x1f, 0x0000 },
3309
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3310 3311
	};

3312
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3313

3314
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3315
		static const struct phy_reg phy_reg_init[] = {
3316 3317
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3318
			{ 0x1f, 0x0005 },
3319 3320 3321 3322 3323 3324 3325
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3326
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3327

3328
		val = rtl_readphy(tp, 0x0d);
3329
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3330
			static const u32 set[] = {
3331 3332 3333 3334 3335
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3336
			rtl_writephy(tp, 0x1f, 0x0002);
3337 3338 3339

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3340
				rtl_writephy(tp, 0x0d, val | set[i]);
3341 3342
		}
	} else {
3343
		static const struct phy_reg phy_reg_init[] = {
3344 3345
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3346
			{ 0x1f, 0x0005 },
3347 3348
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3349 3350
		};

3351
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3352 3353
	}

3354
	/* Fine tune PLL performance */
3355
	rtl_writephy(tp, 0x1f, 0x0002);
3356 3357
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3358

3359
	/* Switching regulator Slew rate */
3360 3361
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3362

3363 3364
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3365 3366

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3367

3368
	rtl_writephy(tp, 0x1f, 0x0000);
3369 3370
}

3371
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3372
{
3373
	static const struct phy_reg phy_reg_init[] = {
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3429
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3430 3431
}

F
françois romieu 已提交
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3448
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3478 3479
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3480 3481 3482 3483 3484
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3485
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3486 3487 3488 3489
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3490
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3491
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3492 3493 3494 3495

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3496
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3497
	rtl_writephy(tp, 0x1f, 0x0000);
3498
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3499 3500 3501

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3502
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3503 3504 3505 3506
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3507
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3508 3509
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3510
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3574
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3575 3576 3577 3578 3579 3580
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3581
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3582 3583
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3584
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3585 3586 3587 3588

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3589
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3590 3591 3592 3593 3594
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3595
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3596 3597 3598
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3599
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3600 3601
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3602
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3603 3604 3605
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3606
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3607 3608 3609 3610 3611
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3612
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3613 3614 3615 3616
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3617 3618
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3619
	rtl_writephy(tp, 0x1f, 0x0000);
3620 3621 3622
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3623

3624 3625
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3626 3627
}

3628 3629 3630 3631 3632
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3633
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3634 3635 3636 3637 3638
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3639
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3640
	rtl_writephy(tp, 0x1f, 0x0000);
3641
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3642 3643 3644 3645

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3646
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3647 3648 3649
	rtl_writephy(tp, 0x1f, 0x0000);
}

3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3691
	rtl8168f_hw_phy_config(tp);
3692 3693 3694 3695

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3696
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3697 3698 3699 3700 3701 3702 3703
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3704
	rtl8168f_hw_phy_config(tp);
3705 3706
}

3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3752
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3753 3754 3755 3756 3757 3758 3759
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3760
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3761
	rtl_writephy(tp, 0x05, 0x8b5d);
3762
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3763
	rtl_writephy(tp, 0x05, 0x8a7c);
3764
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3765
	rtl_writephy(tp, 0x05, 0x8a7f);
3766
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3767
	rtl_writephy(tp, 0x05, 0x8a82);
3768
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3769
	rtl_writephy(tp, 0x05, 0x8a85);
3770
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3771
	rtl_writephy(tp, 0x05, 0x8a88);
3772
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3773 3774 3775 3776 3777
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3778
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3779 3780 3781
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3782
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3783 3784
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3785
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3786 3787 3788
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3789
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3790 3791 3792 3793 3794 3795 3796 3797 3798
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3799 3800
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3801 3802 3803
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3804 3805 3806 3807
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3808 3809 3810
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3811
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3812 3813
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3814
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3815
	}
H
Hayes Wang 已提交
3816

3817 3818 3819
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3820
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3821
	} else {
3822
		rtl_writephy(tp, 0x1f, 0x0c41);
3823
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3824
	}
H
Hayes Wang 已提交
3825

3826 3827
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3828
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3829

3830
	rtl_writephy(tp, 0x1f, 0x0bcc);
3831
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3832
	rtl_writephy(tp, 0x1f, 0x0a44);
3833
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3834 3835
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3836 3837
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3838

3839 3840
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3841
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3842

3843 3844 3845
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3846
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3847 3848

	rtl_writephy(tp, 0x1f, 0x0c42);
3849
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3850

3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3862 3863 3864
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3865
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3866

3867
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3868 3869
}

H
hayeswang 已提交
3870 3871 3872 3873 3874
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3885
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3886
	rtl_writephy(tp, 0x13, 0x80a2);
3887
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3888
	rtl_writephy(tp, 0x13, 0x80a4);
3889
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3890
	rtl_writephy(tp, 0x13, 0x809c);
3891
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3892 3893 3894 3895 3896
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3897
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3898
	rtl_writephy(tp, 0x13, 0x80b4);
3899
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3900
	rtl_writephy(tp, 0x13, 0x80ac);
3901
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3902 3903 3904 3905 3906
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3907
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3908
	rtl_writephy(tp, 0x13, 0x8090);
3909
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3910
	rtl_writephy(tp, 0x13, 0x8092);
3911
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3930
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3931
	rtl_writephy(tp, 0x13, 0x827b);
3932
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3933
	rtl_writephy(tp, 0x13, 0x827c);
3934
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3935
	rtl_writephy(tp, 0x13, 0x827d);
3936
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3937 3938 3939

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3940
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3941
	rtl_writephy(tp, 0x1f, 0x0a42);
3942
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3943 3944 3945 3946
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3947
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3948 3949 3950 3951
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3952
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3953 3954 3955 3956
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3957
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3958
	rtl_writephy(tp, 0x13, 0x8047);
3959
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3960
	rtl_writephy(tp, 0x13, 0x804f);
3961
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3962
	rtl_writephy(tp, 0x13, 0x8057);
3963
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3964
	rtl_writephy(tp, 0x13, 0x805f);
3965
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3966
	rtl_writephy(tp, 0x13, 0x8067);
3967
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3968
	rtl_writephy(tp, 0x13, 0x806f);
3969
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3970 3971 3972 3973
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3974
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3975 3976 3977 3978 3979
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3980
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3996
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3997 3998 3999 4000 4001
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4002
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4003
	rtl_writephy(tp, 0x1f, 0x0a42);
4004
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4005 4006 4007 4008
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4009
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

4026
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
4027
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4047
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4048 4049 4050 4051 4052
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4053
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4054 4055 4056 4057

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4191
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4192
{
4193
	static const struct phy_reg phy_reg_init[] = {
4194 4195 4196 4197 4198 4199
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4200 4201 4202 4203
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4204

4205
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4206 4207
}

4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4225 4226 4227
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4228

4229
	rtl_apply_firmware(tp);
4230 4231 4232 4233

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4234 4235 4236
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4237 4238 4239
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4240 4241 4242 4243

	rtl_apply_firmware(tp);

	/* EEE setting */
4244
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4245 4246 4247 4248 4249 4250
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4261 4262 4263
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4264 4265 4266

	rtl_apply_firmware(tp);

4267
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4268 4269
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4270
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4271 4272
}

4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4284
		rtl8169s_hw_phy_config(tp);
4285 4286
		break;
	case RTL_GIGA_MAC_VER_04:
4287
		rtl8169sb_hw_phy_config(tp);
4288
		break;
4289
	case RTL_GIGA_MAC_VER_05:
4290
		rtl8169scd_hw_phy_config(tp);
4291
		break;
4292
	case RTL_GIGA_MAC_VER_06:
4293
		rtl8169sce_hw_phy_config(tp);
4294
		break;
4295 4296 4297
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4298
		rtl8102e_hw_phy_config(tp);
4299
		break;
4300
	case RTL_GIGA_MAC_VER_11:
4301
		rtl8168bb_hw_phy_config(tp);
4302 4303
		break;
	case RTL_GIGA_MAC_VER_12:
4304
		rtl8168bef_hw_phy_config(tp);
4305 4306
		break;
	case RTL_GIGA_MAC_VER_17:
4307
		rtl8168bef_hw_phy_config(tp);
4308
		break;
F
Francois Romieu 已提交
4309
	case RTL_GIGA_MAC_VER_18:
4310
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4311 4312
		break;
	case RTL_GIGA_MAC_VER_19:
4313
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4314
		break;
4315
	case RTL_GIGA_MAC_VER_20:
4316
		rtl8168c_2_hw_phy_config(tp);
4317
		break;
F
Francois Romieu 已提交
4318
	case RTL_GIGA_MAC_VER_21:
4319
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4320
		break;
4321
	case RTL_GIGA_MAC_VER_22:
4322
		rtl8168c_4_hw_phy_config(tp);
4323
		break;
F
Francois Romieu 已提交
4324
	case RTL_GIGA_MAC_VER_23:
4325
	case RTL_GIGA_MAC_VER_24:
4326
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4327
		break;
F
Francois Romieu 已提交
4328
	case RTL_GIGA_MAC_VER_25:
4329
		rtl8168d_1_hw_phy_config(tp);
4330 4331
		break;
	case RTL_GIGA_MAC_VER_26:
4332
		rtl8168d_2_hw_phy_config(tp);
4333 4334
		break;
	case RTL_GIGA_MAC_VER_27:
4335
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4336
		break;
F
françois romieu 已提交
4337 4338 4339
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4340 4341 4342 4343
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4344 4345 4346
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4347 4348
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4349 4350 4351 4352
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4353
		break;
4354 4355 4356 4357 4358 4359
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4360

4361 4362 4363 4364
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4365 4366 4367 4368
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4369 4370 4371 4372
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4373 4374 4375
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4376
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4377
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4378
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4379 4380
		rtl8168g_2_hw_phy_config(tp);
		break;
4381 4382 4383 4384 4385 4386 4387 4388
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4389

C
Chun-Hao Lin 已提交
4390 4391 4392 4393 4394 4395 4396 4397
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4398
	case RTL_GIGA_MAC_VER_41:
4399 4400 4401 4402 4403
	default:
		break;
	}
}

4404
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4405 4406 4407 4408
{
	struct timer_list *timer = &tp->timer;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4409
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4410

4411
	if (tp->phy_reset_pending(tp)) {
4412
		/*
L
Linus Torvalds 已提交
4413 4414 4415 4416 4417 4418 4419
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

4420
	if (tp->link_ok(tp))
4421
		return;
L
Linus Torvalds 已提交
4422

4423
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4424

4425
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4426 4427 4428

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4429 4430 4431 4432 4433 4434 4435 4436
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4437
static void rtl8169_phy_timer(struct timer_list *t)
4438
{
4439
	struct rtl8169_private *tp = from_timer(tp, t, timer);
4440

4441
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4442 4443
}

4444 4445 4446 4447 4448
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4449 4450 4451
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4452
	tp->phy_reset_enable(tp);
4453
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4454 4455
}

4456 4457 4458
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4459
	    (RTL_R8(tp, PHYstatus) & TBI_Enable);
4460 4461
}

4462 4463
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4464
	rtl_hw_phy_config(dev);
4465

4466 4467
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4468
		RTL_W8(tp, 0x82, 0x01);
4469
	}
4470

4471 4472 4473 4474
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4475

4476
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4477
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4478
		RTL_W8(tp, 0x82, 0x01);
4479
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4480
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4481 4482
	}

4483 4484
	rtl8169_phy_reset(dev, tp);

4485
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4486 4487 4488 4489 4490
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4491

4492
	if (rtl_tbi_enabled(tp))
4493
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4494 4495
}

4496 4497
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4498
	rtl_lock_work(tp);
4499

4500
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4501

4502 4503
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4504

4505 4506
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4507

4508 4509
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4510

4511
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4512

4513
	rtl_unlock_work(tp);
4514 4515 4516 4517 4518
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4519
	struct device *d = tp_to_dev(tp);
4520
	int ret;
4521

4522 4523 4524
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4525

4526 4527 4528 4529 4530 4531
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4532 4533 4534 4535

	return 0;
}

4536 4537 4538 4539 4540
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4541 4542
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4543

F
Francois Romieu 已提交
4544 4545
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4546
{
4547 4548 4549 4550 4551 4552
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4553
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4554 4555 4556
		return 0;

	case SIOCSMIIREG:
4557
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4558 4559 4560 4561 4562
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4563 4564 4565 4566 4567
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

B
Bill Pemberton 已提交
4568
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4569 4570 4571 4572 4573 4574 4575 4576
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4577
	case RTL_GIGA_MAC_VER_28:
4578
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4579 4580 4581
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
4582
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4583 4584 4585
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4586 4587 4588 4589 4590 4591 4592
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4617 4618 4619
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4620 4621
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4622 4623 4624 4625 4626
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4627
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
4628
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4629 4630 4631 4632 4633 4634 4635 4636 4637
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
4638
	if (!netif_running(tp->dev) || !tp->saved_wolopts)
4639 4640
		return false;

H
hayeswang 已提交
4641
	rtl_speed_down(tp);
4642 4643 4644 4645 4646
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4647 4648 4649
static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4650 4651 4652
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
4653
	case RTL_GIGA_MAC_VER_17 ... RTL_GIGA_MAC_VER_28:
H
hayeswang 已提交
4654 4655 4656 4657 4658 4659
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4660
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4661 4662 4663

	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
4664 4665 4666 4667 4668
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4669 4670 4671
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4672 4673
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4674 4675 4676 4677 4678
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
4679
	case RTL_GIGA_MAC_VER_17 ... RTL_GIGA_MAC_VER_28:
H
hayeswang 已提交
4680 4681 4682 4683 4684 4685
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4686 4687 4688 4689
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4690
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4691 4692
		return;

H
hayeswang 已提交
4693 4694
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4695
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4696

4697
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4698 4699 4700 4701 4702
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
4703
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4704 4705 4706
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4707
	case RTL_GIGA_MAC_VER_44:
4708 4709
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4710 4711
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4712 4713
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4714
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4715
		break;
4716 4717
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4718
	case RTL_GIGA_MAC_VER_49:
4719
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4720
			     0xfc000000, ERIAR_EXGMAC);
4721
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4722
		break;
F
françois romieu 已提交
4723 4724 4725 4726 4727 4728
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4729
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4730 4731 4732
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4733
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4734
		break;
4735
	case RTL_GIGA_MAC_VER_44:
4736 4737
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4738 4739
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4740 4741
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4742
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4743
		break;
4744 4745
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4746
	case RTL_GIGA_MAC_VER_49:
4747
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4748
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4749 4750
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4751 4752 4753 4754 4755 4756 4757
	}

	r8168_phy_power_up(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
4758 4759 4760 4761 4762 4763 4764
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
		break;
	default:
		r8168_pll_power_down(tp);
	}
F
françois romieu 已提交
4765 4766 4767 4768 4769
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4770 4771
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
F
françois romieu 已提交
4772 4773
		break;
	default:
4774
		r8168_pll_power_up(tp);
F
françois romieu 已提交
4775 4776 4777
	}
}

4778 4779 4780
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4781 4782
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4783
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4784
		break;
4785
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
4786
	case RTL_GIGA_MAC_VER_34:
4787
	case RTL_GIGA_MAC_VER_35:
4788
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4789
		break;
4790
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4791
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4792
		break;
4793
	default:
4794
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
4795 4796 4797 4798
		break;
	}
}

4799 4800
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4801
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4802 4803
}

F
Francois Romieu 已提交
4804 4805
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4806 4807 4808 4809 4810
	if (tp->jumbo_ops.enable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.enable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4811 4812 4813 4814
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4815 4816 4817 4818 4819
	if (tp->jumbo_ops.disable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.disable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4820 4821 4822 4823
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
4824 4825
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
4826
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4827 4828 4829 4830
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
4831 4832
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
4833
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4834 4835 4836 4837
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
4838
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
4839 4840 4841 4842
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
4843
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
4844 4845 4846 4847
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
4848 4849 4850
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
4851
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4852 4853 4854 4855
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
4856 4857 4858
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
4859
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4860 4861 4862 4863
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
4864
	rtl_tx_performance_tweak(tp,
4865
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4866 4867 4868 4869
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
4870
	rtl_tx_performance_tweak(tp,
4871
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4872 4873 4874 4875 4876 4877
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

4878
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
4879 4880 4881 4882 4883 4884
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

4885
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
4886 4887
}

B
Bill Pemberton 已提交
4888
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
4931
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
4932 4933 4934 4935 4936 4937 4938
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4939 4940
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4941
	return RTL_R8(tp, ChipCmd) & CmdReset;
4942 4943
}

4944 4945
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4946
	RTL_W8(tp, ChipCmd, CmdReset);
4947

4948
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4949 4950
}

4951
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4952
{
4953 4954 4955
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4956

4957 4958 4959
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4960

4961 4962 4963
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4964

H
Heiner Kallweit 已提交
4965
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
4966 4967 4968
	if (rc < 0)
		goto err_free;

4969 4970 4971 4972
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4973 4974 4975 4976
	tp->rtl_fw = rtl_fw;
out:
	return;

4977 4978
err_release_firmware:
	release_firmware(rtl_fw->fw);
4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4993 4994
}

4995 4996
static void rtl_rx_close(struct rtl8169_private *tp)
{
4997
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4998 4999
}

5000 5001
DECLARE_RTL_COND(rtl_npq_cond)
{
5002
	return RTL_R8(tp, TxPoll) & NPQ;
5003 5004 5005 5006
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
5007
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
5008 5009
}

F
françois romieu 已提交
5010
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5011 5012
{
	/* Disable interrupts */
F
françois romieu 已提交
5013
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5014

5015 5016
	rtl_rx_close(tp);

5017 5018 5019 5020
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
5021
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5022 5023 5024
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
5025
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5026
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5027 5028
		break;
	default:
5029
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5030
		udelay(100);
5031
		break;
F
françois romieu 已提交
5032 5033
	}

5034
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5035 5036
}

5037
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5038 5039
{
	/* Set DMA burst size and Interframe Gap Time */
5040
	RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
5041 5042 5043
		(InterFrameGap << TxInterFrameGapShift));
}

5044
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5045
{
5046 5047
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
5048 5049
}

5050
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
5051 5052 5053 5054 5055 5056
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
5057 5058 5059 5060
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5061 5062
}

5063
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
5064
{
5065
	static const struct rtl_cfg2_info {
5066 5067 5068 5069 5070 5071 5072 5073
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5074 5075
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5076 5077 5078
	unsigned int i;
	u32 clk;

5079
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
5080
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5081
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
5082
			RTL_W32(tp, 0x7c, p->val);
5083 5084 5085 5086 5087
			break;
		}
	}
}

5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

5122
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5123 5124 5125 5126 5127 5128 5129 5130

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5131 5132 5133
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5134 5135
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
5136

5137
	RTL_W32(tp, RxConfig, tmp);
5138 5139
}

5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159
static void rtl_hw_start(struct  rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);

	tp->hw_start(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_set_rx_tx_config_registers(tp);
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_set_rx_mode(tp->dev);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
	rtl_irq_enable_all(tp);
}

5160
static void rtl_hw_start_8169(struct rtl8169_private *tp)
5161
{
5162
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5163
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5164

5165
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5166

5167
	tp->cp_cmd |= PCIMulRW;
L
Linus Torvalds 已提交
5168

F
Francois Romieu 已提交
5169 5170
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5171
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5172
			"Bit-3 and bit-14 MUST be 1\n");
5173
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5174 5175
	}

5176
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5177

5178
	rtl8169_set_magic_reg(tp, tp->mac_version);
5179

L
Linus Torvalds 已提交
5180 5181 5182 5183
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
5184
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5185

5186
	RTL_W32(tp, RxMissed, 0);
5187
}
L
Linus Torvalds 已提交
5188

5189 5190
DECLARE_RTL_COND(rtl_csiar_cond)
{
5191
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
5192 5193
}

5194
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5195
{
5196
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
5197

5198 5199
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5200
		CSIAR_BYTE_ENABLE | func << 16);
5201

5202
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5203 5204
}

5205
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5206
{
5207 5208 5209 5210
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
5211

5212
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5213
		RTL_R32(tp, CSIDR) : ~0;
5214 5215
}

5216
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
5217
{
5218 5219
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
5220

5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
5233 5234
}

5235
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
5236
{
5237
	rtl_csi_access_enable(tp, 0x27);
5238 5239 5240 5241 5242 5243 5244 5245
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5246 5247
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5248 5249 5250 5251
{
	u16 w;

	while (len-- > 0) {
5252 5253
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5254 5255 5256 5257
		e++;
	}
}

5258
static void rtl_disable_clock_request(struct rtl8169_private *tp)
5259
{
5260
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
5261
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5262 5263
}

5264
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
5265
{
5266
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
5267
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5268 5269
}

H
hayeswang 已提交
5270 5271 5272 5273
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

5274
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
5275 5276 5277 5278 5279 5280

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

5281
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
5282 5283
}

K
Kai-Heng Feng 已提交
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
	if (enable) {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
}

5295
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5296
{
5297
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5298

5299
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5300
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5301

5302
	if (tp->dev->mtu <= ETH_DATA_LEN) {
5303
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
5304 5305
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5306 5307
}

5308
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5309
{
5310
	rtl_hw_start_8168bb(tp);
5311

5312
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5313

5314
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
5315 5316
}

5317
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5318
{
5319
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
5320

5321
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5322

5323
	if (tp->dev->mtu <= ETH_DATA_LEN)
5324
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5325

5326
	rtl_disable_clock_request(tp);
5327

5328
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5329
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5330 5331
}

5332
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5333
{
5334
	static const struct ephy_info e_info_8168cp[] = {
5335 5336 5337 5338 5339 5340 5341
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5342
	rtl_set_def_aspm_entry_latency(tp);
5343

5344
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5345

5346
	__rtl_hw_start_8168cp(tp);
5347 5348
}

5349
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5350
{
5351
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
5352

5353
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
5354

5355
	if (tp->dev->mtu <= ETH_DATA_LEN)
5356
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5357

5358
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5359
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5360 5361
}

5362
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5363
{
5364
	rtl_set_def_aspm_entry_latency(tp);
5365

5366
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5367 5368

	/* Magic. */
5369
	RTL_W8(tp, DBG_REG, 0x20);
5370

5371
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5372

5373
	if (tp->dev->mtu <= ETH_DATA_LEN)
5374
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5375

5376
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5377
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5378 5379
}

5380
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5381
{
5382
	static const struct ephy_info e_info_8168c_1[] = {
5383 5384 5385 5386 5387
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5388
	rtl_set_def_aspm_entry_latency(tp);
5389

5390
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5391

5392
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5393

5394
	__rtl_hw_start_8168cp(tp);
5395 5396
}

5397
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5398
{
5399
	static const struct ephy_info e_info_8168c_2[] = {
5400 5401 5402 5403
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5404
	rtl_set_def_aspm_entry_latency(tp);
5405

5406
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5407

5408
	__rtl_hw_start_8168cp(tp);
5409 5410
}

5411
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5412
{
5413
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5414 5415
}

5416
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5417
{
5418
	rtl_set_def_aspm_entry_latency(tp);
5419

5420
	__rtl_hw_start_8168cp(tp);
5421 5422
}

5423
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5424
{
5425
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
5426

5427
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
5428

5429
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5430

5431
	if (tp->dev->mtu <= ETH_DATA_LEN)
5432
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5433

5434
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5435
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5436 5437
}

5438
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5439
{
5440
	rtl_set_def_aspm_entry_latency(tp);
5441

5442
	if (tp->dev->mtu <= ETH_DATA_LEN)
5443
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5444

5445
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5446

5447
	rtl_disable_clock_request(tp);
5448 5449
}

5450
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5451 5452
{
	static const struct ephy_info e_info_8168d_4[] = {
5453 5454 5455
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
5456 5457
	};

5458
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
5459

5460
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
5461

5462
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
5463

5464
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
5465

5466
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
5467 5468
}

5469
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5470
{
H
Hayes Wang 已提交
5471
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5487
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
5488

5489
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5490

5491
	if (tp->dev->mtu <= ETH_DATA_LEN)
5492
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5493

5494
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5495

5496
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5497 5498

	/* Reset tx FIFO pointer */
5499 5500
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5501

5502
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5503 5504
}

5505
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5506 5507 5508 5509 5510 5511
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5512
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5513

5514
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5515

5516
	if (tp->dev->mtu <= ETH_DATA_LEN)
5517
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5518

5519 5520 5521 5522 5523 5524
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5525 5526
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5527

5528
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5529

5530
	rtl_disable_clock_request(tp);
5531

5532 5533
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5534 5535

	/* Adjust EEE LED frequency */
5536
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5537

5538 5539 5540
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5541 5542

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5543 5544
}

5545
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5546
{
5547
	rtl_set_def_aspm_entry_latency(tp);
5548

5549
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5550

5551 5552 5553 5554
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5555 5556 5557 5558
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5559 5560
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5561

5562
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5563

5564
	rtl_disable_clock_request(tp);
5565

5566 5567 5568 5569 5570
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5571 5572
}

5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5584
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5585

5586
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5587 5588

	/* Adjust EEE LED frequency */
5589
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5590 5591
}

5592 5593 5594 5595 5596 5597 5598 5599 5600 5601
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5602
	rtl_pcie_state_l2l3_enable(tp, false);
5603

5604
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5605

5606
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5607 5608
}

5609
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5610
{
5611
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5612

H
Hayes Wang 已提交
5613 5614 5615 5616 5617
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5618
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5619

5620
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5621

5622 5623
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5624
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5625

5626 5627
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5628 5629 5630 5631 5632

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5633
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5634

5635 5636
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5637 5638

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5639 5640
}

5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5653
	rtl_hw_aspm_clkreq_enable(tp, false);
5654
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
K
Kai-Heng Feng 已提交
5655
	rtl_hw_aspm_clkreq_enable(tp, true);
5656 5657
}

H
hayeswang 已提交
5658 5659 5660 5661 5662 5663 5664 5665 5666
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5667
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5668 5669

	/* disable aspm and clock request before access ephy */
5670 5671
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5672 5673 5674
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5675 5676 5677 5678 5679 5680 5681 5682 5683 5684
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

5685
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5686 5687

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5688
	rtl_hw_aspm_clkreq_enable(tp, false);
H
hayeswang 已提交
5689
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
K
Kai-Heng Feng 已提交
5690
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
5691 5692
}

5693 5694
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
5695
	int rg_saw_cnt;
5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5707
	rtl_hw_aspm_clkreq_enable(tp, false);
5708 5709
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

5710
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5711 5712 5713 5714 5715 5716

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5717
	rtl_set_def_aspm_entry_latency(tp);
5718

5719
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5720

5721 5722
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5723

5724
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5725

5726
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5727 5728 5729

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5730 5731
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5732 5733 5734 5735 5736

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5737
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5738

5739 5740
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
5741

5742
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
5743

5744
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5745 5746 5747 5748

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
5749
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
5750 5751 5752 5753 5754 5755 5756
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
5757
		data &= ~0x0fff;
5758 5759 5760 5761 5762
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
5763 5764
	data &= ~0xf0;
	data |= 0x70;
5765 5766 5767
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
5768 5769
	data &= ~0x6000;
	data |= 0x8008;
5770 5771 5772
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
5773
	data &= ~0x01ff;
5774 5775 5776 5777
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
5778
	data &= ~0x0fff;
5779 5780 5781 5782 5783 5784 5785
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
5786 5787

	rtl_hw_aspm_clkreq_enable(tp, true);
5788 5789
}

C
Chun-Hao Lin 已提交
5790 5791
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
5792 5793
	rtl8168ep_stop_cmac(tp);

5794
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
C
Chun-Hao Lin 已提交
5795 5796 5797 5798 5799 5800

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5801
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
5802

5803
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
5804 5805 5806 5807 5808 5809 5810 5811

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5812 5813
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
5814 5815 5816 5817 5818

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5819
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
5820 5821 5822

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

5823
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5839
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5840 5841 5842
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
5843 5844

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5856
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5857 5858 5859 5860
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

5861 5862
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
5863 5864

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5878
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5879 5880 5881 5882
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

5883 5884
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
K
Kai-Heng Feng 已提交
5898 5899

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5900 5901
}

5902
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5903
{
5904
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5905

5906 5907
	tp->cp_cmd &= ~INTT_MASK;
	tp->cp_cmd |= PktCntrDisable | INTT_1;
5908
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5909

5910
	RTL_W16(tp, IntrMitigate, 0x5151);
5911

5912
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5913
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5914 5915
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
5916 5917
	}

5918 5919
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5920
		rtl_hw_start_8168bb(tp);
5921
		break;
5922 5923 5924

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5925
		rtl_hw_start_8168bef(tp);
5926
		break;
5927 5928

	case RTL_GIGA_MAC_VER_18:
5929
		rtl_hw_start_8168cp_1(tp);
5930
		break;
5931 5932

	case RTL_GIGA_MAC_VER_19:
5933
		rtl_hw_start_8168c_1(tp);
5934
		break;
5935 5936

	case RTL_GIGA_MAC_VER_20:
5937
		rtl_hw_start_8168c_2(tp);
5938
		break;
5939

F
Francois Romieu 已提交
5940
	case RTL_GIGA_MAC_VER_21:
5941
		rtl_hw_start_8168c_3(tp);
5942
		break;
F
Francois Romieu 已提交
5943

5944
	case RTL_GIGA_MAC_VER_22:
5945
		rtl_hw_start_8168c_4(tp);
5946
		break;
5947

F
Francois Romieu 已提交
5948
	case RTL_GIGA_MAC_VER_23:
5949
		rtl_hw_start_8168cp_2(tp);
5950
		break;
F
Francois Romieu 已提交
5951

5952
	case RTL_GIGA_MAC_VER_24:
5953
		rtl_hw_start_8168cp_3(tp);
5954
		break;
5955

F
Francois Romieu 已提交
5956
	case RTL_GIGA_MAC_VER_25:
5957 5958
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5959
		rtl_hw_start_8168d(tp);
5960
		break;
F
Francois Romieu 已提交
5961

F
françois romieu 已提交
5962
	case RTL_GIGA_MAC_VER_28:
5963
		rtl_hw_start_8168d_4(tp);
5964
		break;
F
Francois Romieu 已提交
5965

5966
	case RTL_GIGA_MAC_VER_31:
5967
		rtl_hw_start_8168dp(tp);
5968 5969
		break;

H
hayeswang 已提交
5970 5971
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5972
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5973 5974
		break;
	case RTL_GIGA_MAC_VER_34:
5975
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5976
		break;
F
françois romieu 已提交
5977

5978 5979
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5980
		rtl_hw_start_8168f_1(tp);
5981 5982
		break;

5983 5984 5985 5986
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5987 5988 5989 5990
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5991 5992 5993
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5994

H
hayeswang 已提交
5995 5996 5997 5998
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5999 6000 6001 6002 6003
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6016 6017
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6018
		       tp->dev->name, tp->mac_version);
6019
		break;
6020
	}
6021
}
L
Linus Torvalds 已提交
6022

6023
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6024
{
6025
	static const struct ephy_info e_info_8102e_1[] = {
6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6037
	rtl_set_def_aspm_entry_latency(tp);
6038

6039
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
6040

6041
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6042

6043
	RTL_W8(tp, Config1,
6044
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6045
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6046

6047
	cfg1 = RTL_R8(tp, Config1);
6048
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6049
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
6050

6051
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6052 6053
}

6054
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6055
{
6056
	rtl_set_def_aspm_entry_latency(tp);
6057

6058
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6059

6060 6061
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6062 6063
}

6064
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6065
{
6066
	rtl_hw_start_8102e_2(tp);
6067

6068
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6069 6070
}

6071
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6084
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6085
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6086

F
Francois Romieu 已提交
6087
	/* Disable Early Tally Counter */
6088
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
6089

6090 6091
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
6092

6093
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6094 6095

	rtl_pcie_state_l2l3_enable(tp, false);
6096 6097
}

6098
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6099
{
6100
	rtl_hw_start_8105e_1(tp);
6101
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6102 6103
}

6104 6105 6106 6107 6108 6109 6110
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

6111
	rtl_set_def_aspm_entry_latency(tp);
6112 6113

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6114
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6115

6116 6117
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6118

6119
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6120

6121
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6122

6123 6124
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6125 6126
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6127 6128
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6129
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6130 6131

	rtl_pcie_state_l2l3_enable(tp, false);
6132 6133
}

H
Hayes Wang 已提交
6134 6135 6136
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6137
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
6138

6139 6140 6141
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6142 6143

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6144 6145
}

6146
static void rtl_hw_start_8101(struct rtl8169_private *tp)
6147
{
6148 6149
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6150

F
Francois Romieu 已提交
6151
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6152
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6153
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
6154
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6155

6156
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
6157

6158
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
6159
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
6160

6161 6162
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6163
		rtl_hw_start_8102e_1(tp);
6164 6165 6166
		break;

	case RTL_GIGA_MAC_VER_08:
6167
		rtl_hw_start_8102e_3(tp);
6168 6169 6170
		break;

	case RTL_GIGA_MAC_VER_09:
6171
		rtl_hw_start_8102e_2(tp);
6172
		break;
6173 6174

	case RTL_GIGA_MAC_VER_29:
6175
		rtl_hw_start_8105e_1(tp);
6176 6177
		break;
	case RTL_GIGA_MAC_VER_30:
6178
		rtl_hw_start_8105e_2(tp);
6179
		break;
6180 6181 6182 6183

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6184 6185 6186 6187

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6188 6189 6190
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6191 6192 6193 6194
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6195 6196
	}

6197
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
6198 6199 6200 6201
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6202 6203 6204 6205 6206 6207 6208
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6209
	dev->mtu = new_mtu;
6210 6211
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6212
	return 0;
L
Linus Torvalds 已提交
6213 6214 6215 6216
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6217
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6218 6219 6220
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6221 6222
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6223
{
6224 6225
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
6226

E
Eric Dumazet 已提交
6227 6228
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6229 6230 6231
	rtl8169_make_unusable_by_asic(desc);
}

6232
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
6233 6234 6235
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6236 6237 6238
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

6239
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
6240 6241
}

E
Eric Dumazet 已提交
6242 6243 6244 6245 6246
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6247 6248
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6249
{
E
Eric Dumazet 已提交
6250
	void *data;
L
Linus Torvalds 已提交
6251
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
6252
	struct device *d = tp_to_dev(tp);
6253
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
6254

6255
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6256 6257
	if (!data)
		return NULL;
6258

E
Eric Dumazet 已提交
6259 6260
	if (rtl8169_align(data) != data) {
		kfree(data);
6261
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6262 6263 6264
		if (!data)
			return NULL;
	}
6265

6266
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
6267
				 DMA_FROM_DEVICE);
6268 6269 6270
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6271
		goto err_out;
6272
	}
L
Linus Torvalds 已提交
6273

6274 6275
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
6276
	return data;
6277 6278 6279 6280

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6281 6282 6283 6284
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6285
	unsigned int i;
L
Linus Torvalds 已提交
6286 6287

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6288 6289
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6290 6291 6292 6293 6294
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6295
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6296
{
S
Stanislaw Gruszka 已提交
6297 6298
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6299

S
Stanislaw Gruszka 已提交
6300 6301 6302
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6303

S
Stanislaw Gruszka 已提交
6304 6305
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6306

S
Stanislaw Gruszka 已提交
6307
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6308 6309
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6310
			goto err_out;
E
Eric Dumazet 已提交
6311 6312
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6313 6314
	}

S
Stanislaw Gruszka 已提交
6315 6316 6317 6318 6319 6320
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6321 6322
}

6323
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6324 6325 6326
{
	rtl8169_init_ring_indexes(tp);

6327 6328
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
6329

S
Stanislaw Gruszka 已提交
6330
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6331 6332
}

6333
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6334 6335 6336 6337
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6338 6339
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6340 6341 6342 6343 6344 6345
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6346 6347
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6348 6349 6350
{
	unsigned int i;

6351 6352
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6353 6354 6355 6356 6357 6358
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6359
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6360 6361
					     tp->TxDescArray + entry);
			if (skb) {
6362
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6363 6364 6365 6366
				tx_skb->skb = NULL;
			}
		}
	}
6367 6368 6369 6370 6371
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6372 6373 6374
	tp->cur_tx = tp->dirty_tx = 0;
}

6375
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6376
{
D
David Howells 已提交
6377
	struct net_device *dev = tp->dev;
6378
	int i;
L
Linus Torvalds 已提交
6379

6380 6381 6382
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6383

6384 6385
	rtl8169_hw_reset(tp);

6386
	for (i = 0; i < NUM_RX_DESC; i++)
6387
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6388

L
Linus Torvalds 已提交
6389
	rtl8169_tx_clear(tp);
6390
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6391

6392
	napi_enable(&tp->napi);
6393
	rtl_hw_start(tp);
6394
	netif_wake_queue(dev);
6395
	rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
6396 6397 6398 6399
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6400 6401 6402
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6403 6404 6405
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6406
			      u32 *opts)
L
Linus Torvalds 已提交
6407 6408 6409
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6410
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6411
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6412 6413 6414

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6415
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6416 6417 6418 6419 6420 6421 6422
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6423
		len = skb_frag_size(frag);
6424
		addr = skb_frag_address(frag);
6425
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6426 6427 6428 6429
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6430
			goto err_out;
6431
		}
L
Linus Torvalds 已提交
6432

F
Francois Romieu 已提交
6433
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6434 6435
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6436 6437

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6438
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6450 6451 6452 6453

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6454 6455
}

6456 6457 6458 6459 6460
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6486
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6498
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

H
hayeswang 已提交
6525 6526
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6527
{
6528 6529
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6530 6531
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6550
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6551 6552 6553
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6554 6555 6556 6557 6558 6559 6560
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

6561
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6578
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6579
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6580
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6581
		u8 ip_protocol;
L
Linus Torvalds 已提交
6582

6583
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6584
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6585

H
hayeswang 已提交
6586 6587 6588 6589 6590 6591 6592
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

6593
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6613 6614
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6615 6616

		opts[1] |= transport_offset << TCPHO_SHIFT;
6617 6618
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6619
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
6620
	}
H
hayeswang 已提交
6621

6622
	return true;
L
Linus Torvalds 已提交
6623 6624
}

6625 6626
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6627 6628
{
	struct rtl8169_private *tp = netdev_priv(dev);
6629
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6630
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
6631
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6632 6633
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
6634
	u32 opts[2];
6635
	int frags;
6636

6637
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
6638
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6639
		goto err_stop_0;
L
Linus Torvalds 已提交
6640 6641 6642
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6643 6644
		goto err_stop_0;

6645 6646 6647
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6648 6649 6650 6651
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6652

6653
	len = skb_headlen(skb);
6654
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6655 6656 6657
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6658
		goto err_dma_0;
6659
	}
6660 6661 6662

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6663

F
Francois Romieu 已提交
6664
	frags = rtl8169_xmit_frags(tp, skb, opts);
6665 6666 6667
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6668
		opts[0] |= FirstFrag;
6669
	else {
F
Francois Romieu 已提交
6670
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6671 6672 6673
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6674 6675
	txd->opts2 = cpu_to_le32(opts[1]);

6676 6677
	skb_tx_timestamp(skb);

6678 6679
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
6680

F
Francois Romieu 已提交
6681
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6682
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6683 6684
	txd->opts1 = cpu_to_le32(status);

6685
	/* Force all memory writes to complete before notifying device */
6686
	wmb();
L
Linus Torvalds 已提交
6687

6688 6689
	tp->cur_tx += frags + 1;

6690
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6691

6692
	mmiowb();
6693

6694
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
6695 6696 6697 6698
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
6699
		netif_stop_queue(dev);
6700 6701 6702 6703 6704 6705 6706
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6707
		smp_mb();
6708
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6709 6710 6711
			netif_wake_queue(dev);
	}

6712
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6713

6714
err_dma_1:
6715
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6716
err_dma_0:
6717
	dev_kfree_skb_any(skb);
6718 6719 6720 6721
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6722
	netif_stop_queue(dev);
6723
	dev->stats.tx_dropped++;
6724
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6736 6737
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6738 6739 6740 6741

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6742 6743
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6744 6745 6746
	 *
	 * Feel free to adjust to your needs.
	 */
6747
	if (pdev->broken_parity_status)
6748 6749 6750 6751 6752
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6753 6754 6755 6756 6757 6758 6759

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6760
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
6761
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6762
		tp->cp_cmd &= ~PCIDAC;
6763
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
6764 6765 6766
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
6767
	rtl8169_hw_reset(tp);
6768

6769
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6770 6771
}

6772
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6789 6790 6791 6792 6793 6794
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
6795
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
6796
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6797
		if (status & LastFrag) {
6798 6799 6800 6801
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
6802
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
6803 6804 6805 6806 6807 6808 6809 6810
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
6811 6812 6813 6814 6815 6816 6817
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6818
		smp_mb();
L
Linus Torvalds 已提交
6819
		if (netif_queue_stopped(dev) &&
6820
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6821 6822
			netif_wake_queue(dev);
		}
6823 6824 6825 6826 6827 6828
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6829 6830
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6831 6832 6833
	}
}

6834 6835 6836 6837 6838
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6839
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6840 6841 6842 6843
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6844
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6845 6846
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6847
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6848 6849
}

E
Eric Dumazet 已提交
6850 6851 6852 6853
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6854
{
S
Stephen Hemminger 已提交
6855
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
6856
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
6857

E
Eric Dumazet 已提交
6858
	data = rtl8169_align(data);
6859
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6860
	prefetch(data);
6861
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
6862
	if (skb)
6863
		skb_copy_to_linear_data(skb, data, pkt_size);
6864 6865
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6866
	return skb;
L
Linus Torvalds 已提交
6867 6868
}

6869
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6870 6871
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6872
	unsigned int count;
L
Linus Torvalds 已提交
6873 6874 6875

	cur_rx = tp->cur_rx;

6876
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6877
		unsigned int entry = cur_rx % NUM_RX_DESC;
6878
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6879 6880
		u32 status;

6881
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
6882 6883
		if (status & DescOwn)
			break;
6884 6885 6886 6887 6888 6889 6890

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
6891
		if (unlikely(status & RxRES)) {
6892 6893
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6894
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6895
			if (status & (RxRWT | RxRUNT))
6896
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6897
			if (status & RxCRC)
6898
				dev->stats.rx_crc_errors++;
6899 6900 6901
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
6902
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6903
				dev->stats.rx_fifo_errors++;
6904 6905 6906
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
6907
				goto process_pkt;
6908
			}
L
Linus Torvalds 已提交
6909
		} else {
E
Eric Dumazet 已提交
6910
			struct sk_buff *skb;
B
Ben Greear 已提交
6911 6912 6913 6914 6915
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6916 6917 6918 6919
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6920

6921 6922 6923 6924 6925 6926
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6927 6928
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6929
				goto release_descriptor;
6930 6931
			}

E
Eric Dumazet 已提交
6932 6933 6934 6935
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6936
				goto release_descriptor;
L
Linus Torvalds 已提交
6937 6938
			}

E
Eric Dumazet 已提交
6939
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6940 6941 6942
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6943 6944
			rtl8169_rx_vlan_tag(desc, skb);

6945 6946 6947
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

6948
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6949

J
Junchang Wang 已提交
6950 6951 6952 6953
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6954
		}
6955 6956
release_descriptor:
		desc->opts2 = 0;
6957
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
6958 6959 6960 6961 6962 6963 6964 6965
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6966
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6967
{
6968
	struct rtl8169_private *tp = dev_instance;
L
Linus Torvalds 已提交
6969
	int handled = 0;
F
Francois Romieu 已提交
6970
	u16 status;
L
Linus Torvalds 已提交
6971

F
Francois Romieu 已提交
6972
	status = rtl_get_events(tp);
6973 6974 6975 6976
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
6977

6978
			rtl_irq_disable(tp);
6979
			napi_schedule_irqoff(&tp->napi);
6980
		}
6981 6982 6983
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
6984

6985 6986 6987 6988 6989 6990 6991 6992 6993 6994
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6995

6996 6997 6998 6999 7000
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7001 7002
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7003
		default:
7004 7005
			break;
		}
7006
	}
L
Linus Torvalds 已提交
7007

7008 7009
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7010

7011
	if (status & LinkChg)
7012
		rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
7013

7014
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7015 7016
}

7017 7018
static void rtl_task(struct work_struct *work)
{
7019 7020 7021 7022
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7023
		/* XXX - keep rtl_slow_event_work() as first element. */
7024 7025 7026 7027
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7028 7029
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7030 7031 7032 7033 7034
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7035 7036
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7037 7038 7039 7040 7041 7042 7043 7044 7045
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7046

7047 7048
out_unlock:
	rtl_unlock_work(tp);
7049 7050
}

7051
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7052
{
7053 7054
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7067

7068 7069 7070 7071 7072
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7073

7074
	if (work_done < budget) {
7075
		napi_complete_done(napi, work_done);
7076

7077 7078
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7079 7080
	}

7081
	return work_done;
L
Linus Torvalds 已提交
7082 7083
}

7084
static void rtl8169_rx_missed(struct net_device *dev)
7085 7086 7087 7088 7089 7090
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

7091 7092
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
7093 7094
}

L
Linus Torvalds 已提交
7095 7096 7097 7098
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7099
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7100

7101
	napi_disable(&tp->napi);
7102
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7103

7104
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7105 7106
	/*
	 * At this point device interrupts can not be enabled in any function,
7107 7108
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7109
	 */
7110
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
7111 7112

	/* Give a racing hard_start_xmit a few cycles to complete. */
7113
	synchronize_sched();
L
Linus Torvalds 已提交
7114 7115 7116 7117

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7118 7119

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7120 7121 7122 7123 7124 7125 7126
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7127 7128
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7129
	/* Update counters before going down */
7130
	rtl8169_update_counters(tp);
7131

7132
	rtl_lock_work(tp);
7133
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7134

L
Linus Torvalds 已提交
7135
	rtl8169_down(dev);
7136
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7137

7138 7139
	cancel_work_sync(&tp->wk.work);

7140
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
7141

7142 7143 7144 7145
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7146 7147 7148
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7149 7150
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7151 7152 7153
	return 0;
}

7154 7155 7156 7157 7158
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
7159
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
7160 7161 7162
}
#endif

7163 7164 7165 7166 7167 7168 7169 7170 7171
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7172
	 * Rx and Tx descriptors needs 256 bytes alignment.
7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

7185
	retval = rtl8169_init_ring(tp);
7186 7187 7188 7189 7190 7191 7192 7193 7194
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7195
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
7196
				 dev->name);
7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

7210
	rtl_hw_start(tp);
7211

7212
	if (!rtl8169_init_counter_offsets(tp))
7213 7214
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7215 7216 7217 7218
	netif_start_queue(dev);

	rtl_unlock_work(tp);

7219
	pm_runtime_put_sync(&pdev->dev);
7220

7221
	rtl8169_check_link_status(dev, tp);
7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7241
static void
J
Junchang Wang 已提交
7242
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7243 7244
{
	struct rtl8169_private *tp = netdev_priv(dev);
7245
	struct pci_dev *pdev = tp->pci_dev;
7246
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7247
	unsigned int start;
L
Linus Torvalds 已提交
7248

7249 7250 7251
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7252
		rtl8169_rx_missed(dev);
7253

J
Junchang Wang 已提交
7254
	do {
7255
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7256 7257
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7258
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7259 7260

	do {
7261
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7262 7263
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7264
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7265 7266 7267 7268 7269 7270 7271 7272

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7273
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7274

7275 7276 7277 7278
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7279
	if (pm_runtime_active(&pdev->dev))
7280
		rtl8169_update_counters(tp);
7281 7282 7283 7284 7285

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7286
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7287
		le64_to_cpu(tp->tc_offset.tx_errors);
7288
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7289
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
7290
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
7291 7292
		le16_to_cpu(tp->tc_offset.tx_aborted);

7293
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
7294 7295
}

7296
static void rtl8169_net_suspend(struct net_device *dev)
7297
{
F
françois romieu 已提交
7298 7299
	struct rtl8169_private *tp = netdev_priv(dev);

7300
	if (!netif_running(dev))
7301
		return;
7302 7303 7304

	netif_device_detach(dev);
	netif_stop_queue(dev);
7305 7306 7307

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7308
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7309 7310 7311
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7312 7313 7314 7315 7316 7317 7318 7319
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7320

7321
	rtl8169_net_suspend(dev);
7322

7323 7324 7325
	return 0;
}

7326 7327
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7328 7329
	struct rtl8169_private *tp = netdev_priv(dev);

7330
	netif_device_attach(dev);
F
françois romieu 已提交
7331 7332

	rtl_pll_power_up(tp);
7333
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
7334

A
Artem Savkov 已提交
7335 7336
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7337
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7338
	rtl_unlock_work(tp);
7339

7340
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7341 7342
}

7343
static int rtl8169_resume(struct device *device)
7344
{
7345
	struct pci_dev *pdev = to_pci_dev(device);
7346 7347
	struct net_device *dev = pci_get_drvdata(pdev);

7348 7349
	if (netif_running(dev))
		__rtl8169_resume(dev);
7350

7351 7352 7353 7354 7355 7356 7357 7358 7359
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7360 7361
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
7362
		return 0;
7363
	}
7364

7365
	rtl_lock_work(tp);
7366
	__rtl8169_set_wol(tp, WAKE_ANY);
7367
	rtl_unlock_work(tp);
7368 7369 7370

	rtl8169_net_suspend(dev);

7371
	/* Update counters before going runtime suspend */
7372
	rtl8169_rx_missed(dev);
7373
	rtl8169_update_counters(tp);
7374

7375 7376 7377 7378 7379 7380 7381 7382
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7383
	rtl_rar_set(tp, dev->dev_addr);
7384 7385 7386 7387

	if (!tp->TxDescArray)
		return 0;

7388
	rtl_lock_work(tp);
7389
	__rtl8169_set_wol(tp, tp->saved_wolopts);
7390
	rtl_unlock_work(tp);
7391 7392

	__rtl8169_resume(dev);
7393 7394 7395 7396

	return 0;
}

7397 7398 7399 7400 7401
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7402 7403 7404 7405
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7406 7407
}

7408
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7409 7410 7411 7412 7413 7414 7415 7416 7417
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7418 7419 7420 7421 7422 7423 7424 7425 7426 7427
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7428 7429 7430 7431 7432 7433 7434 7435 7436
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7437
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7438
		/* PCI commit */
7439
		RTL_R8(tp, ChipCmd);
7440 7441 7442 7443 7444 7445
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7446 7447
static void rtl_shutdown(struct pci_dev *pdev)
{
7448
	struct net_device *dev = pci_get_drvdata(pdev);
7449
	struct rtl8169_private *tp = netdev_priv(dev);
7450 7451

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7452

F
Francois Romieu 已提交
7453
	/* Restore original MAC address */
7454 7455
	rtl_rar_set(tp, dev->perm_addr);

7456
	rtl8169_hw_reset(tp);
7457

7458
	if (system_state == SYSTEM_POWER_OFF) {
7459
		if (tp->saved_wolopts) {
7460 7461
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7462 7463
		}

7464 7465 7466 7467
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7468

B
Bill Pemberton 已提交
7469
static void rtl_remove_one(struct pci_dev *pdev)
7470 7471 7472 7473
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7474
	if (r8168_check_dash(tp))
7475 7476
		rtl8168_driver_stop(tp);

7477 7478
	netif_napi_del(&tp->napi);

7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7490
static const struct net_device_ops rtl_netdev_ops = {
7491
	.ndo_open		= rtl_open,
7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7509
static const struct rtl_cfg_info {
7510
	void (*hw_start)(struct rtl8169_private *tp);
7511
	u16 event_slow;
7512
	unsigned int has_gmii:1;
7513
	const struct rtl_coalesce_info *coalesce_info;
7514 7515 7516 7517 7518
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7519
		.has_gmii	= 1,
7520
		.coalesce_info	= rtl_coalesce_info_8169,
7521 7522 7523 7524 7525
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7526
		.has_gmii	= 1,
7527
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7528 7529 7530 7531 7532 7533
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
7534
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7535 7536 7537 7538
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

7539
static int rtl_alloc_irq(struct rtl8169_private *tp)
7540
{
7541
	unsigned int flags;
7542

7543
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
7544 7545 7546
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
7547 7548 7549
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
7550
	}
7551 7552

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
7553 7554
}

H
Hayes Wang 已提交
7555 7556
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
7557
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
7558 7559 7560 7561
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
7562
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
7563 7564
}

B
Bill Pemberton 已提交
7565
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7566 7567 7568 7569 7570
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

7571
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
7572 7573 7574 7575 7576 7577 7578

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

7579
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
7580
	msleep(1);
7581
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
7582

7583
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7584 7585 7586 7587 7588 7589
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7590
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7591 7592 7593 7594 7595 7596 7597
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
7598 7599 7600 7601 7602 7603
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
7604
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7605 7606
{
	switch (tp->mac_version) {
7607
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
7608 7609
		rtl_hw_init_8168g(tp);
		break;
7610
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
7611
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
7612 7613 7614 7615 7616 7617
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
7618
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7619 7620 7621 7622 7623
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
7624
	int chipset, region, i;
7625 7626 7627 7628 7629 7630 7631
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

7632 7633 7634
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
7635 7636

	SET_NETDEV_DEV(dev, &pdev->dev);
7637
	dev->netdev_ops = &rtl_netdev_ops;
7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
7649
	mii->supports_gmii = cfg->has_gmii;
7650 7651

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
7652
	rc = pcim_enable_device(pdev);
7653
	if (rc < 0) {
7654
		dev_err(&pdev->dev, "enable failure\n");
7655
		return rc;
7656 7657
	}

7658
	if (pcim_set_mwi(pdev) < 0)
7659
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
7660

7661 7662 7663
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
7664
		dev_err(&pdev->dev, "no MMIO resource found\n");
7665
		return -ENODEV;
7666 7667 7668 7669
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7670
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
7671
		return -ENODEV;
7672 7673
	}

7674
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
7675
	if (rc < 0) {
7676
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
7677
		return rc;
7678 7679
	}

7680
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
7681 7682

	if (!pci_is_pcie(pdev))
7683
		dev_info(&pdev->dev, "not PCI Express\n");
7684 7685

	/* Identify chip attached to board */
7686
	rtl8169_get_mac_version(tp, cfg->default_ver);
7687

7688
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
7689 7690 7691 7692

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
7693 7694
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
7695 7696 7697 7698 7699 7700 7701 7702

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
7703
			dev_err(&pdev->dev, "DMA configuration failed\n");
7704
			return rc;
7705 7706 7707
		}
	}

7708 7709 7710 7711
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
7712 7713
	rtl_hw_initialize(tp);

7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_jumbo_ops(tp);

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

7727 7728
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
7729
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
7730 7731
		return rc;
	}
7732

H
Heiner Kallweit 已提交
7733 7734 7735
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

7736 7737
	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
7738
		tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
7739 7740 7741 7742 7743 7744
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
7745
		tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
7746 7747 7748 7749 7750 7751 7752
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
7753 7754
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7755 7756

	/* Get MAC address */
7757
	switch (tp->mac_version) {
7758
		u8 mac_addr[ETH_ALEN] __aligned(4);
7759 7760
	case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
7761
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7762
		*(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7763

7764 7765
		if (is_valid_ether_addr(mac_addr))
			rtl_rar_set(tp, mac_addr);
7766 7767 7768
		break;
	default:
		break;
7769
	}
7770
	for (i = 0; i < ETH_ALEN; i++)
7771
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
7772

7773
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7774 7775
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

7776
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
7777 7778 7779 7780

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7781
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7782 7783

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7784 7785
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7786 7787 7788
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
7789 7790 7791 7792 7793 7794
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7795
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7796
		/* Disallow toggling */
7797
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7798

7799 7800
	switch (rtl_chip_infos[chipset].txd_version) {
	case RTL_TD_0:
H
hayeswang 已提交
7801
		tp->tso_csum = rtl8169_tso_csum_v1;
7802 7803
		break;
	case RTL_TD_1:
H
hayeswang 已提交
7804
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7805
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7806 7807
		break;
	default:
H
hayeswang 已提交
7808
		WARN_ON_ONCE(1);
7809
	}
H
hayeswang 已提交
7810

7811 7812 7813
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

7814 7815 7816 7817
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

7818 7819
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
7820
	tp->coalesce_info = cfg->coalesce_info;
7821

7822
	timer_setup(&tp->timer, rtl8169_phy_timer, 0);
7823 7824 7825

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

7826 7827 7828
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
7829 7830
	if (!tp->counters)
		return -ENOMEM;
7831

7832 7833
	pci_set_drvdata(pdev, dev);

7834 7835
	rc = register_netdev(dev);
	if (rc < 0)
7836
		return rc;
7837

7838 7839
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
7840
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
7841
		   pci_irq_vector(pdev, 0));
7842 7843 7844 7845
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
7846
			  tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
7847 7848
	}

7849
	if (r8168_check_dash(tp))
7850 7851 7852 7853
		rtl8168_driver_start(tp);

	netif_carrier_off(dev);

7854 7855 7856
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

7857
	return 0;
7858 7859
}

L
Linus Torvalds 已提交
7860 7861 7862
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7863
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7864
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7865
	.shutdown	= rtl_shutdown,
7866
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7867 7868
};

7869
module_pci_driver(rtl8169_pci_driver);