r8169.c 206.9 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
88 89 90
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
91
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
92
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
93
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
94 95 96 97 98 99 100
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
101 102 103 104 105 106
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
107 108

enum mac_version {
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
142
	RTL_GIGA_MAC_VER_34,
143 144
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
145
	RTL_GIGA_MAC_VER_37,
146
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
147
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
148 149
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
150
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_44,
153 154 155 156
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
157 158 159
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
160
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
161 162
};

F
Francois Romieu 已提交
163 164 165 166 167
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
168 169 170 171 172 173 174 175 176 177 178 179 180
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

#define _R(NAME,TD,FW,SZ,B) {	\
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
	.jumbo_tx_csum = B	\
}
L
Linus Torvalds 已提交
181

182
static const struct {
L
Linus Torvalds 已提交
183
	const char *name;
F
Francois Romieu 已提交
184
	enum rtl_tx_desc_version txd_version;
185
	const char *fw_name;
F
Francois Romieu 已提交
186 187
	u16 jumbo_max;
	bool jumbo_tx_csum;
188 189 190
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
F
Francois Romieu 已提交
191
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K, true),
192
	[RTL_GIGA_MAC_VER_02] =
F
Francois Romieu 已提交
193
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K, true),
194
	[RTL_GIGA_MAC_VER_03] =
F
Francois Romieu 已提交
195
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K, true),
196
	[RTL_GIGA_MAC_VER_04] =
F
Francois Romieu 已提交
197
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K, true),
198
	[RTL_GIGA_MAC_VER_05] =
F
Francois Romieu 已提交
199
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
200
	[RTL_GIGA_MAC_VER_06] =
F
Francois Romieu 已提交
201
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
202 203
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
F
Francois Romieu 已提交
204
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
205
	[RTL_GIGA_MAC_VER_08] =
F
Francois Romieu 已提交
206
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
207
	[RTL_GIGA_MAC_VER_09] =
F
Francois Romieu 已提交
208
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
209
	[RTL_GIGA_MAC_VER_10] =
F
Francois Romieu 已提交
210
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
211
	[RTL_GIGA_MAC_VER_11] =
F
Francois Romieu 已提交
212
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
213
	[RTL_GIGA_MAC_VER_12] =
F
Francois Romieu 已提交
214
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
215
	[RTL_GIGA_MAC_VER_13] =
F
Francois Romieu 已提交
216
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
217
	[RTL_GIGA_MAC_VER_14] =
F
Francois Romieu 已提交
218
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
219
	[RTL_GIGA_MAC_VER_15] =
F
Francois Romieu 已提交
220
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
221
	[RTL_GIGA_MAC_VER_16] =
F
Francois Romieu 已提交
222
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
223
	[RTL_GIGA_MAC_VER_17] =
224
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
225
	[RTL_GIGA_MAC_VER_18] =
F
Francois Romieu 已提交
226
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
227
	[RTL_GIGA_MAC_VER_19] =
F
Francois Romieu 已提交
228
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
229
	[RTL_GIGA_MAC_VER_20] =
F
Francois Romieu 已提交
230
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
231
	[RTL_GIGA_MAC_VER_21] =
F
Francois Romieu 已提交
232
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
233
	[RTL_GIGA_MAC_VER_22] =
F
Francois Romieu 已提交
234
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
235
	[RTL_GIGA_MAC_VER_23] =
F
Francois Romieu 已提交
236
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
237
	[RTL_GIGA_MAC_VER_24] =
F
Francois Romieu 已提交
238
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
239
	[RTL_GIGA_MAC_VER_25] =
F
Francois Romieu 已提交
240 241
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1,
							JUMBO_9K, false),
242
	[RTL_GIGA_MAC_VER_26] =
F
Francois Romieu 已提交
243 244
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2,
							JUMBO_9K, false),
245
	[RTL_GIGA_MAC_VER_27] =
F
Francois Romieu 已提交
246
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
247
	[RTL_GIGA_MAC_VER_28] =
F
Francois Romieu 已提交
248
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
249
	[RTL_GIGA_MAC_VER_29] =
F
Francois Romieu 已提交
250 251
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
252
	[RTL_GIGA_MAC_VER_30] =
F
Francois Romieu 已提交
253 254
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
255
	[RTL_GIGA_MAC_VER_31] =
F
Francois Romieu 已提交
256
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
257
	[RTL_GIGA_MAC_VER_32] =
F
Francois Romieu 已提交
258 259
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1,
							JUMBO_9K, false),
260
	[RTL_GIGA_MAC_VER_33] =
F
Francois Romieu 已提交
261 262
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2,
							JUMBO_9K, false),
H
Hayes Wang 已提交
263
	[RTL_GIGA_MAC_VER_34] =
F
Francois Romieu 已提交
264 265
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
							JUMBO_9K, false),
266
	[RTL_GIGA_MAC_VER_35] =
F
Francois Romieu 已提交
267 268
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1,
							JUMBO_9K, false),
269
	[RTL_GIGA_MAC_VER_36] =
F
Francois Romieu 已提交
270 271
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2,
							JUMBO_9K, false),
272 273 274
	[RTL_GIGA_MAC_VER_37] =
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,
							JUMBO_1K, true),
275 276 277
	[RTL_GIGA_MAC_VER_38] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,
							JUMBO_9K, false),
H
Hayes Wang 已提交
278 279 280
	[RTL_GIGA_MAC_VER_39] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1,
							JUMBO_1K, true),
H
Hayes Wang 已提交
281
	[RTL_GIGA_MAC_VER_40] =
282
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2,
H
Hayes Wang 已提交
283 284 285
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_41] =
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K, false),
H
hayeswang 已提交
286 287 288
	[RTL_GIGA_MAC_VER_42] =
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3,
							JUMBO_9K, false),
H
hayeswang 已提交
289 290 291
	[RTL_GIGA_MAC_VER_43] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2,
							JUMBO_1K, true),
H
hayeswang 已提交
292 293 294
	[RTL_GIGA_MAC_VER_44] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,
							JUMBO_9K, false),
295 296 297 298 299 300 301 302 303 304 305 306
	[RTL_GIGA_MAC_VER_45] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_46] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_47] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1,
							JUMBO_1K, false),
	[RTL_GIGA_MAC_VER_48] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2,
							JUMBO_1K, false),
C
Chun-Hao Lin 已提交
307 308 309 310 311 312 313 314 315
	[RTL_GIGA_MAC_VER_49] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_50] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_51] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
316
};
317
#undef _R
318

319 320 321 322 323 324
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

325
static const struct pci_device_id rtl8169_pci_tbl[] = {
326
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
327
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
328
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
329
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
330
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
331
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
332 333
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
334
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
335
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
336
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
337 338 339
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
340 341
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
342 343 344 345 346
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

347
static int use_dac = -1;
348 349 350
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
351

F
Francois Romieu 已提交
352 353
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
354
	MAC4		= 4,
F
Francois Romieu 已提交
355 356 357 358 359 360 361 362 363 364 365 366 367
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
368

F
Francois Romieu 已提交
369
	TxConfig	= 0x40,
H
Hayes Wang 已提交
370 371
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
372

H
Hayes Wang 已提交
373 374 375 376 377 378
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
379
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
380 381 382
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
383

F
Francois Romieu 已提交
384 385 386 387 388
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
389 390
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
391 392 393 394 395 396 397 398 399
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
400 401 402 403 404 405

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
406 407
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
408 409 410 411 412 413 414
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
415
#define EarlySize	0x27
416

F
Francois Romieu 已提交
417 418 419
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
420 421 422 423
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
424
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
425 426
};

427 428 429 430 431 432 433 434 435 436 437 438 439 440
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
441 442 443
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
444
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
445
	PMCH			= 0x6f,
446 447 448 449 450 451
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
452
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
453
#define	PFM_EN				(1 << 6)
454
#define	TX_10M_PS_EN			(1 << 7)
455 456 457
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
458 459
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
460
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
461 462 463
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
464 465
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
466
#define	LINK_LIST_RDY			(1 << 1)
467 468 469 470 471 472 473
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
474 475
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
476 477
};

478
enum rtl8168_registers {
H
Hayes Wang 已提交
479 480
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
481 482 483 484 485 486 487
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
488 489 490
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
491
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
492 493 494
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
495
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
496
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
497
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
498 499 500 501 502 503 504 505 506 507 508
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
509
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
510 511
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
512
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
513
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
514
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
515
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
516
#define EARLY_TALLY_EN			(1 << 16)
517 518
};

F
Francois Romieu 已提交
519
enum rtl_register_content {
L
Linus Torvalds 已提交
520
	/* InterruptStatusBits */
F
Francois Romieu 已提交
521 522 523 524 525 526 527 528 529 530 531
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
532 533

	/* RxStatusDesc */
534
	RxBOVF	= (1 << 24),
535 536 537 538 539
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
540 541

	/* ChipCmdBits */
H
Hayes Wang 已提交
542
	StopReq		= 0x80,
F
Francois Romieu 已提交
543 544 545 546
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
547

548 549 550 551 552
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
553
	/* Cfg9346Bits */
F
Francois Romieu 已提交
554 555
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
556 557

	/* rx_mode_bits */
F
Francois Romieu 已提交
558 559 560 561 562 563
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
564
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
565 566 567 568 569

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

570
	/* Config1 register p.24 */
571 572 573 574 575 576
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
577 578
	PMEnable	= (1 << 0),	/* Power Management Enable */

579
	/* Config2 register p. 25 */
H
hayeswang 已提交
580
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
581
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
582 583 584
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
585 586 587
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
588
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
589
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
590
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
591

F
Francois Romieu 已提交
592 593 594
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

595
	/* Config5 register p.27 */
F
Francois Romieu 已提交
596 597 598
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
599
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
600
	LanWake		= (1 << 1),	/* LanWake enable/disable */
601
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
602
	ASPM_en		= (1 << 0),	/* ASPM enable */
603

L
Linus Torvalds 已提交
604 605 606 607 608 609 610 611 612
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
613 614 615 616 617 618 619 620 621 622
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
623 624 625 626
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
627 628 629 630
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
631 632

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
633 634 635 636 637 638 639 640
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
641 642

	/* _TBICSRBit */
F
Francois Romieu 已提交
643
	TBILinkOK	= 0x02000000,
644

645 646 647
	/* ResetCounterCommand */
	CounterReset	= 0x1,

648
	/* DumpCounterCommand */
F
Francois Romieu 已提交
649
	CounterDump	= 0x8,
650 651 652

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
653 654
};

F
Francois Romieu 已提交
655 656
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
657 658 659 660
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
661 662 663 664 665 666 667
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
668

F
Francois Romieu 已提交
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
684 685
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
686
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
687
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
688
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
689

F
Francois Romieu 已提交
690
	/* Second doubleword. */
H
hayeswang 已提交
691 692
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
693
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
694 695
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
696 697 698
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
699

F
Francois Romieu 已提交
700
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
701 702
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
703
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
719 720 721
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
722 723 724
};

struct RxDesc {
725 726 727
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
728 729 730 731 732 733 734 735
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

752 753 754 755 756 757 758
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

759
enum rtl_flag {
760
	RTL_FLAG_TASK_ENABLED,
761 762 763 764 765 766
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
767 768 769 770 771 772
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
773 774
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
775
	struct pci_dev *pci_dev;
D
David Howells 已提交
776
	struct net_device *dev;
777
	struct napi_struct napi;
778
	u32 msg_enable;
F
Francois Romieu 已提交
779
	u16 mac_version;
L
Linus Torvalds 已提交
780 781 782
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
783 784
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
785 786 787 788
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
789
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
790 791 792
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
793 794

	u16 event_slow;
795
	const struct rtl_coalesce_info *coalesce_info;
796 797

	struct mdio_ops {
798 799
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
800 801
	} mdio_ops;

F
françois romieu 已提交
802 803 804 805 806
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
807 808 809 810 811
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

812
	struct csi_ops {
813 814
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
815 816
	} csi_ops;

817
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
818 819
	int (*get_link_ksettings)(struct net_device *,
				  struct ethtool_link_ksettings *);
820
	void (*phy_reset_enable)(struct rtl8169_private *tp);
821
	void (*hw_start)(struct rtl8169_private *tp);
822
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
823
	unsigned int (*link_ok)(struct rtl8169_private *tp);
F
Francois Romieu 已提交
824
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
825
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
826 827

	struct {
828 829
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
830 831 832
		struct work_struct work;
	} wk;

833
	struct mii_if_info mii;
834 835
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
836
	struct rtl8169_tc_offsets tc_offset;
837
	u32 saved_wolopts;
838

839 840
	struct rtl_fw {
		const struct firmware *fw;
841 842 843 844 845 846 847 848 849

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
850
	} *rtl_fw;
851
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
852 853

	u32 ocp_base;
L
Linus Torvalds 已提交
854 855
};

856
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
857 858
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
859
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
860 861
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
862 863
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
864 865
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
866 867
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
868
MODULE_FIRMWARE(FIRMWARE_8168E_3);
869
MODULE_FIRMWARE(FIRMWARE_8105E_1);
870 871
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
872
MODULE_FIRMWARE(FIRMWARE_8402_1);
873
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
874
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
875
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
876
MODULE_FIRMWARE(FIRMWARE_8106E_2);
877
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
878
MODULE_FIRMWARE(FIRMWARE_8168G_3);
879 880
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
881 882
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
883

H
Heiner Kallweit 已提交
884 885 886 887 888
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

889 890 891 892 893 894 895 896 897 898
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

899
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
900
{
901
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
902
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
903 904
}

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
926 927
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
969 970 971 972 973 974 975 976 977 978 979
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
980
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
981 982 983 984 985 986 987
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

988
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
989 990 991 992 993 994 995 996 997

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

998
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
999 1000

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1001
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
1002 1003 1004 1005 1006 1007 1008
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

1009
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
1010 1011 1012 1013 1014 1015 1016
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

1017
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
1018

1019
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1060 1061
DECLARE_RTL_COND(rtl_phyar_cond)
{
1062
	return RTL_R32(tp, PHYAR) & 0x80000000;
1063 1064
}

1065
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1066
{
1067
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1068

1069
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1070
	/*
1071 1072
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1073
	 */
1074
	udelay(20);
L
Linus Torvalds 已提交
1075 1076
}

1077
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1078
{
1079
	int value;
L
Linus Torvalds 已提交
1080

1081
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1082

1083
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1084
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
1085

1086 1087 1088 1089 1090 1091
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1092 1093 1094
	return value;
}

C
Chun-Hao Lin 已提交
1095 1096
DECLARE_RTL_COND(rtl_ocpar_cond)
{
1097
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
1098 1099
}

1100
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1101
{
1102 1103 1104
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1105

1106
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1107 1108
}

1109
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1110
{
1111 1112
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1113 1114
}

1115
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1116
{
1117
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1118 1119

	mdelay(1);
1120 1121
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1122

1123
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1124
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
1125 1126
}

F
françois romieu 已提交
1127 1128
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1129
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1130
{
1131
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1132 1133
}

1134
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1135
{
1136
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1137 1138
}

1139
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1140
{
1141
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1142

1143
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1144

1145
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1146 1147
}

1148
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1149 1150 1151
{
	int value;

1152
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1153

1154
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1155

1156
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1157 1158 1159 1160

	return value;
}

1161
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1162
{
1163
	tp->mdio_ops.write(tp, location, val);
1164 1165
}

1166 1167
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1168
	return tp->mdio_ops.read(tp, location);
1169 1170 1171 1172 1173 1174 1175
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1176
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1177 1178 1179
{
	int val;

1180
	val = rtl_readphy(tp, reg_addr);
1181
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1182 1183
}

1184 1185 1186 1187 1188
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1189
	rtl_writephy(tp, location, val);
1190 1191 1192 1193 1194 1195
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1196
	return rtl_readphy(tp, location);
1197 1198
}

1199 1200
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1201
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1202 1203
}

1204
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1205
{
1206
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1207 1208
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1209 1210 1211
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1212 1213
}

1214
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1215
{
1216
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1217

1218
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1219
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1220 1221
}

C
Chun-Hao Lin 已提交
1222 1223
DECLARE_RTL_COND(rtl_eriar_cond)
{
1224
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1225 1226
}

1227 1228
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1229 1230
{
	BUG_ON((addr & 3) || (mask == 0));
1231 1232
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1233

1234
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1235 1236
}

1237
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1238
{
1239
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1240

1241
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1242
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1243 1244
}

1245
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1246
			 u32 m, int type)
H
Hayes Wang 已提交
1247 1248 1249
{
	u32 val;

1250 1251
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1252 1253
}

C
Chun-Hao Lin 已提交
1254 1255
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1256
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1257
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1258
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1286 1287
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1342
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1343
{
C
Chun-Hao Lin 已提交
1344 1345 1346 1347 1348
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1349
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1350
}
1351

C
Chun-Hao Lin 已提交
1352 1353
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1354
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1355
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1356 1357
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1358 1359
}

C
Chun-Hao Lin 已提交
1360 1361 1362
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1363 1364 1365
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1366
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1367
{
C
Chun-Hao Lin 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1391

C
Chun-Hao Lin 已提交
1392 1393 1394
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1395 1396 1397
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1398 1399
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1400
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1425
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1426 1427 1428
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1429
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1430 1431
}

1432
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1433
{
1434
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1435 1436
}

1437
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1449
		return false;
C
Chun-Hao Lin 已提交
1450 1451 1452
	}
}

1453 1454 1455 1456 1457 1458
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1459
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1460 1461 1462
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1463
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1464 1465 1466 1467
		r++;
	}
}

1468 1469
DECLARE_RTL_COND(rtl_efusear_cond)
{
1470
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1471 1472
}

1473
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1474
{
1475
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1476

1477
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1478
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1479 1480
}

F
Francois Romieu 已提交
1481 1482
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1483
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1484 1485 1486 1487
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1488
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1489 1490 1491 1492 1493
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1494
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1495 1496 1497
	mmiowb();
}

1498 1499
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1500
	RTL_W16(tp, IntrMask, bits);
1501 1502
}

1503 1504 1505 1506 1507 1508 1509 1510 1511
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1512
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1513
{
F
Francois Romieu 已提交
1514
	rtl_irq_disable(tp);
1515
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1516
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1517 1518
}

1519
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1520
{
1521
	return RTL_R32(tp, TBICSR) & TBIReset;
L
Linus Torvalds 已提交
1522 1523
}

1524
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1525
{
1526
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1527 1528
}

1529
static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1530
{
1531
	return RTL_R32(tp, TBICSR) & TBILinkOk;
L
Linus Torvalds 已提交
1532 1533
}

1534
static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1535
{
1536
	return RTL_R8(tp, PHYstatus) & LinkStatus;
L
Linus Torvalds 已提交
1537 1538
}

1539
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1540
{
1541
	RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
L
Linus Torvalds 已提交
1542 1543
}

1544
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1545 1546 1547
{
	unsigned int val;

1548 1549
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1550 1551
}

H
Hayes Wang 已提交
1552 1553 1554 1555 1556 1557 1558
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1559 1560
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1561
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1562 1563 1564 1565
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1566
		} else if (RTL_R8(tp, PHYstatus) & _100bps) {
1567 1568 1569 1570
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1571
		} else {
1572 1573 1574 1575
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1576 1577
		}
		/* Reset packet filter */
1578
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1579
			     ERIAR_EXGMAC);
1580
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1581
			     ERIAR_EXGMAC);
1582 1583
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1584
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1585 1586 1587 1588
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1589
		} else {
1590 1591 1592 1593
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1594
		}
1595
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1596
		if (RTL_R8(tp, PHYstatus) & _10bps) {
1597 1598 1599 1600
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1601
		} else {
1602 1603
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1604
		}
H
Hayes Wang 已提交
1605 1606 1607
	}
}

1608
static void rtl8169_check_link_status(struct net_device *dev,
1609
				      struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1610
{
H
Heiner Kallweit 已提交
1611 1612
	struct device *d = tp_to_dev(tp);

1613
	if (tp->link_ok(tp)) {
H
Hayes Wang 已提交
1614
		rtl_link_chg_patch(tp);
1615
		/* This is to cancel a scheduled suspend if there's one. */
H
Heiner Kallweit 已提交
1616
		pm_request_resume(d);
L
Linus Torvalds 已提交
1617
		netif_carrier_on(dev);
1618 1619
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1620
	} else {
L
Linus Torvalds 已提交
1621
		netif_carrier_off(dev);
1622
		netif_info(tp, ifdown, dev, "link down\n");
H
Heiner Kallweit 已提交
1623
		pm_runtime_idle(d);
1624
	}
L
Linus Torvalds 已提交
1625 1626
}

1627 1628 1629
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1630 1631
{
	u8 options;
1632
	u32 wolopts = 0;
F
Francois Romieu 已提交
1633

1634
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1635
	if (!(options & PMEnable))
1636
		return 0;
F
Francois Romieu 已提交
1637

1638
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1639
	if (options & LinkUp)
1640
		wolopts |= WAKE_PHY;
1641
	switch (tp->mac_version) {
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1652 1653
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1654 1655
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1656 1657 1658
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1659 1660 1661 1662 1663 1664 1665 1666
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1667

1668
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1669
	if (options & UWF)
1670
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1671
	if (options & BWF)
1672
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1673
	if (options & MWF)
1674
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1675

1676
	return wolopts;
F
Francois Romieu 已提交
1677 1678
}

1679
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1680 1681
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1682
	struct device *d = tp_to_dev(tp);
1683 1684

	pm_runtime_get_noresume(d);
1685

1686
	rtl_lock_work(tp);
1687 1688

	wol->supported = WAKE_ANY;
1689 1690 1691 1692
	if (pm_runtime_active(d))
		wol->wolopts = __rtl8169_get_wol(tp);
	else
		wol->wolopts = tp->saved_wolopts;
1693

1694
	rtl_unlock_work(tp);
1695 1696

	pm_runtime_put_noidle(d);
1697 1698 1699 1700
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1701
	unsigned int i, tmp;
1702
	static const struct {
F
Francois Romieu 已提交
1703 1704 1705 1706 1707 1708 1709 1710
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1711 1712
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1713
	};
1714
	u8 options;
F
Francois Romieu 已提交
1715

1716
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1717

1718
	switch (tp->mac_version) {
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1729 1730
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1731 1732
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1733 1734 1735
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1736 1737
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1738
			rtl_w0w1_eri(tp,
1739 1740 1741 1742 1743 1744
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1745
			rtl_w0w1_eri(tp,
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1758
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1759
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1760
			options |= cfg[i].mask;
1761
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1762 1763
	}

1764 1765
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1766
		options = RTL_R8(tp, Config1) & ~PMEnable;
1767 1768
		if (wolopts)
			options |= PMEnable;
1769
		RTL_W8(tp, Config1, options);
1770 1771
		break;
	default:
1772
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1773 1774
		if (wolopts)
			options |= PME_SIGNAL;
1775
		RTL_W8(tp, Config2, options);
1776 1777 1778
		break;
	}

1779
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1780 1781 1782 1783 1784
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1785
	struct device *d = tp_to_dev(tp);
1786 1787

	pm_runtime_get_noresume(d);
1788

1789
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1790

1791 1792 1793 1794
	if (pm_runtime_active(d))
		__rtl8169_set_wol(tp, wol->wolopts);
	else
		tp->saved_wolopts = wol->wolopts;
1795 1796

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1797

H
Heiner Kallweit 已提交
1798
	device_set_wakeup_enable(d, wol->wolopts);
1799

1800 1801
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1802 1803 1804
	return 0;
}

1805 1806
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1807
	return rtl_chip_infos[tp->mac_version].fw_name;
1808 1809
}

L
Linus Torvalds 已提交
1810 1811 1812 1813
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1814
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1815

1816 1817 1818
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1819
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1820 1821 1822
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1823 1824 1825 1826 1827 1828 1829 1830
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1831
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1832 1833 1834 1835 1836
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret = 0;
	u32 reg;

1837
	reg = RTL_R32(tp, TBICSR);
L
Linus Torvalds 已提交
1838 1839
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
1840
		RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
L
Linus Torvalds 已提交
1841
	} else if (autoneg == AUTONEG_ENABLE)
1842
		RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
L
Linus Torvalds 已提交
1843
	else {
1844 1845
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1846 1847 1848 1849 1850 1851 1852
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1853
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1854 1855
{
	struct rtl8169_private *tp = netdev_priv(dev);
1856
	int giga_ctrl, bmcr;
1857
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1858

1859
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1860 1861

	if (autoneg == AUTONEG_ENABLE) {
1862 1863
		int auto_nego;

1864
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1877
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1878

1879
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1880
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1881

1882
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1883
		if (tp->mii.supports_gmii) {
1884 1885 1886 1887 1888 1889
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1890 1891
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1892
			goto out;
1893
		}
L
Linus Torvalds 已提交
1894

1895 1896
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1897 1898
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1899 1900 1901 1902 1903 1904
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1905
			goto out;
1906 1907 1908

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1909 1910
	}

1911
	rtl_writephy(tp, MII_BMCR, bmcr);
1912

F
Francois Romieu 已提交
1913 1914
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1915
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1916 1917
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1918
		} else {
1919 1920
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1921 1922 1923
		}
	}

1924 1925 1926
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1927 1928 1929
}

static int rtl8169_set_speed(struct net_device *dev,
1930
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1931 1932 1933 1934
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1935
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1936 1937
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1938

1939
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1940 1941
	    (advertising & ADVERTISED_1000baseT_Full) &&
	    !pci_is_pcie(tp->pci_dev)) {
L
Linus Torvalds 已提交
1942
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1943 1944
	}
out:
L
Linus Torvalds 已提交
1945 1946 1947
	return ret;
}

1948 1949
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1950
{
F
Francois Romieu 已提交
1951 1952
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1953
	if (dev->mtu > TD_MSS_MAX)
1954
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1955

F
Francois Romieu 已提交
1956 1957 1958 1959
	if (dev->mtu > JUMBO_1K &&
	    !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
		features &= ~NETIF_F_IP_CSUM;

1960
	return features;
L
Linus Torvalds 已提交
1961 1962
}

1963 1964
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
1965 1966
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1967
	u32 rx_config;
L
Linus Torvalds 已提交
1968

1969
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1970 1971 1972 1973
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1974

1975
	RTL_W32(tp, RxConfig, rx_config);
1976

H
hayeswang 已提交
1977 1978 1979 1980
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1981

H
hayeswang 已提交
1982 1983 1984 1985 1986
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1987
	tp->cp_cmd |= RTL_R16(tp, CPlusCmd) & ~(RxVlan | RxChkSum);
H
hayeswang 已提交
1988

1989 1990
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
1991
}
L
Linus Torvalds 已提交
1992

1993 1994 1995 1996 1997
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
1998 1999
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

2000
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
2001
	if (features ^ dev->features)
H
hayeswang 已提交
2002
		__rtl8169_set_features(dev, features);
2003
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2004 2005 2006 2007

	return 0;
}

2008

2009
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
2010
{
2011 2012
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
2013 2014
}

2015
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
2016 2017 2018
{
	u32 opts2 = le32_to_cpu(desc->opts2);

2019
	if (opts2 & RxVlanTag)
2020
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
2021 2022
}

2023 2024
static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
					  struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2025 2026 2027
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 status;
2028
	u32 supported, advertising;
L
Linus Torvalds 已提交
2029

2030
	supported =
L
Linus Torvalds 已提交
2031
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
2032
	cmd->base.port = PORT_FIBRE;
L
Linus Torvalds 已提交
2033

2034
	status = RTL_R32(tp, TBICSR);
2035 2036
	advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->base.autoneg = !!(status & TBINwEnable);
L
Linus Torvalds 已提交
2037

2038 2039 2040 2041 2042 2043 2044
	cmd->base.speed = SPEED_1000;
	cmd->base.duplex = DUPLEX_FULL; /* Always set */

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
2045 2046

	return 0;
L
Linus Torvalds 已提交
2047 2048
}

2049 2050
static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
					   struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2051 2052
{
	struct rtl8169_private *tp = netdev_priv(dev);
2053

2054 2055 2056
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);

	return 0;
L
Linus Torvalds 已提交
2057 2058
}

2059 2060
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2061 2062
{
	struct rtl8169_private *tp = netdev_priv(dev);
2063
	int rc;
L
Linus Torvalds 已提交
2064

2065
	rtl_lock_work(tp);
2066
	rc = tp->get_link_ksettings(dev, cmd);
2067
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2068

2069
	return rc;
L
Linus Torvalds 已提交
2070 2071
}

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	del_timer_sync(&tp->timer);

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
2093 2094 2095
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2096
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2097 2098 2099
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2100

2101
	rtl_lock_work(tp);
P
Peter Wu 已提交
2102 2103
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2104
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2105 2106
}

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2137
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2138
{
2139 2140 2141 2142 2143 2144
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2145 2146
}

2147
DECLARE_RTL_COND(rtl_counters_cond)
2148
{
2149
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
2150 2151
}

2152
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
2153
{
2154 2155
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
2156

2157 2158
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
2159
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2160 2161
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
2162

2163
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
2164 2165
}

2166
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
2167 2168 2169 2170 2171 2172 2173 2174
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

2175
	return rtl8169_do_counters(tp, CounterReset);
2176 2177
}

2178
static bool rtl8169_update_counters(struct rtl8169_private *tp)
2179
{
2180 2181 2182 2183
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
2184
	if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
2185
		return true;
2186

2187
	return rtl8169_do_counters(tp, CounterDump);
2188 2189
}

2190
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
2191
{
2192
	struct rtl8169_counters *counters = tp->counters;
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
2214
	if (rtl8169_reset_counters(tp))
2215 2216
		ret = true;

2217
	if (rtl8169_update_counters(tp))
2218 2219
		ret = true;

2220 2221 2222
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
2223 2224 2225
	tp->tc_offset.inited = true;

	return ret;
2226 2227
}

2228 2229 2230 2231
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2232
	struct device *d = tp_to_dev(tp);
2233
	struct rtl8169_counters *counters = tp->counters;
2234 2235 2236

	ASSERT_RTNL();

2237 2238 2239
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
2240
		rtl8169_update_counters(tp);
2241 2242

	pm_runtime_put_noidle(d);
2243

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2257 2258
}

2259 2260 2261 2262 2263 2264 2265 2266 2267
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2268 2269 2270 2271 2272 2273 2274
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

2382
	scale = &ci->scalev[RTL_R16(tp, CPlusCmd) & 3];
2383 2384

	/* read IntrMitigate and adjust according to scale */
2385
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2479
	RTL_W16(tp, IntrMitigate, swab16(w));
2480 2481

	tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
2482 2483
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2484 2485 2486 2487 2488 2489

	rtl_unlock_work(tp);

	return 0;
}

2490
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2491 2492 2493
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2494 2495
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2496 2497
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2498
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2499 2500
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2501
	.get_strings		= rtl8169_get_strings,
2502
	.get_sset_count		= rtl8169_get_sset_count,
2503
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2504
	.get_ts_info		= ethtool_op_get_ts_info,
2505
	.nway_reset		= rtl8169_nway_reset,
2506
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2507
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2508 2509
};

F
Francois Romieu 已提交
2510
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2511
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2512
{
2513 2514 2515 2516 2517
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2518
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2519 2520 2521
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2522
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2523
	 */
2524
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2525
		u32 mask;
F
Francois Romieu 已提交
2526
		u32 val;
L
Linus Torvalds 已提交
2527 2528
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2529 2530 2531 2532 2533
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2534 2535 2536 2537
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2538
		/* 8168G family. */
H
hayeswang 已提交
2539
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2540
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2541 2542 2543
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2544
		/* 8168F family. */
2545
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2546 2547 2548
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2549
		/* 8168E family. */
H
Hayes Wang 已提交
2550
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2551 2552 2553
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2554
		/* 8168D family. */
2555 2556
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2557

F
françois romieu 已提交
2558 2559 2560
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2561
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2562

2563
		/* 8168C family. */
F
Francois Romieu 已提交
2564
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2565
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2566
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2567 2568
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2569
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2570
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2571 2572 2573 2574 2575 2576 2577

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2578
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2579
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2580 2581
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2582 2583 2584 2585
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2586
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2587
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2588
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2589 2590
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2604 2605
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2606 2607
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2608 2609
	u32 reg;

2610
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2611
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2612 2613
		p++;
	tp->mac_version = p->mac_version;
2614 2615 2616 2617 2618

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2619 2620 2621 2622
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2623 2624 2625 2626 2627 2628 2629 2630
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2631
	}
L
Linus Torvalds 已提交
2632 2633 2634 2635
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2636
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2637 2638
}

F
Francois Romieu 已提交
2639 2640 2641 2642 2643
struct phy_reg {
	u16 reg;
	u16 val;
};

2644 2645
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2646 2647
{
	while (len-- > 0) {
2648
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2649 2650 2651 2652
		regs++;
	}
}

2653 2654 2655 2656
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2657
#define PHY_MDIO_CHG		0x40000000
2658 2659 2660 2661 2662 2663 2664 2665 2666
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2667 2668 2669 2670 2671 2672 2673 2674
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2675 2676 2677
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2678
{
2679
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2680
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2681 2682 2683 2684 2685 2686
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2728 2729
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2730
{
2731
	bool rc = false;
2732
	size_t index;
2733

2734 2735
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2736
		u32 regno = (action & 0x0fff0000) >> 16;
2737

2738 2739 2740 2741
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2742
		case PHY_MDIO_CHG:
2743 2744 2745 2746 2747 2748 2749 2750
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2751
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2752
					  "Out of range of firmware\n");
2753
				goto out;
2754 2755 2756
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2757
			if (index + 2 >= pa->size) {
2758
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2759
					  "Out of range of firmware\n");
2760
				goto out;
2761 2762 2763 2764 2765
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2766
			if (index + 1 + regno >= pa->size) {
2767
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2768
					  "Out of range of firmware\n");
2769
				goto out;
2770
			}
2771 2772
			break;

2773
		default:
2774
			netif_err(tp, ifup, tp->dev,
2775
				  "Invalid action 0x%08x\n", action);
2776
			goto out;
2777 2778
		}
	}
2779 2780 2781 2782
	rc = true;
out:
	return rc;
}
2783

2784 2785 2786 2787 2788 2789
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2790
		netif_err(tp, ifup, dev, "invalid firmware\n");
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2803
	struct mdio_ops org, *ops = &tp->mdio_ops;
2804 2805 2806 2807
	u32 predata, count;
	size_t index;

	predata = count = 0;
2808 2809
	org.write = ops->write;
	org.read = ops->read;
2810

2811 2812
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2813
		u32 data = action & 0x0000ffff;
2814 2815 2816 2817
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2818 2819

		switch(action & 0xf0000000) {
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2836 2837 2838 2839 2840 2841 2842 2843 2844
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2845 2846 2847 2848 2849 2850
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2851
		case PHY_WRITE:
2852 2853 2854 2855
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2856
			index += (count == data) ? 2 : 1;
2857
			break;
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2880 2881 2882 2883
		default:
			BUG();
		}
	}
2884 2885 2886

	ops->write = org.write;
	ops->read = org.read;
2887 2888
}

2889 2890
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2891 2892 2893 2894 2895
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2896 2897
}

2898
static void rtl_apply_firmware(struct rtl8169_private *tp)
2899
{
2900
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2901 2902

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2903
	if (!IS_ERR_OR_NULL(rtl_fw))
2904
		rtl_phy_write_fw(tp, rtl_fw);
2905 2906 2907 2908 2909 2910 2911 2912
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2913 2914
}

2915
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2916
{
2917
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2918 2919 2920 2921 2922
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2923

F
françois romieu 已提交
2924 2925 2926 2927 2928 2929 2930
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2931

F
françois romieu 已提交
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2978

2979
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2980 2981
}

2982
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2983
{
2984
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2985 2986 2987 2988 2989
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2990
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2991 2992
}

2993
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2994 2995 2996
{
	struct pci_dev *pdev = tp->pci_dev;

2997 2998
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2999 3000
		return;

3001 3002 3003
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
3004 3005
}

3006
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
3007
{
3008
	static const struct phy_reg phy_reg_init[] = {
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3048
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3049

3050
	rtl8169scd_hw_phy_config_quirk(tp);
3051 3052
}

3053
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
3054
{
3055
	static const struct phy_reg phy_reg_init[] = {
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3103
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3104 3105
}

3106
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
3107
{
3108
	static const struct phy_reg phy_reg_init[] = {
3109 3110 3111 3112
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3113 3114
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3115

3116
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3117 3118
}

3119
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3120
{
3121
	static const struct phy_reg phy_reg_init[] = {
3122 3123 3124 3125 3126
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3127
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3128 3129
}

3130
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3131
{
3132
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3133 3134 3135 3136 3137 3138 3139
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3140
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3141 3142
}

3143
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3144
{
3145
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3146 3147 3148 3149 3150
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3151 3152 3153
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3154

3155
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3156 3157
}

3158
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3159
{
3160
	static const struct phy_reg phy_reg_init[] = {
3161 3162
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3174 3175 3176 3177
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3178 3179
	};

3180
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3181

3182 3183 3184
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3185 3186
}

3187
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3188
{
3189
	static const struct phy_reg phy_reg_init[] = {
3190
		{ 0x1f, 0x0001 },
3191
		{ 0x12, 0x2300 },
3192 3193 3194 3195 3196 3197 3198
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3199 3200
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3201 3202 3203
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3204 3205 3206
		{ 0x1f, 0x0000 }
	};

3207
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3208

3209 3210 3211 3212
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3213 3214
}

3215
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3216
{
3217
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3229
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3230

3231 3232 3233 3234
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3235 3236
}

3237
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3238
{
3239
	rtl8168c_3_hw_phy_config(tp);
3240 3241
}

3242
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3243
{
3244
	static const struct phy_reg phy_reg_init_0[] = {
3245
		/* Channel Estimation */
F
Francois Romieu 已提交
3246
		{ 0x1f, 0x0001 },
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3258
		{ 0x1f, 0x0003 },
3259 3260 3261
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3262 3263 3264 3265
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3266
		 * Enhance line driver power
3267
		 */
F
Francois Romieu 已提交
3268
		{ 0x1f, 0x0002 },
3269 3270 3271
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3272 3273 3274 3275 3276 3277 3278 3279
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3280

F
Francois Romieu 已提交
3281
		{ 0x1f, 0x0000 },
3282
		{ 0x0d, 0xf880 }
3283 3284
	};

3285
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3286

3287 3288 3289 3290
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3291
	rtl_writephy(tp, 0x1f, 0x0002);
3292 3293
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3294

3295
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3296
		static const struct phy_reg phy_reg_init[] = {
3297 3298 3299 3300 3301 3302 3303 3304 3305
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3306
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3307

3308
		val = rtl_readphy(tp, 0x0d);
3309 3310

		if ((val & 0x00ff) != 0x006c) {
3311
			static const u32 set[] = {
3312 3313 3314 3315 3316
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3317
			rtl_writephy(tp, 0x1f, 0x0002);
3318 3319 3320

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3321
				rtl_writephy(tp, 0x0d, val | set[i]);
3322 3323
		}
	} else {
3324
		static const struct phy_reg phy_reg_init[] = {
3325 3326 3327 3328 3329 3330 3331
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3332
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3333 3334
	}

3335
	/* RSET couple improve */
3336 3337 3338
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3339

3340
	/* Fine tune PLL performance */
3341
	rtl_writephy(tp, 0x1f, 0x0002);
3342 3343
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3344

3345 3346
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3347 3348

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3349

3350
	rtl_writephy(tp, 0x1f, 0x0000);
3351 3352
}

3353
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3354
{
3355
	static const struct phy_reg phy_reg_init_0[] = {
3356
		/* Channel Estimation */
3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3375 3376
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3377
		 * Enhance line driver power
3378
		 */
3379 3380 3381 3382
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3383 3384 3385 3386 3387 3388 3389 3390
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3391 3392

		{ 0x1f, 0x0000 },
3393
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3394 3395
	};

3396
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3397

3398
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3399
		static const struct phy_reg phy_reg_init[] = {
3400 3401
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3402
			{ 0x1f, 0x0005 },
3403 3404 3405 3406 3407 3408 3409
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3410
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3411

3412
		val = rtl_readphy(tp, 0x0d);
3413
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3414
			static const u32 set[] = {
3415 3416 3417 3418 3419
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3420
			rtl_writephy(tp, 0x1f, 0x0002);
3421 3422 3423

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3424
				rtl_writephy(tp, 0x0d, val | set[i]);
3425 3426
		}
	} else {
3427
		static const struct phy_reg phy_reg_init[] = {
3428 3429
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3430
			{ 0x1f, 0x0005 },
3431 3432
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3433 3434
		};

3435
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3436 3437
	}

3438
	/* Fine tune PLL performance */
3439
	rtl_writephy(tp, 0x1f, 0x0002);
3440 3441
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3442

3443
	/* Switching regulator Slew rate */
3444 3445
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3446

3447 3448
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3449 3450

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3451

3452
	rtl_writephy(tp, 0x1f, 0x0000);
3453 3454
}

3455
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3456
{
3457
	static const struct phy_reg phy_reg_init[] = {
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3513
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3514 3515
}

F
françois romieu 已提交
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3532
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3562 3563
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3564 3565 3566 3567 3568
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3569
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3570 3571 3572 3573
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3574
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3575
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3576 3577 3578 3579

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3580
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3581
	rtl_writephy(tp, 0x1f, 0x0000);
3582
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3583 3584 3585

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3586
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3587 3588 3589 3590
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3591
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3592 3593
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3594
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3658
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3659 3660 3661 3662 3663 3664
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3665
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3666 3667
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3668
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3669 3670 3671 3672

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3673
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3674 3675 3676 3677 3678
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3679
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3680 3681 3682
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3683
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3684 3685
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3686
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3687 3688 3689
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3690
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3691 3692 3693 3694 3695
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3696
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3697 3698 3699 3700
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3701 3702
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3703
	rtl_writephy(tp, 0x1f, 0x0000);
3704 3705 3706
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3707

3708 3709
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3710 3711
}

3712 3713 3714 3715 3716
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3717
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3718 3719 3720 3721 3722
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3723
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3724
	rtl_writephy(tp, 0x1f, 0x0000);
3725
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3726 3727 3728 3729

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3730
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3731 3732 3733
	rtl_writephy(tp, 0x1f, 0x0000);
}

3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3775
	rtl8168f_hw_phy_config(tp);
3776 3777 3778 3779

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3780
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3781 3782 3783 3784 3785 3786 3787
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3788
	rtl8168f_hw_phy_config(tp);
3789 3790
}

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3836
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3837 3838 3839 3840 3841 3842 3843
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3844
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3845
	rtl_writephy(tp, 0x05, 0x8b5d);
3846
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3847
	rtl_writephy(tp, 0x05, 0x8a7c);
3848
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3849
	rtl_writephy(tp, 0x05, 0x8a7f);
3850
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3851
	rtl_writephy(tp, 0x05, 0x8a82);
3852
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3853
	rtl_writephy(tp, 0x05, 0x8a85);
3854
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3855
	rtl_writephy(tp, 0x05, 0x8a88);
3856
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3857 3858 3859 3860 3861
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3862
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3863 3864 3865
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3866
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3867 3868
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3869
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3870 3871 3872
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3873
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3874 3875 3876 3877 3878 3879 3880 3881 3882
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3883 3884
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3885 3886 3887
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3888 3889 3890 3891
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3892 3893 3894
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3895
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3896 3897
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3898
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3899
	}
H
Hayes Wang 已提交
3900

3901 3902 3903
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3904
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3905
	} else {
3906
		rtl_writephy(tp, 0x1f, 0x0c41);
3907
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3908
	}
H
Hayes Wang 已提交
3909

3910 3911
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3912
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3913

3914
	rtl_writephy(tp, 0x1f, 0x0bcc);
3915
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3916
	rtl_writephy(tp, 0x1f, 0x0a44);
3917
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3918 3919
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3920 3921
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3922

3923 3924
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3925
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3926

3927 3928 3929
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3930
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3931 3932

	rtl_writephy(tp, 0x1f, 0x0c42);
3933
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3934

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3946 3947 3948
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3949
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3950

3951
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3952 3953
}

H
hayeswang 已提交
3954 3955 3956 3957 3958
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3969
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3970
	rtl_writephy(tp, 0x13, 0x80a2);
3971
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3972
	rtl_writephy(tp, 0x13, 0x80a4);
3973
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3974
	rtl_writephy(tp, 0x13, 0x809c);
3975
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3976 3977 3978 3979 3980
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3981
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3982
	rtl_writephy(tp, 0x13, 0x80b4);
3983
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3984
	rtl_writephy(tp, 0x13, 0x80ac);
3985
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3986 3987 3988 3989 3990
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3991
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3992
	rtl_writephy(tp, 0x13, 0x8090);
3993
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3994
	rtl_writephy(tp, 0x13, 0x8092);
3995
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
4014
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4015
	rtl_writephy(tp, 0x13, 0x827b);
4016
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4017
	rtl_writephy(tp, 0x13, 0x827c);
4018
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4019
	rtl_writephy(tp, 0x13, 0x827d);
4020
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4021 4022 4023

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4024
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4025
	rtl_writephy(tp, 0x1f, 0x0a42);
4026
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4027 4028 4029 4030
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4031
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4032 4033 4034 4035
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
4036
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
4037 4038 4039 4040
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
4041
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4042
	rtl_writephy(tp, 0x13, 0x8047);
4043
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4044
	rtl_writephy(tp, 0x13, 0x804f);
4045
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4046
	rtl_writephy(tp, 0x13, 0x8057);
4047
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4048
	rtl_writephy(tp, 0x13, 0x805f);
4049
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4050
	rtl_writephy(tp, 0x13, 0x8067);
4051
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4052
	rtl_writephy(tp, 0x13, 0x806f);
4053
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4054 4055 4056 4057
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4058
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4059 4060 4061 4062 4063
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4064
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
4080
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
4081 4082 4083 4084 4085
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4086
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4087
	rtl_writephy(tp, 0x1f, 0x0a42);
4088
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4089 4090 4091 4092
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4093
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

4110
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
4111
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4131
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4132 4133 4134 4135 4136
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4137
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4138 4139 4140 4141

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4275
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4276
{
4277
	static const struct phy_reg phy_reg_init[] = {
4278 4279 4280 4281 4282 4283
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4284 4285 4286 4287
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4288

4289
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4290 4291
}

4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4309 4310 4311
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4312

4313
	rtl_apply_firmware(tp);
4314 4315 4316 4317

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4318 4319 4320
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4321 4322 4323
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4324 4325 4326 4327

	rtl_apply_firmware(tp);

	/* EEE setting */
4328
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4329 4330 4331 4332 4333 4334
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4345 4346 4347
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4348 4349 4350

	rtl_apply_firmware(tp);

4351
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4352 4353
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4354
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4355 4356
}

4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4368
		rtl8169s_hw_phy_config(tp);
4369 4370
		break;
	case RTL_GIGA_MAC_VER_04:
4371
		rtl8169sb_hw_phy_config(tp);
4372
		break;
4373
	case RTL_GIGA_MAC_VER_05:
4374
		rtl8169scd_hw_phy_config(tp);
4375
		break;
4376
	case RTL_GIGA_MAC_VER_06:
4377
		rtl8169sce_hw_phy_config(tp);
4378
		break;
4379 4380 4381
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4382
		rtl8102e_hw_phy_config(tp);
4383
		break;
4384
	case RTL_GIGA_MAC_VER_11:
4385
		rtl8168bb_hw_phy_config(tp);
4386 4387
		break;
	case RTL_GIGA_MAC_VER_12:
4388
		rtl8168bef_hw_phy_config(tp);
4389 4390
		break;
	case RTL_GIGA_MAC_VER_17:
4391
		rtl8168bef_hw_phy_config(tp);
4392
		break;
F
Francois Romieu 已提交
4393
	case RTL_GIGA_MAC_VER_18:
4394
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4395 4396
		break;
	case RTL_GIGA_MAC_VER_19:
4397
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4398
		break;
4399
	case RTL_GIGA_MAC_VER_20:
4400
		rtl8168c_2_hw_phy_config(tp);
4401
		break;
F
Francois Romieu 已提交
4402
	case RTL_GIGA_MAC_VER_21:
4403
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4404
		break;
4405
	case RTL_GIGA_MAC_VER_22:
4406
		rtl8168c_4_hw_phy_config(tp);
4407
		break;
F
Francois Romieu 已提交
4408
	case RTL_GIGA_MAC_VER_23:
4409
	case RTL_GIGA_MAC_VER_24:
4410
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4411
		break;
F
Francois Romieu 已提交
4412
	case RTL_GIGA_MAC_VER_25:
4413
		rtl8168d_1_hw_phy_config(tp);
4414 4415
		break;
	case RTL_GIGA_MAC_VER_26:
4416
		rtl8168d_2_hw_phy_config(tp);
4417 4418
		break;
	case RTL_GIGA_MAC_VER_27:
4419
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4420
		break;
F
françois romieu 已提交
4421 4422 4423
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4424 4425 4426 4427
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4428 4429 4430
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4431 4432
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4433 4434 4435 4436
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4437
		break;
4438 4439 4440 4441 4442 4443
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4444

4445 4446 4447 4448
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4449 4450 4451 4452
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4453 4454 4455 4456
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4457 4458 4459
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4460
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4461
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4462
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4463 4464
		rtl8168g_2_hw_phy_config(tp);
		break;
4465 4466 4467 4468 4469 4470 4471 4472
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4473

C
Chun-Hao Lin 已提交
4474 4475 4476 4477 4478 4479 4480 4481
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4482
	case RTL_GIGA_MAC_VER_41:
4483 4484 4485 4486 4487
	default:
		break;
	}
}

4488
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4489 4490 4491 4492
{
	struct timer_list *timer = &tp->timer;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4493
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4494

4495
	if (tp->phy_reset_pending(tp)) {
4496
		/*
L
Linus Torvalds 已提交
4497 4498 4499 4500 4501 4502 4503
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

4504
	if (tp->link_ok(tp))
4505
		return;
L
Linus Torvalds 已提交
4506

4507
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4508

4509
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4510 4511 4512

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4513 4514 4515 4516 4517 4518 4519 4520
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4521
static void rtl8169_phy_timer(struct timer_list *t)
4522
{
4523
	struct rtl8169_private *tp = from_timer(tp, t, timer);
4524

4525
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4526 4527
}

4528 4529 4530 4531 4532
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4533 4534 4535
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4536
	tp->phy_reset_enable(tp);
4537
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4538 4539
}

4540 4541 4542
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4543
	    (RTL_R8(tp, PHYstatus) & TBI_Enable);
4544 4545
}

4546 4547
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4548
	rtl_hw_phy_config(dev);
4549

4550 4551
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4552
		RTL_W8(tp, 0x82, 0x01);
4553
	}
4554

4555 4556 4557 4558
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4559

4560
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4561
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4562
		RTL_W8(tp, 0x82, 0x01);
4563
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4564
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4565 4566
	}

4567 4568
	rtl8169_phy_reset(dev, tp);

4569
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4570 4571 4572 4573 4574
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4575

4576
	if (rtl_tbi_enabled(tp))
4577
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4578 4579
}

4580 4581
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4582
	rtl_lock_work(tp);
4583

4584
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4585

4586 4587
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4588

4589 4590
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4591

4592 4593
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4594

4595
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4596

4597
	rtl_unlock_work(tp);
4598 4599 4600 4601 4602
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4603
	struct device *d = tp_to_dev(tp);
4604
	int ret;
4605

4606 4607 4608
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4609

4610 4611 4612 4613 4614 4615
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4616 4617 4618 4619

	return 0;
}

4620 4621 4622 4623 4624
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4625 4626
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4627

F
Francois Romieu 已提交
4628 4629
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4630
{
4631 4632 4633 4634 4635 4636
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4637
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4638 4639 4640
		return 0;

	case SIOCSMIIREG:
4641
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4642 4643 4644 4645 4646
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4647 4648 4649 4650 4651
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

B
Bill Pemberton 已提交
4652
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4653 4654 4655 4656 4657 4658 4659 4660
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4661
	case RTL_GIGA_MAC_VER_28:
4662
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4663 4664 4665
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4666 4667
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4668
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4669
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4670
	case RTL_GIGA_MAC_VER_44:
4671 4672 4673 4674
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4675 4676 4677
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4678 4679 4680
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4681 4682 4683 4684 4685 4686 4687
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4712 4713 4714
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4715 4716
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4717 4718 4719 4720 4721
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4722
	case RTL_GIGA_MAC_VER_37:
4723
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4724
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4725 4726
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4727
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4728
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4729
	case RTL_GIGA_MAC_VER_44:
4730 4731 4732 4733
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4734 4735 4736
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4737
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4750
	rtl_speed_down(tp);
4751 4752 4753 4754 4755
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
4770
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4771 4772 4773
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4774 4775 4776 4777 4778 4779 4780 4781 4782 4783

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
4784
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
H
Hayes Wang 已提交
4785 4786
		break;
	}
F
françois romieu 已提交
4787 4788 4789 4790 4791
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4792 4793 4794 4795 4796 4797 4798 4799 4800

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4801 4802
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4803
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4804
		break;
H
Hayes Wang 已提交
4805
	default:
4806
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
H
Hayes Wang 已提交
4807 4808
		break;
	}
F
françois romieu 已提交
4809 4810 4811 4812 4813
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4835 4836 4837 4838 4839 4840
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4841 4842 4843
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4844 4845
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4869 4870 4871 4872
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4873
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4874 4875
		return;

F
Francois Romieu 已提交
4876 4877
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
4878
	    (RTL_R16(tp, CPlusCmd) & ASF)) {
F
françois romieu 已提交
4879 4880 4881
		return;
	}

H
hayeswang 已提交
4882 4883
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4884
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4885

4886
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4887 4888 4889 4890 4891 4892 4893
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4894 4895
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4896
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4897 4898
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4899
	case RTL_GIGA_MAC_VER_44:
4900 4901
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4902 4903
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4904
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4905
		break;
4906 4907
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4908
	case RTL_GIGA_MAC_VER_49:
4909
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4910
			     0xfc000000, ERIAR_EXGMAC);
4911
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4912
		break;
F
françois romieu 已提交
4913 4914 4915 4916 4917 4918 4919 4920
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4921 4922
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4923
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4924 4925
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4926
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4927
		break;
4928
	case RTL_GIGA_MAC_VER_44:
4929 4930
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4931 4932
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4933
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4934
		break;
4935 4936
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4937
	case RTL_GIGA_MAC_VER_49:
4938
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4939
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4940 4941
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4942 4943 4944 4945 4946
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
4947 4948
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
4949 4950 4951 4952 4953 4954 4955
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4956
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
4957 4958 4959 4960
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4961
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
4962 4963
}

B
Bill Pemberton 已提交
4964
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
4965 4966 4967 4968 4969 4970 4971 4972 4973
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
4974 4975
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
4976
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
4977
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
4978
	case RTL_GIGA_MAC_VER_43:
4979 4980
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
4998
	case RTL_GIGA_MAC_VER_28:
4999
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
5000 5001
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
5002
	case RTL_GIGA_MAC_VER_34:
5003 5004
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5005
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
5006 5007
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5008
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5009
	case RTL_GIGA_MAC_VER_44:
5010 5011
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
5012 5013 5014
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
5043
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
5044 5045 5046 5047 5048 5049 5050 5051
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
5052
	case RTL_GIGA_MAC_VER_34:
5053
	case RTL_GIGA_MAC_VER_35:
5054
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
5055
		break;
5056 5057
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5058
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5059
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5060
	case RTL_GIGA_MAC_VER_44:
5061 5062 5063 5064
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5065 5066 5067
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
5068
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
5069
		break;
5070
	default:
5071
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
5072 5073 5074 5075
		break;
	}
}

5076 5077
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
5078
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
5079 5080
}

F
Francois Romieu 已提交
5081 5082
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
5083
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5084
	rtl_generic_op(tp, tp->jumbo_ops.enable);
5085
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5086 5087 5088 5089
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
5090
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5091
	rtl_generic_op(tp, tp->jumbo_ops.disable);
5092
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5093 5094 5095 5096
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
5097 5098
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
5099
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5100 5101 5102 5103
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
5104 5105
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
5106
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5107 5108 5109 5110
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
5111
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
5112 5113 5114 5115
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
5116
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
5117 5118 5119 5120
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
5121 5122 5123
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
5124
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5125 5126 5127 5128
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
5129 5130 5131
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
5132
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5133 5134 5135 5136
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
5137
	rtl_tx_performance_tweak(tp,
5138
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5139 5140 5141 5142
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
5143
	rtl_tx_performance_tweak(tp,
5144
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5145 5146 5147 5148 5149 5150
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

5151
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
5152 5153 5154 5155 5156 5157
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

5158
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
5159 5160
}

B
Bill Pemberton 已提交
5161
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
5204 5205
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5206
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5207
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5208
	case RTL_GIGA_MAC_VER_44:
5209 5210 5211 5212
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5213 5214 5215
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
5216 5217 5218 5219 5220 5221 5222
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

5223 5224
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
5225
	return RTL_R8(tp, ChipCmd) & CmdReset;
5226 5227
}

5228 5229
static void rtl_hw_reset(struct rtl8169_private *tp)
{
5230
	RTL_W8(tp, ChipCmd, CmdReset);
5231

5232
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
5233 5234
}

5235
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5236
{
5237 5238 5239
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
5240

5241 5242 5243
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
5244

5245 5246 5247
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
5248

H
Heiner Kallweit 已提交
5249
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
5250 5251 5252
	if (rc < 0)
		goto err_free;

5253 5254 5255 5256
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

5257 5258 5259 5260
	tp->rtl_fw = rtl_fw;
out:
	return;

5261 5262
err_release_firmware:
	release_firmware(rtl_fw->fw);
5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
5277 5278
}

5279 5280
static void rtl_rx_close(struct rtl8169_private *tp)
{
5281
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
5282 5283
}

5284 5285
DECLARE_RTL_COND(rtl_npq_cond)
{
5286
	return RTL_R8(tp, TxPoll) & NPQ;
5287 5288 5289 5290
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
5291
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
5292 5293
}

F
françois romieu 已提交
5294
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5295 5296
{
	/* Disable interrupts */
F
françois romieu 已提交
5297
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5298

5299 5300
	rtl_rx_close(tp);

5301
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
5302 5303
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
5304
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5305
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
5318 5319 5320 5321
		   tp->mac_version == RTL_GIGA_MAC_VER_48 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_49 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_50 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_51) {
5322
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5323
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5324
	} else {
5325
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
5326
		udelay(100);
F
françois romieu 已提交
5327 5328
	}

5329
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5330 5331
}

5332
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5333 5334
{
	/* Set DMA burst size and Interframe Gap Time */
5335
	RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
5336 5337 5338
		(InterFrameGap << TxInterFrameGapShift));
}

5339
static void rtl_hw_start(struct  rtl8169_private *tp)
L
Linus Torvalds 已提交
5340
{
5341
	tp->hw_start(tp);
5342
	rtl_irq_enable_all(tp);
5343 5344
}

5345
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
5346 5347 5348 5349 5350 5351
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
5352 5353 5354 5355
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5356 5357
}

5358
static u16 rtl_rw_cpluscmd(struct rtl8169_private *tp)
5359 5360 5361
{
	u16 cmd;

5362 5363
	cmd = RTL_R16(tp, CPlusCmd);
	RTL_W16(tp, CPlusCmd, cmd);
5364 5365 5366
	return cmd;
}

5367
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
5368 5369
{
	/* Low hurts. Let's disable the filtering. */
5370
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
5371 5372
}

5373
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
5374
{
5375
	static const struct rtl_cfg2_info {
5376 5377 5378 5379 5380 5381 5382 5383
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5384 5385
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5386 5387 5388
	unsigned int i;
	u32 clk;

5389
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
5390
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5391
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
5392
			RTL_W32(tp, 0x7c, p->val);
5393 5394 5395 5396 5397
			break;
		}
	}
}

5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

5432
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5433 5434 5435 5436 5437 5438 5439 5440

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5441 5442 5443
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5444 5445
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
5446

5447
	RTL_W32(tp, RxConfig, tmp);
5448 5449
}

5450
static void rtl_hw_start_8169(struct rtl8169_private *tp)
5451
{
5452
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
5453
		RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) | PCIMulRW);
5454
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5455 5456
	}

5457
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5458 5459 5460 5461
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5462
		RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5463

5464 5465
	rtl_init_rxcfg(tp);

5466
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5467

5468
	rtl_set_rx_max_size(tp);
L
Linus Torvalds 已提交
5469

F
Francois Romieu 已提交
5470 5471 5472 5473
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5474
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
5475

5476
	tp->cp_cmd |= rtl_rw_cpluscmd(tp) | PCIMulRW;
L
Linus Torvalds 已提交
5477

F
Francois Romieu 已提交
5478 5479
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5480
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5481
			"Bit-3 and bit-14 MUST be 1\n");
5482
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5483 5484
	}

5485
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5486

5487
	rtl8169_set_magic_reg(tp, tp->mac_version);
5488

L
Linus Torvalds 已提交
5489 5490 5491 5492
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
5493
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5494

5495
	rtl_set_rx_tx_desc_registers(tp);
5496

F
Francois Romieu 已提交
5497 5498 5499 5500
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5501
		RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5502 5503 5504
		rtl_set_rx_tx_config_registers(tp);
	}

5505
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5506 5507

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5508
	RTL_R8(tp, IntrMask);
L
Linus Torvalds 已提交
5509

5510
	RTL_W32(tp, RxMissed, 0);
L
Linus Torvalds 已提交
5511

5512
	rtl_set_rx_mode(tp->dev);
L
Linus Torvalds 已提交
5513 5514

	/* no early-rx interrupts */
5515
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5516
}
L
Linus Torvalds 已提交
5517

5518 5519 5520
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5521
		tp->csi_ops.write(tp, addr, value);
5522 5523 5524 5525
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5526
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5527 5528 5529
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5530 5531 5532
{
	u32 csi;

5533 5534 5535 5536 5537 5538 5539
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5540 5541
}

5542
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5543
{
5544
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5545 5546
}

5547 5548
DECLARE_RTL_COND(rtl_csiar_cond)
{
5549
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
5550 5551
}

5552
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5553
{
5554 5555
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5556 5557
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5558
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5559 5560
}

5561
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5562
{
5563
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
5564 5565
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5566
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5567
		RTL_R32(tp, CSIDR) : ~0;
5568 5569
}

5570
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5571
{
5572 5573
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5574 5575 5576
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5577
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5578 5579
}

5580
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5581
{
5582
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
5583 5584
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5585
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5586
		RTL_R32(tp, CSIDR) : ~0;
5587 5588
}

H
hayeswang 已提交
5589 5590
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
5591 5592
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
H
hayeswang 已提交
5593 5594 5595 5596 5597 5598 5599 5600
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
5601
	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
H
hayeswang 已提交
5602 5603 5604
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5605
		RTL_R32(tp, CSIDR) : ~0;
H
hayeswang 已提交
5606 5607
}

B
Bill Pemberton 已提交
5608
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5631
	case RTL_GIGA_MAC_VER_37:
5632
	case RTL_GIGA_MAC_VER_38:
5633 5634 5635 5636
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5637 5638 5639 5640 5641
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5642 5643 5644 5645 5646
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5647 5648 5649 5650 5651 5652 5653 5654
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5655 5656
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5657 5658 5659 5660
{
	u16 w;

	while (len-- > 0) {
5661 5662
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5663 5664 5665 5666
		e++;
	}
}

5667
static void rtl_disable_clock_request(struct rtl8169_private *tp)
5668
{
5669
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
5670
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5671 5672
}

5673
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
5674
{
5675
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
5676
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5677 5678
}

H
hayeswang 已提交
5679 5680 5681 5682
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

5683
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
5684 5685 5686 5687 5688 5689

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

5690
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
5691 5692
}

5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5704
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5705
{
5706
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5707

5708
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5709

5710
	if (tp->dev->mtu <= ETH_DATA_LEN) {
5711
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
5712 5713
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5714 5715
}

5716
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5717
{
5718
	rtl_hw_start_8168bb(tp);
5719

5720
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5721

5722
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
5723 5724
}

5725
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5726
{
5727
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
5728

5729
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5730

5731
	if (tp->dev->mtu <= ETH_DATA_LEN)
5732
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5733

5734
	rtl_disable_clock_request(tp);
5735

5736
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5737 5738
}

5739
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5740
{
5741
	static const struct ephy_info e_info_8168cp[] = {
5742 5743 5744 5745 5746 5747 5748
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5749
	rtl_csi_access_enable_2(tp);
5750

5751
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5752

5753
	__rtl_hw_start_8168cp(tp);
5754 5755
}

5756
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5757
{
5758
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5759

5760
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
5761

5762
	if (tp->dev->mtu <= ETH_DATA_LEN)
5763
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5764

5765
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
F
Francois Romieu 已提交
5766 5767
}

5768
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5769
{
5770
	rtl_csi_access_enable_2(tp);
5771

5772
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5773 5774

	/* Magic. */
5775
	RTL_W8(tp, DBG_REG, 0x20);
5776

5777
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5778

5779
	if (tp->dev->mtu <= ETH_DATA_LEN)
5780
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5781

5782
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5783 5784
}

5785
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5786
{
5787
	static const struct ephy_info e_info_8168c_1[] = {
5788 5789 5790 5791 5792
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5793
	rtl_csi_access_enable_2(tp);
5794

5795
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5796

5797
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5798

5799
	__rtl_hw_start_8168cp(tp);
5800 5801
}

5802
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5803
{
5804
	static const struct ephy_info e_info_8168c_2[] = {
5805 5806 5807 5808
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5809
	rtl_csi_access_enable_2(tp);
5810

5811
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5812

5813
	__rtl_hw_start_8168cp(tp);
5814 5815
}

5816
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5817
{
5818
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5819 5820
}

5821
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5822
{
5823
	rtl_csi_access_enable_2(tp);
5824

5825
	__rtl_hw_start_8168cp(tp);
5826 5827
}

5828
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5829
{
5830
	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5831

5832
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
5833

5834
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5835

5836
	if (tp->dev->mtu <= ETH_DATA_LEN)
5837
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5838

5839
	RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
F
Francois Romieu 已提交
5840 5841
}

5842
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5843
{
5844
	rtl_csi_access_enable_1(tp);
5845

5846
	if (tp->dev->mtu <= ETH_DATA_LEN)
5847
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5848

5849
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5850

5851
	rtl_disable_clock_request(tp);
5852 5853
}

5854
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5855 5856
{
	static const struct ephy_info e_info_8168d_4[] = {
5857 5858 5859
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
5860 5861
	};

5862
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5863

5864
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
5865

5866
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
5867

5868
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
5869

5870
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
5871 5872
}

5873
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5874
{
H
Hayes Wang 已提交
5875
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5891
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5892

5893
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5894

5895
	if (tp->dev->mtu <= ETH_DATA_LEN)
5896
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5897

5898
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5899

5900
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5901 5902

	/* Reset tx FIFO pointer */
5903 5904
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5905

5906
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5907 5908
}

5909
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5910 5911 5912 5913 5914 5915
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5916
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5917

5918
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5919

5920
	if (tp->dev->mtu <= ETH_DATA_LEN)
5921
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5922

5923 5924 5925 5926 5927 5928
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5929 5930
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5931

5932
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5933

5934
	rtl_disable_clock_request(tp);
5935

5936 5937
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5938 5939

	/* Adjust EEE LED frequency */
5940
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5941

5942 5943 5944
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
Hayes Wang 已提交
5945 5946
}

5947
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5948
{
5949
	rtl_csi_access_enable_2(tp);
5950

5951
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5952

5953 5954 5955 5956
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5957 5958 5959 5960
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5961 5962
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5963

5964
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5965

5966
	rtl_disable_clock_request(tp);
5967

5968 5969 5970 5971 5972
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5973 5974
}

5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5986
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5987

5988
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5989 5990

	/* Adjust EEE LED frequency */
5991
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5992 5993
}

5994 5995 5996 5997 5998 5999 6000 6001 6002 6003
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
6004
	rtl_pcie_state_l2l3_enable(tp, false);
6005

6006
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
6007

6008
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
6009 6010
}

6011
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6012
{
6013
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6014

H
Hayes Wang 已提交
6015 6016 6017 6018 6019 6020 6021
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

6022
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
6023

6024 6025
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6026
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
6027

6028 6029
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
6030 6031 6032 6033 6034

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6035
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
6036

6037 6038
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
6039 6040

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6041 6042
}

6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
6055 6056
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
6057 6058 6059
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
6060 6061 6062 6063 6064 6065 6066 6067 6068
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

6069
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6070 6071

	/* disable aspm and clock request before access ephy */
6072 6073
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
6074 6075 6076
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
6077 6078 6079 6080 6081 6082 6083 6084 6085 6086
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

6087
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6088 6089

	/* disable aspm and clock request before access ephy */
6090 6091
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
6092 6093 6094
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

6095 6096
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
6097
	int rg_saw_cnt;
6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
6109 6110
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
6111 6112
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

6113
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6114 6115 6116 6117 6118 6119 6120 6121

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

6122
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6123

6124 6125
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6126

6127
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
6128

6129
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
6130 6131 6132

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

6133 6134
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
6135 6136 6137 6138 6139

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6140
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
6141

6142 6143
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
6144

6145
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
6146

6147
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
6148 6149 6150 6151

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
6152
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
6153 6154 6155 6156 6157 6158 6159
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
6160
		data &= ~0x0fff;
6161 6162 6163 6164 6165
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
6166 6167
	data &= ~0xf0;
	data |= 0x70;
6168 6169 6170
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
6171 6172
	data &= ~0x6000;
	data |= 0x8008;
6173 6174 6175
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
6176
	data &= ~0x01ff;
6177 6178 6179 6180
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
6181
	data &= ~0x0fff;
6182 6183 6184 6185 6186 6187 6188 6189 6190
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
6191 6192
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
6193 6194
	rtl8168ep_stop_cmac(tp);

6195
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
C
Chun-Hao Lin 已提交
6196 6197 6198 6199 6200 6201 6202 6203

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

6204
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
6205 6206 6207 6208 6209 6210 6211 6212

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

6213 6214
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
6215 6216 6217 6218 6219

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
6220
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
6221 6222 6223

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

6224
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
6240 6241
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
6256 6257
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6258 6259 6260 6261
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

6262 6263
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
6277 6278
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
C
Chun-Hao Lin 已提交
6279 6280 6281 6282
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

6283 6284
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

6300
static void rtl_hw_start_8168(struct rtl8169_private *tp)
6301
{
6302
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
6303

6304
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
6305

6306
	rtl_set_rx_max_size(tp);
6307

6308
	tp->cp_cmd |= RTL_R16(tp, CPlusCmd) | PktCntrDisable | INTT_1;
6309

6310
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
6311

6312
	RTL_W16(tp, IntrMitigate, 0x5151);
6313

6314
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
6315
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
6316 6317
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
6318 6319
	}

6320
	rtl_set_rx_tx_desc_registers(tp);
6321

H
hayeswang 已提交
6322
	rtl_set_rx_tx_config_registers(tp);
6323

6324
	RTL_R8(tp, IntrMask);
6325

6326 6327
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
6328
		rtl_hw_start_8168bb(tp);
6329
		break;
6330 6331 6332

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
6333
		rtl_hw_start_8168bef(tp);
6334
		break;
6335 6336

	case RTL_GIGA_MAC_VER_18:
6337
		rtl_hw_start_8168cp_1(tp);
6338
		break;
6339 6340

	case RTL_GIGA_MAC_VER_19:
6341
		rtl_hw_start_8168c_1(tp);
6342
		break;
6343 6344

	case RTL_GIGA_MAC_VER_20:
6345
		rtl_hw_start_8168c_2(tp);
6346
		break;
6347

F
Francois Romieu 已提交
6348
	case RTL_GIGA_MAC_VER_21:
6349
		rtl_hw_start_8168c_3(tp);
6350
		break;
F
Francois Romieu 已提交
6351

6352
	case RTL_GIGA_MAC_VER_22:
6353
		rtl_hw_start_8168c_4(tp);
6354
		break;
6355

F
Francois Romieu 已提交
6356
	case RTL_GIGA_MAC_VER_23:
6357
		rtl_hw_start_8168cp_2(tp);
6358
		break;
F
Francois Romieu 已提交
6359

6360
	case RTL_GIGA_MAC_VER_24:
6361
		rtl_hw_start_8168cp_3(tp);
6362
		break;
6363

F
Francois Romieu 已提交
6364
	case RTL_GIGA_MAC_VER_25:
6365 6366
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
6367
		rtl_hw_start_8168d(tp);
6368
		break;
F
Francois Romieu 已提交
6369

F
françois romieu 已提交
6370
	case RTL_GIGA_MAC_VER_28:
6371
		rtl_hw_start_8168d_4(tp);
6372
		break;
F
Francois Romieu 已提交
6373

6374
	case RTL_GIGA_MAC_VER_31:
6375
		rtl_hw_start_8168dp(tp);
6376 6377
		break;

H
hayeswang 已提交
6378 6379
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
6380
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
6381 6382
		break;
	case RTL_GIGA_MAC_VER_34:
6383
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
6384
		break;
F
françois romieu 已提交
6385

6386 6387
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
6388
		rtl_hw_start_8168f_1(tp);
6389 6390
		break;

6391 6392 6393 6394
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
6395 6396 6397 6398
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
6399 6400 6401
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
6402

H
hayeswang 已提交
6403 6404 6405 6406
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

6407 6408 6409 6410 6411
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6424 6425
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6426
		       tp->dev->name, tp->mac_version);
6427
		break;
6428
	}
6429

6430
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
H
hayeswang 已提交
6431

6432
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
6433

6434
	rtl_set_rx_mode(tp->dev);
6435

6436
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
6437
}
L
Linus Torvalds 已提交
6438

6439 6440 6441 6442
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
6443
	Force_rxflow_en | \
6444 6445 6446 6447
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
6448
	Mac_dbgo_sel)
6449

6450
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6451
{
6452
	static const struct ephy_info e_info_8102e_1[] = {
6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6464
	rtl_csi_access_enable_2(tp);
6465

6466
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
6467

6468
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6469

6470
	RTL_W8(tp, Config1,
6471
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6472
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6473

6474
	cfg1 = RTL_R8(tp, Config1);
6475
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6476
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
6477

6478
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6479 6480
}

6481
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6482
{
6483
	rtl_csi_access_enable_2(tp);
6484

6485
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6486

6487 6488
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
6489 6490
}

6491
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6492
{
6493
	rtl_hw_start_8102e_2(tp);
6494

6495
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6496 6497
}

6498
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6511
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6512
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6513

F
Francois Romieu 已提交
6514
	/* Disable Early Tally Counter */
6515
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
6516

6517 6518
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
6519

6520
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6521 6522

	rtl_pcie_state_l2l3_enable(tp, false);
6523 6524
}

6525
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6526
{
6527
	rtl_hw_start_8105e_1(tp);
6528
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6529 6530
}

6531 6532 6533 6534 6535 6536 6537 6538 6539 6540
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6541
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
6542

6543 6544
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6545

6546
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6547

6548
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
6549

6550 6551
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6552 6553
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6554 6555
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6556
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6557 6558

	rtl_pcie_state_l2l3_enable(tp, false);
6559 6560
}

H
Hayes Wang 已提交
6561 6562 6563
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6564
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
6565

6566 6567 6568
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6569 6570

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6571 6572
}

6573
static void rtl_hw_start_8101(struct rtl8169_private *tp)
6574
{
6575 6576
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6577

F
Francois Romieu 已提交
6578
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6579
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6580
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
6581
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6582

6583
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
6584

6585
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
6586

6587
	rtl_set_rx_max_size(tp);
H
hayeswang 已提交
6588 6589

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
6590
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
6591

6592
	rtl_set_rx_tx_desc_registers(tp);
H
hayeswang 已提交
6593 6594 6595

	rtl_set_rx_tx_config_registers(tp);

6596 6597
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6598
		rtl_hw_start_8102e_1(tp);
6599 6600 6601
		break;

	case RTL_GIGA_MAC_VER_08:
6602
		rtl_hw_start_8102e_3(tp);
6603 6604 6605
		break;

	case RTL_GIGA_MAC_VER_09:
6606
		rtl_hw_start_8102e_2(tp);
6607
		break;
6608 6609

	case RTL_GIGA_MAC_VER_29:
6610
		rtl_hw_start_8105e_1(tp);
6611 6612
		break;
	case RTL_GIGA_MAC_VER_30:
6613
		rtl_hw_start_8105e_2(tp);
6614
		break;
6615 6616 6617 6618

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6619 6620 6621 6622

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6623 6624 6625
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6626 6627 6628 6629
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6630 6631
	}

6632
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
6633

6634
	RTL_W16(tp, IntrMitigate, 0x0000);
6635

6636
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
6637

6638
	rtl_set_rx_mode(tp->dev);
6639

6640
	RTL_R8(tp, IntrMask);
H
hayeswang 已提交
6641

6642
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6643 6644 6645 6646
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6647 6648 6649 6650 6651 6652 6653
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6654
	dev->mtu = new_mtu;
6655 6656
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6657
	return 0;
L
Linus Torvalds 已提交
6658 6659 6660 6661
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6662
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6663 6664 6665
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6666 6667
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6668
{
6669 6670
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
6671

E
Eric Dumazet 已提交
6672 6673
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6674 6675 6676
	rtl8169_make_unusable_by_asic(desc);
}

6677
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
6678 6679 6680
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6681 6682 6683
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

6684
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
6685 6686
}

E
Eric Dumazet 已提交
6687 6688 6689 6690 6691
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6692 6693
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6694
{
E
Eric Dumazet 已提交
6695
	void *data;
L
Linus Torvalds 已提交
6696
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
6697
	struct device *d = tp_to_dev(tp);
6698
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
6699

6700
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6701 6702
	if (!data)
		return NULL;
6703

E
Eric Dumazet 已提交
6704 6705
	if (rtl8169_align(data) != data) {
		kfree(data);
6706
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6707 6708 6709
		if (!data)
			return NULL;
	}
6710

6711
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
6712
				 DMA_FROM_DEVICE);
6713 6714 6715
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6716
		goto err_out;
6717
	}
L
Linus Torvalds 已提交
6718

6719 6720
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
6721
	return data;
6722 6723 6724 6725

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6726 6727 6728 6729
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6730
	unsigned int i;
L
Linus Torvalds 已提交
6731 6732

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6733 6734
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6735 6736 6737 6738 6739
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6740
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6741
{
S
Stanislaw Gruszka 已提交
6742 6743
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6744

S
Stanislaw Gruszka 已提交
6745 6746 6747
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6748

S
Stanislaw Gruszka 已提交
6749 6750
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6751

S
Stanislaw Gruszka 已提交
6752
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6753 6754
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6755
			goto err_out;
E
Eric Dumazet 已提交
6756 6757
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6758 6759
	}

S
Stanislaw Gruszka 已提交
6760 6761 6762 6763 6764 6765
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6766 6767
}

6768
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6769 6770 6771
{
	rtl8169_init_ring_indexes(tp);

6772 6773
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
6774

S
Stanislaw Gruszka 已提交
6775
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6776 6777
}

6778
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6779 6780 6781 6782
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6783 6784
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6785 6786 6787 6788 6789 6790
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6791 6792
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6793 6794 6795
{
	unsigned int i;

6796 6797
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6798 6799 6800 6801 6802 6803
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6804
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6805 6806
					     tp->TxDescArray + entry);
			if (skb) {
6807
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6808 6809 6810 6811
				tx_skb->skb = NULL;
			}
		}
	}
6812 6813 6814 6815 6816
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6817 6818 6819
	tp->cur_tx = tp->dirty_tx = 0;
}

6820
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6821
{
D
David Howells 已提交
6822
	struct net_device *dev = tp->dev;
6823
	int i;
L
Linus Torvalds 已提交
6824

6825 6826 6827
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6828

6829 6830
	rtl8169_hw_reset(tp);

6831
	for (i = 0; i < NUM_RX_DESC; i++)
6832
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6833

L
Linus Torvalds 已提交
6834
	rtl8169_tx_clear(tp);
6835
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6836

6837
	napi_enable(&tp->napi);
6838
	rtl_hw_start(tp);
6839
	netif_wake_queue(dev);
6840
	rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
6841 6842 6843 6844
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6845 6846 6847
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6848 6849 6850
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6851
			      u32 *opts)
L
Linus Torvalds 已提交
6852 6853 6854
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6855
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6856
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6857 6858 6859

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6860
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6861 6862 6863 6864 6865 6866 6867
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6868
		len = skb_frag_size(frag);
6869
		addr = skb_frag_address(frag);
6870
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6871 6872 6873 6874
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6875
			goto err_out;
6876
		}
L
Linus Torvalds 已提交
6877

F
Francois Romieu 已提交
6878
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6879 6880
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6881 6882

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6883
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6895 6896 6897 6898

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6899 6900
}

6901 6902 6903 6904 6905
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6931
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6943
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
6982 6983
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6984
{
6985 6986
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6987 6988
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
7007
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
7008 7009 7010
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
7035
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
7036
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
7037
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
7038
		u8 ip_protocol;
L
Linus Torvalds 已提交
7039

7040
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7041
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
7042

H
hayeswang 已提交
7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
7070 7071
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
7072 7073

		opts[1] |= transport_offset << TCPHO_SHIFT;
7074 7075
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7076
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
7077
	}
H
hayeswang 已提交
7078

7079
	return true;
L
Linus Torvalds 已提交
7080 7081
}

7082 7083
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
7084 7085
{
	struct rtl8169_private *tp = netdev_priv(dev);
7086
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
7087
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
7088
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
7089 7090
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
7091
	u32 opts[2];
7092
	int frags;
7093

7094
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
7095
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
7096
		goto err_stop_0;
L
Linus Torvalds 已提交
7097 7098 7099
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
7100 7101
		goto err_stop_0;

7102 7103 7104
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
7105 7106 7107 7108
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
7109

7110
	len = skb_headlen(skb);
7111
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
7112 7113 7114
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
7115
		goto err_dma_0;
7116
	}
7117 7118 7119

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
7120

F
Francois Romieu 已提交
7121
	frags = rtl8169_xmit_frags(tp, skb, opts);
7122 7123 7124
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
7125
		opts[0] |= FirstFrag;
7126
	else {
F
Francois Romieu 已提交
7127
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
7128 7129 7130
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
7131 7132
	txd->opts2 = cpu_to_le32(opts[1]);

7133 7134
	skb_tx_timestamp(skb);

7135 7136
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
7137

F
Francois Romieu 已提交
7138
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7139
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7140 7141
	txd->opts1 = cpu_to_le32(status);

7142
	/* Force all memory writes to complete before notifying device */
7143
	wmb();
L
Linus Torvalds 已提交
7144

7145 7146
	tp->cur_tx += frags + 1;

7147
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
7148

7149
	mmiowb();
7150

7151
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
7152 7153 7154 7155
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
7156
		netif_stop_queue(dev);
7157 7158 7159 7160 7161 7162 7163
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
7164
		smp_mb();
7165
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
7166 7167 7168
			netif_wake_queue(dev);
	}

7169
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
7170

7171
err_dma_1:
7172
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
7173
err_dma_0:
7174
	dev_kfree_skb_any(skb);
7175 7176 7177 7178
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
7179
	netif_stop_queue(dev);
7180
	dev->stats.tx_dropped++;
7181
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

7193 7194
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
7195 7196 7197 7198

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
7199 7200
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
7201 7202 7203
	 *
	 * Feel free to adjust to your needs.
	 */
7204
	if (pdev->broken_parity_status)
7205 7206 7207 7208 7209
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
7210 7211 7212 7213 7214 7215 7216

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
7217
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
7218
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
7219
		tp->cp_cmd &= ~PCIDAC;
7220
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
7221 7222 7223
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
7224
	rtl8169_hw_reset(tp);
7225

7226
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7227 7228
}

7229
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

7246 7247 7248 7249 7250 7251
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
7252
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
7253
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
7254
		if (status & LastFrag) {
7255 7256 7257 7258
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
7259
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
7260 7261 7262 7263 7264 7265 7266 7267
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
7268 7269 7270 7271 7272 7273 7274
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
7275
		smp_mb();
L
Linus Torvalds 已提交
7276
		if (netif_queue_stopped(dev) &&
7277
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
7278 7279
			netif_wake_queue(dev);
		}
7280 7281 7282 7283 7284 7285
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
7286 7287
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
7288 7289 7290
	}
}

7291 7292 7293 7294 7295
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
7296
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
7297 7298 7299 7300
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
7301
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
7302 7303
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
7304
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
7305 7306
}

E
Eric Dumazet 已提交
7307 7308 7309 7310
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
7311
{
S
Stephen Hemminger 已提交
7312
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
7313
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
7314

E
Eric Dumazet 已提交
7315
	data = rtl8169_align(data);
7316
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
7317
	prefetch(data);
7318
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
7319
	if (skb)
7320
		skb_copy_to_linear_data(skb, data, pkt_size);
7321 7322
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
7323
	return skb;
L
Linus Torvalds 已提交
7324 7325
}

7326
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
7327 7328
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
7329
	unsigned int count;
L
Linus Torvalds 已提交
7330 7331 7332

	cur_rx = tp->cur_rx;

7333
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
7334
		unsigned int entry = cur_rx % NUM_RX_DESC;
7335
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
7336 7337
		u32 status;

7338
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
7339 7340
		if (status & DescOwn)
			break;
7341 7342 7343 7344 7345 7346 7347

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
7348
		if (unlikely(status & RxRES)) {
7349 7350
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
7351
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
7352
			if (status & (RxRWT | RxRUNT))
7353
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
7354
			if (status & RxCRC)
7355
				dev->stats.rx_crc_errors++;
7356 7357 7358
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
7359
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7360
				dev->stats.rx_fifo_errors++;
7361 7362 7363
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
7364
				goto process_pkt;
7365
			}
L
Linus Torvalds 已提交
7366
		} else {
E
Eric Dumazet 已提交
7367
			struct sk_buff *skb;
B
Ben Greear 已提交
7368 7369 7370 7371 7372
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
7373 7374 7375 7376
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
7377

7378 7379 7380 7381 7382 7383
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
7384 7385
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
7386
				goto release_descriptor;
7387 7388
			}

E
Eric Dumazet 已提交
7389 7390 7391 7392
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
7393
				goto release_descriptor;
L
Linus Torvalds 已提交
7394 7395
			}

E
Eric Dumazet 已提交
7396
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
7397 7398 7399
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

7400 7401
			rtl8169_rx_vlan_tag(desc, skb);

7402 7403 7404
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

7405
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
7406

J
Junchang Wang 已提交
7407 7408 7409 7410
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
7411
		}
7412 7413
release_descriptor:
		desc->opts2 = 0;
7414
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
7415 7416 7417 7418 7419 7420 7421 7422
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
7423
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
7424
{
7425
	struct rtl8169_private *tp = dev_instance;
L
Linus Torvalds 已提交
7426
	int handled = 0;
F
Francois Romieu 已提交
7427
	u16 status;
L
Linus Torvalds 已提交
7428

F
Francois Romieu 已提交
7429
	status = rtl_get_events(tp);
7430 7431 7432 7433
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
7434

7435
			rtl_irq_disable(tp);
7436
			napi_schedule_irqoff(&tp->napi);
7437
		}
7438 7439 7440
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
7441

7442 7443 7444 7445 7446 7447 7448 7449 7450 7451
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
7452

7453 7454 7455 7456 7457
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7458 7459
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7460
		default:
7461 7462
			break;
		}
7463
	}
L
Linus Torvalds 已提交
7464

7465 7466
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7467

7468
	if (status & LinkChg)
7469
		rtl8169_check_link_status(dev, tp);
L
Linus Torvalds 已提交
7470

7471
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7472 7473
}

7474 7475
static void rtl_task(struct work_struct *work)
{
7476 7477 7478 7479
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7480
		/* XXX - keep rtl_slow_event_work() as first element. */
7481 7482 7483 7484
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7485 7486
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7487 7488 7489 7490 7491
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7492 7493
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7494 7495 7496 7497 7498 7499 7500 7501 7502
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7503

7504 7505
out_unlock:
	rtl_unlock_work(tp);
7506 7507
}

7508
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7509
{
7510 7511
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7524

7525 7526 7527 7528 7529
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7530

7531
	if (work_done < budget) {
7532
		napi_complete_done(napi, work_done);
7533

7534 7535
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7536 7537
	}

7538
	return work_done;
L
Linus Torvalds 已提交
7539 7540
}

7541
static void rtl8169_rx_missed(struct net_device *dev)
7542 7543 7544 7545 7546 7547
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

7548 7549
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
7550 7551
}

L
Linus Torvalds 已提交
7552 7553 7554 7555
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7556
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7557

7558
	napi_disable(&tp->napi);
7559
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7560

7561
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7562 7563
	/*
	 * At this point device interrupts can not be enabled in any function,
7564 7565
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7566
	 */
7567
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
7568 7569

	/* Give a racing hard_start_xmit a few cycles to complete. */
7570
	synchronize_sched();
L
Linus Torvalds 已提交
7571 7572 7573 7574

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7575 7576

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7577 7578 7579 7580 7581 7582 7583
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7584 7585
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7586
	/* Update counters before going down */
7587
	rtl8169_update_counters(tp);
7588

7589
	rtl_lock_work(tp);
7590
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7591

L
Linus Torvalds 已提交
7592
	rtl8169_down(dev);
7593
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7594

7595 7596
	cancel_work_sync(&tp->wk.work);

7597
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
7598

7599 7600 7601 7602
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7603 7604 7605
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7606 7607
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7608 7609 7610
	return 0;
}

7611 7612 7613 7614 7615
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7616
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
7617 7618 7619
}
#endif

7620 7621 7622 7623 7624 7625 7626 7627 7628
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7629
	 * Rx and Tx descriptors needs 256 bytes alignment.
7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

7642
	retval = rtl8169_init_ring(tp);
7643 7644 7645 7646 7647 7648 7649 7650 7651
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7652
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
7653
				 dev->name);
7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

7669
	rtl_hw_start(tp);
7670

7671
	if (!rtl8169_init_counter_offsets(tp))
7672 7673
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7674 7675 7676 7677 7678
	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
7679
	pm_runtime_put_sync(&pdev->dev);
7680

7681
	rtl8169_check_link_status(dev, tp);
7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7701
static void
J
Junchang Wang 已提交
7702
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7703 7704
{
	struct rtl8169_private *tp = netdev_priv(dev);
7705
	struct pci_dev *pdev = tp->pci_dev;
7706
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7707
	unsigned int start;
L
Linus Torvalds 已提交
7708

7709 7710 7711
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7712
		rtl8169_rx_missed(dev);
7713

J
Junchang Wang 已提交
7714
	do {
7715
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7716 7717
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7718
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7719 7720

	do {
7721
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7722 7723
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7724
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7725 7726 7727 7728 7729 7730 7731 7732

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7733
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7734

7735 7736 7737 7738
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7739
	if (pm_runtime_active(&pdev->dev))
7740
		rtl8169_update_counters(tp);
7741 7742 7743 7744 7745

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7746
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7747
		le64_to_cpu(tp->tc_offset.tx_errors);
7748
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7749
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
7750
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
7751 7752
		le16_to_cpu(tp->tc_offset.tx_aborted);

7753
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
7754 7755
}

7756
static void rtl8169_net_suspend(struct net_device *dev)
7757
{
F
françois romieu 已提交
7758 7759
	struct rtl8169_private *tp = netdev_priv(dev);

7760
	if (!netif_running(dev))
7761
		return;
7762 7763 7764

	netif_device_detach(dev);
	netif_stop_queue(dev);
7765 7766 7767

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7768
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7769 7770 7771
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7772 7773 7774 7775 7776 7777 7778 7779
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7780

7781
	rtl8169_net_suspend(dev);
7782

7783 7784 7785
	return 0;
}

7786 7787
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7788 7789
	struct rtl8169_private *tp = netdev_priv(dev);

7790
	netif_device_attach(dev);
F
françois romieu 已提交
7791 7792 7793

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7794 7795
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7796
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7797
	rtl_unlock_work(tp);
7798

7799
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7800 7801
}

7802
static int rtl8169_resume(struct device *device)
7803
{
7804
	struct pci_dev *pdev = to_pci_dev(device);
7805
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7806 7807 7808
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7809

7810 7811
	if (netif_running(dev))
		__rtl8169_resume(dev);
7812

7813 7814 7815 7816 7817 7818 7819 7820 7821
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7822 7823
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
7824
		return 0;
7825
	}
7826

7827
	rtl_lock_work(tp);
7828 7829
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7830
	rtl_unlock_work(tp);
7831 7832 7833

	rtl8169_net_suspend(dev);

7834
	/* Update counters before going runtime suspend */
7835
	rtl8169_rx_missed(dev);
7836
	rtl8169_update_counters(tp);
7837

7838 7839 7840 7841 7842 7843 7844 7845
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7846
	rtl_rar_set(tp, dev->dev_addr);
7847 7848 7849 7850

	if (!tp->TxDescArray)
		return 0;

7851
	rtl_lock_work(tp);
7852 7853
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7854
	rtl_unlock_work(tp);
7855

S
Stanislaw Gruszka 已提交
7856 7857
	rtl8169_init_phy(dev, tp);

7858
	__rtl8169_resume(dev);
7859 7860 7861 7862

	return 0;
}

7863 7864 7865 7866 7867
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7868 7869 7870 7871
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7872 7873
}

7874
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7875 7876 7877 7878 7879 7880 7881 7882 7883
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7884 7885 7886 7887 7888 7889 7890 7891 7892 7893
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7894 7895 7896 7897 7898 7899 7900 7901 7902
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7903
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7904
		/* PCI commit */
7905
		RTL_R8(tp, ChipCmd);
7906 7907 7908 7909 7910 7911
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7912 7913
static void rtl_shutdown(struct pci_dev *pdev)
{
7914
	struct net_device *dev = pci_get_drvdata(pdev);
7915
	struct rtl8169_private *tp = netdev_priv(dev);
7916 7917

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7918

F
Francois Romieu 已提交
7919
	/* Restore original MAC address */
7920 7921
	rtl_rar_set(tp, dev->perm_addr);

7922
	rtl8169_hw_reset(tp);
7923

7924
	if (system_state == SYSTEM_POWER_OFF) {
7925 7926 7927
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7928 7929
		}

7930 7931 7932 7933
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7934

B
Bill Pemberton 已提交
7935
static void rtl_remove_one(struct pci_dev *pdev)
7936 7937 7938 7939
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7940
	if (r8168_check_dash(tp))
7941 7942
		rtl8168_driver_stop(tp);

7943 7944
	netif_napi_del(&tp->napi);

7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7956
static const struct net_device_ops rtl_netdev_ops = {
7957
	.ndo_open		= rtl_open,
7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7975
static const struct rtl_cfg_info {
7976
	void (*hw_start)(struct rtl8169_private *tp);
7977
	u16 event_slow;
7978
	unsigned int has_gmii:1;
7979
	const struct rtl_coalesce_info *coalesce_info;
7980 7981 7982 7983 7984
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7985
		.has_gmii	= 1,
7986
		.coalesce_info	= rtl_coalesce_info_8169,
7987 7988 7989 7990 7991
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7992
		.has_gmii	= 1,
7993
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7994 7995 7996 7997 7998 7999
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
8000
		.coalesce_info	= rtl_coalesce_info_8168_8136,
8001 8002 8003 8004
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

8005
static int rtl_alloc_irq(struct rtl8169_private *tp)
8006
{
8007
	unsigned int flags;
8008

8009
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
8010 8011 8012
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
8013 8014 8015
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
8016
	}
8017 8018

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
8019 8020
}

H
Hayes Wang 已提交
8021 8022
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
8023
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
8024 8025 8026 8027
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
8028
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
8029 8030
}

B
Bill Pemberton 已提交
8031
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8032 8033 8034 8035 8036
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

8037
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
8038 8039 8040 8041 8042 8043 8044

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

8045
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
8046
	msleep(1);
8047
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
8048

8049
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8050 8051 8052 8053 8054 8055
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

8056
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8057 8058 8059 8060 8061 8062 8063
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
8064 8065 8066 8067 8068 8069
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
8070
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8071 8072 8073 8074
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
8075
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
8076
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
8077
	case RTL_GIGA_MAC_VER_44:
8078 8079 8080 8081
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8082 8083
		rtl_hw_init_8168g(tp);
		break;
C
Chun-Hao Lin 已提交
8084 8085 8086
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
8087
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
8088 8089 8090 8091 8092 8093
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
8094
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8095 8096 8097 8098 8099
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
8100
	int chipset, region, i;
8101 8102 8103 8104 8105 8106 8107
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

8108 8109 8110
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
8111 8112

	SET_NETDEV_DEV(dev, &pdev->dev);
8113
	dev->netdev_ops = &rtl_netdev_ops;
8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
8125
	mii->supports_gmii = cfg->has_gmii;
8126 8127 8128 8129 8130 8131 8132

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
8133
	rc = pcim_enable_device(pdev);
8134 8135
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
8136
		return rc;
8137 8138
	}

8139
	if (pcim_set_mwi(pdev) < 0)
8140 8141
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

8142 8143 8144 8145
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
		netif_err(tp, probe, dev, "no MMIO resource found\n");
8146
		return -ENODEV;
8147 8148 8149 8150 8151 8152
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
8153
		return -ENODEV;
8154 8155
	}

8156
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
8157
	if (rc < 0) {
8158
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
8159
		return rc;
8160 8161
	}

8162
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
8163 8164 8165 8166 8167 8168 8169

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

8170 8171 8172 8173 8174
	tp->cp_cmd = 0;

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
8175 8176
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
8177 8178 8179 8180 8181 8182 8183 8184 8185

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
8186
			return rc;
8187 8188 8189
		}
	}

8190 8191 8192 8193
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
8194 8195
	rtl_hw_initialize(tp);

8196 8197 8198 8199 8200 8201 8202 8203 8204
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
8205
	rtl_init_csi_ops(tp);
8206 8207 8208 8209 8210

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

8211 8212 8213 8214 8215
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
		netif_err(tp, probe, dev, "Can't allocate interrupt\n");
		return rc;
	}
8216

H
Heiner Kallweit 已提交
8217 8218 8219
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

8220 8221
	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
8222
		tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
8223 8224 8225 8226 8227 8228
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
8229
		tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
8230 8231 8232 8233 8234 8235 8236
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
8237 8238
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
8239 8240

	/* Get MAC address */
8241 8242 8243 8244 8245 8246 8247 8248 8249 8250
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
8251 8252
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
8253 8254 8255 8256
	    tp->mac_version == RTL_GIGA_MAC_VER_48 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_51) {
8257 8258
		u16 mac_addr[3];

8259 8260
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
8261 8262 8263 8264

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
8265
	for (i = 0; i < ETH_ALEN; i++)
8266
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
8267

8268
	dev->ethtool_ops = &rtl8169_ethtool_ops;
8269 8270
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

8271
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
8272 8273 8274 8275

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
8276
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8277 8278

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8279 8280
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
8281 8282 8283
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
8284 8285 8286 8287 8288 8289
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
8290
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
8291
		/* Disallow toggling */
8292
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8293

8294 8295
	switch (rtl_chip_infos[chipset].txd_version) {
	case RTL_TD_0:
H
hayeswang 已提交
8296
		tp->tso_csum = rtl8169_tso_csum_v1;
8297 8298
		break;
	case RTL_TD_1:
H
hayeswang 已提交
8299
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
8300
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8301 8302
		break;
	default:
H
hayeswang 已提交
8303
		WARN_ON_ONCE(1);
8304
	}
H
hayeswang 已提交
8305

8306 8307 8308
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

8309 8310 8311 8312
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

8313 8314
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
8315
	tp->coalesce_info = cfg->coalesce_info;
8316

8317
	timer_setup(&tp->timer, rtl8169_phy_timer, 0);
8318 8319 8320

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

8321 8322 8323
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
8324 8325
	if (!tp->counters)
		return -ENOMEM;
8326

8327 8328
	pci_set_drvdata(pdev, dev);

8329 8330
	rc = register_netdev(dev);
	if (rc < 0)
8331
		return rc;
8332

8333 8334
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
8335
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
8336
		   pci_irq_vector(pdev, 0));
8337 8338 8339 8340 8341 8342 8343
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
			   rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
	}

8344
	if (r8168_check_dash(tp))
8345 8346 8347 8348
		rtl8168_driver_start(tp);

	netif_carrier_off(dev);

8349 8350 8351
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

8352
	return 0;
8353 8354
}

L
Linus Torvalds 已提交
8355 8356 8357
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
8358
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
8359
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
8360
	.shutdown	= rtl_shutdown,
8361
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
8362 8363
};

8364
module_pci_driver(rtl8169_pci_driver);