r8169.c 190.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
19
#include <linux/phy.h>
L
Linus Torvalds 已提交
20 21 22 23 24
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
25
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
26
#include <linux/dma-mapping.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/firmware.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38
#define MODULENAME "r8169"

39 40
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
41 42
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
43
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
44 45
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
46
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
47
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
48
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
50
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
52
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
53
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
54 55 56 57
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58

59
#define R8169_MSG_DEFAULT \
60
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
61

62 63 64 65 66 67
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
68 69 70

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
71
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
72

73
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
74 75 76
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
77
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
78
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
79
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
80 81 82 83 84 85
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)

/* write/read MMIO register */
86 87 88 89 90 91
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
92 93

enum mac_version {
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
127
	RTL_GIGA_MAC_VER_34,
128 129
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
130
	RTL_GIGA_MAC_VER_37,
131
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
132
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
133 134
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
135
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
136
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
137
	RTL_GIGA_MAC_VER_44,
138 139 140 141
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
142 143 144
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
145
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
146 147
};

F
Francois Romieu 已提交
148 149 150 151 152
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
153 154 155 156 157 158
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

159
#define _R(NAME,TD,FW,SZ) {	\
F
Francois Romieu 已提交
160 161 162 163 164
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
}
L
Linus Torvalds 已提交
165

166
static const struct {
L
Linus Torvalds 已提交
167
	const char *name;
F
Francois Romieu 已提交
168
	enum rtl_tx_desc_version txd_version;
169
	const char *fw_name;
F
Francois Romieu 已提交
170
	u16 jumbo_max;
171 172 173
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
174
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K),
175
	[RTL_GIGA_MAC_VER_02] =
176
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K),
177
	[RTL_GIGA_MAC_VER_03] =
178
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K),
179
	[RTL_GIGA_MAC_VER_04] =
180
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K),
181
	[RTL_GIGA_MAC_VER_05] =
182
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
183
	[RTL_GIGA_MAC_VER_06] =
184
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K),
185 186
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
187
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
188
	[RTL_GIGA_MAC_VER_08] =
189
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
190
	[RTL_GIGA_MAC_VER_09] =
191
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K),
192
	[RTL_GIGA_MAC_VER_10] =
193
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
194
	[RTL_GIGA_MAC_VER_11] =
195
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
196
	[RTL_GIGA_MAC_VER_12] =
197
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
198
	[RTL_GIGA_MAC_VER_13] =
199
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
200
	[RTL_GIGA_MAC_VER_14] =
201
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
202
	[RTL_GIGA_MAC_VER_15] =
203
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K),
204
	[RTL_GIGA_MAC_VER_16] =
205
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K),
206
	[RTL_GIGA_MAC_VER_17] =
207
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K),
208
	[RTL_GIGA_MAC_VER_18] =
209
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
210
	[RTL_GIGA_MAC_VER_19] =
211
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
212
	[RTL_GIGA_MAC_VER_20] =
213
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
214
	[RTL_GIGA_MAC_VER_21] =
215
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
216
	[RTL_GIGA_MAC_VER_22] =
217
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K),
218
	[RTL_GIGA_MAC_VER_23] =
219
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
220
	[RTL_GIGA_MAC_VER_24] =
221
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K),
222
	[RTL_GIGA_MAC_VER_25] =
223
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
224
	[RTL_GIGA_MAC_VER_26] =
225
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
226
	[RTL_GIGA_MAC_VER_27] =
227
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
228
	[RTL_GIGA_MAC_VER_28] =
229
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
230
	[RTL_GIGA_MAC_VER_29] =
231
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
232
	[RTL_GIGA_MAC_VER_30] =
233
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
234
	[RTL_GIGA_MAC_VER_31] =
235
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K),
236
	[RTL_GIGA_MAC_VER_32] =
237
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
238
	[RTL_GIGA_MAC_VER_33] =
239
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
H
Hayes Wang 已提交
240
	[RTL_GIGA_MAC_VER_34] =
241
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
242
	[RTL_GIGA_MAC_VER_35] =
243
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
244
	[RTL_GIGA_MAC_VER_36] =
245
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
246
	[RTL_GIGA_MAC_VER_37] =
247
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,  JUMBO_1K),
248
	[RTL_GIGA_MAC_VER_38] =
249
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,  JUMBO_9K),
H
Hayes Wang 已提交
250
	[RTL_GIGA_MAC_VER_39] =
251
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
H
Hayes Wang 已提交
252
	[RTL_GIGA_MAC_VER_40] =
253
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
H
Hayes Wang 已提交
254
	[RTL_GIGA_MAC_VER_41] =
255
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K),
H
hayeswang 已提交
256
	[RTL_GIGA_MAC_VER_42] =
257
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
H
hayeswang 已提交
258
	[RTL_GIGA_MAC_VER_43] =
259
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
H
hayeswang 已提交
260
	[RTL_GIGA_MAC_VER_44] =
261
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,  JUMBO_9K),
262
	[RTL_GIGA_MAC_VER_45] =
263
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
264
	[RTL_GIGA_MAC_VER_46] =
265
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
266
	[RTL_GIGA_MAC_VER_47] =
267
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
268
	[RTL_GIGA_MAC_VER_48] =
269
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
C
Chun-Hao Lin 已提交
270
	[RTL_GIGA_MAC_VER_49] =
271
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
272
	[RTL_GIGA_MAC_VER_50] =
273
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
C
Chun-Hao Lin 已提交
274
	[RTL_GIGA_MAC_VER_51] =
275
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL, JUMBO_9K),
276
};
277
#undef _R
278

279 280 281 282 283 284
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

285
static const struct pci_device_id rtl8169_pci_tbl[] = {
286
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
287
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
288
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
289
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
290
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
291
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
292 293
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
294
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
295
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
296
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
297 298 299
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
300 301
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
302 303 304 305 306
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

307
static int use_dac = -1;
308 309 310
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
311

F
Francois Romieu 已提交
312 313
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
314
	MAC4		= 4,
F
Francois Romieu 已提交
315 316 317 318 319 320 321 322 323 324 325 326 327
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
328

F
Francois Romieu 已提交
329
	TxConfig	= 0x40,
H
Hayes Wang 已提交
330 331
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
332

H
Hayes Wang 已提交
333 334 335 336 337 338
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
339
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
340 341 342
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
343

F
Francois Romieu 已提交
344 345 346 347 348
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
349 350
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
351 352 353 354 355 356 357 358 359
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
360 361 362 363 364 365

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
366 367
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
368 369 370 371 372 373 374
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
375
#define EarlySize	0x27
376

F
Francois Romieu 已提交
377 378 379
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
380 381 382 383
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
384
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
385 386
};

387 388 389 390 391
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
392 393
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
394
	PMCH			= 0x6f,
395 396 397 398 399 400
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
401
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
402
#define	PFM_EN				(1 << 6)
403
#define	TX_10M_PS_EN			(1 << 7)
404 405 406
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
407 408
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
409
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
410 411 412
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
413 414
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
415
#define	LINK_LIST_RDY			(1 << 1)
416 417 418 419 420 421 422
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
423 424
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
425 426
};

427
enum rtl8168_registers {
H
Hayes Wang 已提交
428 429
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
430 431 432 433 434 435 436
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
437 438 439
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
440
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
441 442 443
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
444
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
445
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
446
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
447 448 449 450 451 452 453 454 455 456 457
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
458
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
459 460
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
461
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
462
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
463
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
464
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
465
#define EARLY_TALLY_EN			(1 << 16)
466 467
};

F
Francois Romieu 已提交
468
enum rtl_register_content {
L
Linus Torvalds 已提交
469
	/* InterruptStatusBits */
F
Francois Romieu 已提交
470 471 472 473 474 475 476 477 478 479 480
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
481 482

	/* RxStatusDesc */
483
	RxBOVF	= (1 << 24),
484 485 486 487 488
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
489 490

	/* ChipCmdBits */
H
Hayes Wang 已提交
491
	StopReq		= 0x80,
F
Francois Romieu 已提交
492 493 494 495
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
496

497 498 499 500 501
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
502
	/* Cfg9346Bits */
F
Francois Romieu 已提交
503 504
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
505 506

	/* rx_mode_bits */
F
Francois Romieu 已提交
507 508 509 510 511 512
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
513
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
514 515 516 517 518

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

519
	/* Config1 register p.24 */
520 521 522 523 524 525
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
526 527
	PMEnable	= (1 << 0),	/* Power Management Enable */

528
	/* Config2 register p. 25 */
H
hayeswang 已提交
529
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
530
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
531 532 533
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
534 535 536
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
537
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
538
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
539
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
540

F
Francois Romieu 已提交
541 542 543
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

544
	/* Config5 register p.27 */
F
Francois Romieu 已提交
545 546 547
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
548
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
549
	LanWake		= (1 << 1),	/* LanWake enable/disable */
550
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
551
	ASPM_en		= (1 << 0),	/* ASPM enable */
552

L
Linus Torvalds 已提交
553
	/* CPlusCmd p.31 */
554 555 556 557 558 559 560 561 562 563
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
564 565 566 567
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
568
#define INTT_MASK	GENMASK(1, 0)
569 570 571 572
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
573 574

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
575 576 577 578 579 580 581 582
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
583 584

	/* _TBICSRBit */
F
Francois Romieu 已提交
585
	TBILinkOK	= 0x02000000,
586

587 588 589
	/* ResetCounterCommand */
	CounterReset	= 0x1,

590
	/* DumpCounterCommand */
F
Francois Romieu 已提交
591
	CounterDump	= 0x8,
592 593 594

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
595 596
};

F
Francois Romieu 已提交
597 598
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
599 600 601 602
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
603 604 605 606 607 608 609
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
610

F
Francois Romieu 已提交
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
626 627
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
628
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
629
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
630
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
631

F
Francois Romieu 已提交
632
	/* Second doubleword. */
H
hayeswang 已提交
633 634
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
635
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
636 637
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
638 639 640
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
641

F
Francois Romieu 已提交
642
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
643 644
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
645
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
646 647 648 649 650 651 652 653 654 655 656 657 658

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000
659
#define CPCMD_QUIRK_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
660 661

struct TxDesc {
662 663 664
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
665 666 667
};

struct RxDesc {
668 669 670
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
671 672 673 674 675 676 677 678
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

695 696 697 698 699 700 701
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

702
enum rtl_flag {
703
	RTL_FLAG_TASK_ENABLED,
704 705 706 707 708
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
709 710 711 712 713 714
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
715 716
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
717
	struct pci_dev *pci_dev;
D
David Howells 已提交
718
	struct net_device *dev;
719
	struct napi_struct napi;
720
	u32 msg_enable;
F
Francois Romieu 已提交
721
	u16 mac_version;
L
Linus Torvalds 已提交
722 723 724
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
725 726
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
727 728 729 730
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
731
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
732 733
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
734 735

	u16 event_slow;
736
	const struct rtl_coalesce_info *coalesce_info;
737 738

	struct mdio_ops {
739 740
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
741 742
	} mdio_ops;

F
Francois Romieu 已提交
743 744 745 746 747
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

748
	void (*hw_start)(struct rtl8169_private *tp);
H
hayeswang 已提交
749
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
750 751

	struct {
752 753
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
754 755 756
		struct work_struct work;
	} wk;

757
	struct mii_if_info mii;
758
	struct mii_bus *mii_bus;
759 760
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
761
	struct rtl8169_tc_offsets tc_offset;
762
	u32 saved_wolopts;
763

764 765
	struct rtl_fw {
		const struct firmware *fw;
766 767 768 769 770 771 772 773 774

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
775
	} *rtl_fw;
776
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
777 778

	u32 ocp_base;
L
Linus Torvalds 已提交
779 780
};

781
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
782 783
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
784
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
785 786
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
787 788
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
789 790
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
791 792
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
793
MODULE_FIRMWARE(FIRMWARE_8168E_3);
794
MODULE_FIRMWARE(FIRMWARE_8105E_1);
795 796
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
797
MODULE_FIRMWARE(FIRMWARE_8402_1);
798
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
799
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
800
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
801
MODULE_FIRMWARE(FIRMWARE_8106E_2);
802
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
803
MODULE_FIRMWARE(FIRMWARE_8168G_3);
804 805
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
806 807
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
808

H
Heiner Kallweit 已提交
809 810 811 812 813
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

814 815 816 817 818 819 820 821 822 823
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

824
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
825
{
826
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
827
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
828 829
}

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
851 852
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
894 895 896 897 898 899 900 901 902 903 904
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
905
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
906 907 908 909 910 911 912
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

913
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
914 915 916 917 918 919 920 921 922

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

923
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
924 925

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
926
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
927 928 929 930 931 932 933
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

934
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
935 936 937 938 939 940 941
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

942
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
943

944
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

985 986
DECLARE_RTL_COND(rtl_phyar_cond)
{
987
	return RTL_R32(tp, PHYAR) & 0x80000000;
988 989
}

990
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
991
{
992
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
993

994
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
995
	/*
996 997
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
998
	 */
999
	udelay(20);
L
Linus Torvalds 已提交
1000 1001
}

1002
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1003
{
1004
	int value;
L
Linus Torvalds 已提交
1005

1006
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1007

1008
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1009
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
1010

1011 1012 1013 1014 1015 1016
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1017 1018 1019
	return value;
}

C
Chun-Hao Lin 已提交
1020 1021
DECLARE_RTL_COND(rtl_ocpar_cond)
{
1022
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
1023 1024
}

1025
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1026
{
1027 1028 1029
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1030

1031
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1032 1033
}

1034
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1035
{
1036 1037
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1038 1039
}

1040
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1041
{
1042
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1043 1044

	mdelay(1);
1045 1046
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1047

1048
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1049
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
1050 1051
}

F
françois romieu 已提交
1052 1053
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1054
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1055
{
1056
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1057 1058
}

1059
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1060
{
1061
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1062 1063
}

1064
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1065
{
1066
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1067

1068
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1069

1070
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1071 1072
}

1073
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1074 1075 1076
{
	int value;

1077
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1078

1079
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1080

1081
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1082 1083 1084 1085

	return value;
}

1086
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1087
{
1088
	tp->mdio_ops.write(tp, location, val);
1089 1090
}

1091 1092
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1093
	return tp->mdio_ops.read(tp, location);
1094 1095 1096 1097 1098 1099 1100
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1101
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1102 1103 1104
{
	int val;

1105
	val = rtl_readphy(tp, reg_addr);
1106
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1107 1108
}

1109 1110 1111 1112 1113
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1114
	rtl_writephy(tp, location, val);
1115 1116 1117 1118 1119 1120
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1121
	return rtl_readphy(tp, location);
1122 1123
}

1124 1125
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1126
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1127 1128
}

1129
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1130
{
1131
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1132 1133
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1134 1135 1136
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1137 1138
}

1139
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1140
{
1141
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1142

1143
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1144
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1145 1146
}

C
Chun-Hao Lin 已提交
1147 1148
DECLARE_RTL_COND(rtl_eriar_cond)
{
1149
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1150 1151
}

1152 1153
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1154 1155
{
	BUG_ON((addr & 3) || (mask == 0));
1156 1157
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1158

1159
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1160 1161
}

1162
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1163
{
1164
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1165

1166
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1167
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1168 1169
}

1170
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1171
			 u32 m, int type)
H
Hayes Wang 已提交
1172 1173 1174
{
	u32 val;

1175 1176
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1177 1178
}

C
Chun-Hao Lin 已提交
1179 1180
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1181
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1182
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1183
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1211 1212
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1267
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1268
{
C
Chun-Hao Lin 已提交
1269 1270 1271 1272 1273
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1274
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1275
}
1276

C
Chun-Hao Lin 已提交
1277 1278
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1279
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1280
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1281 1282
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1283 1284
}

C
Chun-Hao Lin 已提交
1285 1286 1287
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1288 1289 1290
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1291
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1292
{
C
Chun-Hao Lin 已提交
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1316

C
Chun-Hao Lin 已提交
1317 1318 1319
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1320 1321 1322
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1323 1324
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1325
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1350
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1351 1352 1353
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1354
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1355 1356
}

1357
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1358
{
1359
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1360 1361
}

1362
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1374
		return false;
C
Chun-Hao Lin 已提交
1375 1376 1377
	}
}

1378 1379 1380 1381 1382 1383
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1384
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1385 1386 1387
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1388
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1389 1390 1391 1392
		r++;
	}
}

1393 1394
DECLARE_RTL_COND(rtl_efusear_cond)
{
1395
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1396 1397
}

1398
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1399
{
1400
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1401

1402
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1403
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1404 1405
}

F
Francois Romieu 已提交
1406 1407
static u16 rtl_get_events(struct rtl8169_private *tp)
{
1408
	return RTL_R16(tp, IntrStatus);
F
Francois Romieu 已提交
1409 1410 1411 1412
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1413
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1414 1415 1416 1417 1418
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1419
	RTL_W16(tp, IntrMask, 0);
F
Francois Romieu 已提交
1420 1421 1422
	mmiowb();
}

1423 1424
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
1425
	RTL_W16(tp, IntrMask, bits);
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1437
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1438
{
F
Francois Romieu 已提交
1439
	rtl_irq_disable(tp);
1440
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
1441
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1442 1443
}

1444
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1445
{
1446
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1447 1448
}

1449
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1450 1451 1452
{
	unsigned int val;

1453 1454
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1455 1456
}

H
Hayes Wang 已提交
1457 1458 1459 1460 1461 1462 1463
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1464 1465
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1466
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1467 1468 1469 1470
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1471
		} else if (RTL_R8(tp, PHYstatus) & _100bps) {
1472 1473 1474 1475
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1476
		} else {
1477 1478 1479 1480
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1481 1482
		}
		/* Reset packet filter */
1483
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1484
			     ERIAR_EXGMAC);
1485
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1486
			     ERIAR_EXGMAC);
1487 1488
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1489
		if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
1490 1491 1492 1493
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1494
		} else {
1495 1496 1497 1498
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1499
		}
1500
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1501
		if (RTL_R8(tp, PHYstatus) & _10bps) {
1502 1503 1504 1505
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1506
		} else {
1507 1508
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1509
		}
H
Hayes Wang 已提交
1510 1511 1512
	}
}

1513 1514 1515
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1516 1517
{
	u8 options;
1518
	u32 wolopts = 0;
F
Francois Romieu 已提交
1519

1520
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1521
	if (!(options & PMEnable))
1522
		return 0;
F
Francois Romieu 已提交
1523

1524
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1525
	if (options & LinkUp)
1526
		wolopts |= WAKE_PHY;
1527
	switch (tp->mac_version) {
1528 1529
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1530 1531 1532 1533 1534 1535 1536 1537
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1538

1539
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1540
	if (options & UWF)
1541
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1542
	if (options & BWF)
1543
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1544
	if (options & MWF)
1545
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1546

1547
	return wolopts;
F
Francois Romieu 已提交
1548 1549
}

1550
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1551 1552
{
	struct rtl8169_private *tp = netdev_priv(dev);
1553

1554
	rtl_lock_work(tp);
1555
	wol->supported = WAKE_ANY;
1556
	wol->wolopts = tp->saved_wolopts;
1557
	rtl_unlock_work(tp);
1558 1559 1560 1561
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1562
	unsigned int i, tmp;
1563
	static const struct {
F
Francois Romieu 已提交
1564 1565 1566 1567 1568 1569 1570 1571
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1572 1573
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1574
	};
1575
	u8 options;
F
Francois Romieu 已提交
1576

1577
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
1578

1579
	switch (tp->mac_version) {
1580 1581
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1582 1583
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1584
			rtl_w0w1_eri(tp,
1585 1586 1587 1588 1589 1590
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1591
			rtl_w0w1_eri(tp,
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1604
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1605
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1606
			options |= cfg[i].mask;
1607
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1608 1609
	}

1610 1611
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1612
		options = RTL_R8(tp, Config1) & ~PMEnable;
1613 1614
		if (wolopts)
			options |= PMEnable;
1615
		RTL_W8(tp, Config1, options);
1616 1617
		break;
	default:
1618
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1619 1620
		if (wolopts)
			options |= PME_SIGNAL;
1621
		RTL_W8(tp, Config2, options);
1622 1623 1624
		break;
	}

1625
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
1626 1627 1628 1629 1630
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1631
	struct device *d = tp_to_dev(tp);
1632

1633 1634 1635
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1636
	pm_runtime_get_noresume(d);
1637

1638
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1639

1640
	tp->saved_wolopts = wol->wolopts;
1641

1642
	if (pm_runtime_active(d))
1643
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1644 1645

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1646

1647
	device_set_wakeup_enable(d, tp->saved_wolopts);
1648

1649 1650
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1651 1652 1653
	return 0;
}

1654 1655
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1656
	return rtl_chip_infos[tp->mac_version].fw_name;
1657 1658
}

L
Linus Torvalds 已提交
1659 1660 1661 1662
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1663
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1664

1665 1666 1667
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1668
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1669 1670 1671
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1672 1673 1674 1675 1676 1677 1678 1679
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1680
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1681 1682
{
	struct rtl8169_private *tp = netdev_priv(dev);
1683
	int giga_ctrl, bmcr;
1684
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1685

1686
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1687 1688

	if (autoneg == AUTONEG_ENABLE) {
1689 1690
		int auto_nego;

1691
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1704
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1705

1706
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1707
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1708

1709
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1710
		if (tp->mii.supports_gmii) {
1711 1712 1713 1714 1715 1716
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1717 1718
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1719
			goto out;
1720
		}
L
Linus Torvalds 已提交
1721

1722 1723
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1724 1725
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1726 1727 1728 1729 1730 1731
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1732
			goto out;
1733 1734 1735

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1736 1737
	}

1738
	rtl_writephy(tp, MII_BMCR, bmcr);
1739

F
Francois Romieu 已提交
1740 1741
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1742
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1743 1744
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1745
		} else {
1746 1747
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1748 1749 1750
		}
	}

1751 1752 1753
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1754 1755 1756
}

static int rtl8169_set_speed(struct net_device *dev,
1757
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1758
{
1759
	return rtl8169_set_speed_xmii(dev, autoneg, speed, duplex, advertising);
L
Linus Torvalds 已提交
1760 1761
}

1762 1763
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1764
{
F
Francois Romieu 已提交
1765 1766
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1767
	if (dev->mtu > TD_MSS_MAX)
1768
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1769

F
Francois Romieu 已提交
1770
	if (dev->mtu > JUMBO_1K &&
1771
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1772 1773
		features &= ~NETIF_F_IP_CSUM;

1774
	return features;
L
Linus Torvalds 已提交
1775 1776
}

1777 1778
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1779 1780
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1781
	u32 rx_config;
L
Linus Torvalds 已提交
1782

1783 1784
	rtl_lock_work(tp);

1785
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1786 1787 1788 1789
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1790

1791
	RTL_W32(tp, RxConfig, rx_config);
1792

H
hayeswang 已提交
1793 1794 1795 1796
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1797

H
hayeswang 已提交
1798 1799 1800 1801 1802
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1803 1804
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1805

1806
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1807 1808 1809 1810

	return 0;
}

1811
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1812
{
1813 1814
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1815 1816
}

1817
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1818 1819 1820
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1821
	if (opts2 & RxVlanTag)
1822
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1823 1824
}

1825 1826
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
1827 1828 1829
{
	struct rtl8169_private *tp = netdev_priv(dev);

1830
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);
L
Linus Torvalds 已提交
1831

1832
	return 0;
L
Linus Torvalds 已提交
1833 1834
}

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
1854 1855 1856
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1857
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1858 1859 1860
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1861

1862
	rtl_lock_work(tp);
P
Peter Wu 已提交
1863 1864
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1865
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1866 1867
}

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1898
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1899
{
1900 1901 1902 1903 1904 1905
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1906 1907
}

1908
DECLARE_RTL_COND(rtl_counters_cond)
1909
{
1910
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1911 1912
}

1913
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1914
{
1915 1916
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1917

1918 1919
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1920
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1921 1922
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1923

1924
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1925 1926
}

1927
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1928 1929 1930 1931 1932 1933 1934 1935
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1936
	return rtl8169_do_counters(tp, CounterReset);
1937 1938
}

1939
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1940
{
1941 1942 1943 1944
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
1945
	if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
1946
		return true;
1947

1948
	return rtl8169_do_counters(tp, CounterDump);
1949 1950
}

1951
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1952
{
1953
	struct rtl8169_counters *counters = tp->counters;
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1975
	if (rtl8169_reset_counters(tp))
1976 1977
		ret = true;

1978
	if (rtl8169_update_counters(tp))
1979 1980
		ret = true;

1981 1982 1983
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1984 1985 1986
	tp->tc_offset.inited = true;

	return ret;
1987 1988
}

1989 1990 1991 1992
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1993
	struct device *d = tp_to_dev(tp);
1994
	struct rtl8169_counters *counters = tp->counters;
1995 1996 1997

	ASSERT_RTNL();

1998 1999 2000
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
2001
		rtl8169_update_counters(tp);
2002 2003

	pm_runtime_put_noidle(d);
2004

2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2018 2019
}

2020 2021 2022 2023 2024 2025 2026 2027 2028
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2029 2030 2031 2032 2033 2034 2035
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

2143
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
2144 2145

	/* read IntrMitigate and adjust according to scale */
2146
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2240
	RTL_W16(tp, IntrMitigate, swab16(w));
2241

2242
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2243 2244
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2245 2246 2247 2248 2249 2250

	rtl_unlock_work(tp);

	return 0;
}

2251
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2252 2253 2254
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2255 2256
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2257 2258
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2259
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2260 2261
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2262
	.get_strings		= rtl8169_get_strings,
2263
	.get_sset_count		= rtl8169_get_sset_count,
2264
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2265
	.get_ts_info		= ethtool_op_get_ts_info,
2266
	.nway_reset		= rtl8169_nway_reset,
2267
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2268
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2269 2270
};

F
Francois Romieu 已提交
2271
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2272
				    u8 default_version)
L
Linus Torvalds 已提交
2273
{
2274 2275 2276 2277 2278
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2279
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2280 2281 2282
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2283
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2284
	 */
2285
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2286
		u32 mask;
F
Francois Romieu 已提交
2287
		u32 val;
L
Linus Torvalds 已提交
2288 2289
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2290 2291 2292 2293 2294
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2295 2296 2297 2298
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2299
		/* 8168G family. */
H
hayeswang 已提交
2300
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2301
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2302 2303 2304
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2305
		/* 8168F family. */
2306
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2307 2308 2309
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2310
		/* 8168E family. */
H
Hayes Wang 已提交
2311
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2312 2313 2314
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2315
		/* 8168D family. */
2316 2317
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2318

F
françois romieu 已提交
2319 2320 2321
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2322
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2323

2324
		/* 8168C family. */
F
Francois Romieu 已提交
2325
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2326
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2327
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2328 2329
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2330
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2331
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2332 2333 2334 2335 2336 2337 2338

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2339
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2340
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2341 2342
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2343 2344 2345 2346
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2347
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2348
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2349
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2350 2351
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2365 2366
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2367 2368
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2369 2370
	u32 reg;

2371
	reg = RTL_R32(tp, TxConfig);
F
Francois Romieu 已提交
2372
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2373 2374
		p++;
	tp->mac_version = p->mac_version;
2375 2376

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2377 2378
		dev_notice(tp_to_dev(tp),
			   "unknown MAC, using family default\n");
2379
		tp->mac_version = default_version;
H
hayeswang 已提交
2380 2381 2382 2383
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2384 2385 2386 2387 2388 2389 2390 2391
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2392
	}
L
Linus Torvalds 已提交
2393 2394 2395 2396
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2397
	netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2398 2399
}

F
Francois Romieu 已提交
2400 2401 2402 2403 2404
struct phy_reg {
	u16 reg;
	u16 val;
};

2405 2406
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2407 2408
{
	while (len-- > 0) {
2409
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2410 2411 2412 2413
		regs++;
	}
}

2414 2415 2416 2417
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2418
#define PHY_MDIO_CHG		0x40000000
2419 2420 2421 2422 2423 2424 2425 2426 2427
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2428 2429 2430 2431 2432 2433 2434 2435
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2436 2437 2438
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2439
{
2440
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2441
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2442 2443 2444 2445 2446 2447
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2489 2490
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2491
{
2492
	bool rc = false;
2493
	size_t index;
2494

2495 2496
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2497
		u32 regno = (action & 0x0fff0000) >> 16;
2498

2499 2500 2501 2502
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2503
		case PHY_MDIO_CHG:
2504 2505 2506 2507 2508 2509 2510 2511
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2512
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2513
					  "Out of range of firmware\n");
2514
				goto out;
2515 2516 2517
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2518
			if (index + 2 >= pa->size) {
2519
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2520
					  "Out of range of firmware\n");
2521
				goto out;
2522 2523 2524 2525 2526
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2527
			if (index + 1 + regno >= pa->size) {
2528
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2529
					  "Out of range of firmware\n");
2530
				goto out;
2531
			}
2532 2533
			break;

2534
		default:
2535
			netif_err(tp, ifup, tp->dev,
2536
				  "Invalid action 0x%08x\n", action);
2537
			goto out;
2538 2539
		}
	}
2540 2541 2542 2543
	rc = true;
out:
	return rc;
}
2544

2545 2546 2547 2548 2549 2550
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2551
		netif_err(tp, ifup, dev, "invalid firmware\n");
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2564
	struct mdio_ops org, *ops = &tp->mdio_ops;
2565 2566 2567 2568
	u32 predata, count;
	size_t index;

	predata = count = 0;
2569 2570
	org.write = ops->write;
	org.read = ops->read;
2571

2572 2573
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2574
		u32 data = action & 0x0000ffff;
2575 2576 2577 2578
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2579 2580

		switch(action & 0xf0000000) {
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2597 2598 2599 2600 2601 2602 2603 2604 2605
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2606 2607 2608 2609 2610 2611
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2612
		case PHY_WRITE:
2613 2614 2615 2616
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2617
			index += (count == data) ? 2 : 1;
2618
			break;
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2641 2642 2643 2644
		default:
			BUG();
		}
	}
2645 2646 2647

	ops->write = org.write;
	ops->read = org.read;
2648 2649
}

2650 2651
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2652 2653 2654 2655 2656
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2657 2658
}

2659
static void rtl_apply_firmware(struct rtl8169_private *tp)
2660
{
2661
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2662 2663

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2664
	if (!IS_ERR_OR_NULL(rtl_fw))
2665
		rtl_phy_write_fw(tp, rtl_fw);
2666 2667 2668 2669 2670 2671 2672 2673
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2674 2675
}

2676
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2677
{
2678
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2679 2680 2681 2682 2683
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2684

F
françois romieu 已提交
2685 2686 2687 2688 2689 2690 2691
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2692

F
françois romieu 已提交
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2739

2740
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2741 2742
}

2743
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2744
{
2745
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2746 2747 2748 2749 2750
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2751
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2752 2753
}

2754
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2755 2756 2757
{
	struct pci_dev *pdev = tp->pci_dev;

2758 2759
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2760 2761
		return;

2762 2763 2764
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2765 2766
}

2767
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2768
{
2769
	static const struct phy_reg phy_reg_init[] = {
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2809
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2810

2811
	rtl8169scd_hw_phy_config_quirk(tp);
2812 2813
}

2814
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2815
{
2816
	static const struct phy_reg phy_reg_init[] = {
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2864
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2865 2866
}

2867
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2868
{
2869
	static const struct phy_reg phy_reg_init[] = {
2870 2871 2872 2873
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2874 2875
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2876

2877
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2878 2879
}

2880
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2881
{
2882
	static const struct phy_reg phy_reg_init[] = {
2883 2884 2885 2886 2887
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2888
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2889 2890
}

2891
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2892
{
2893
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2894 2895 2896 2897 2898 2899 2900
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2901
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2902 2903
}

2904
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2905
{
2906
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2907 2908 2909 2910 2911
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2912 2913 2914
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2915

2916
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2917 2918
}

2919
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2920
{
2921
	static const struct phy_reg phy_reg_init[] = {
2922 2923
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2935 2936 2937 2938
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2939 2940
	};

2941
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2942

2943 2944 2945
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2946 2947
}

2948
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2949
{
2950
	static const struct phy_reg phy_reg_init[] = {
2951
		{ 0x1f, 0x0001 },
2952
		{ 0x12, 0x2300 },
2953 2954 2955 2956 2957 2958 2959
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2960 2961
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2962 2963 2964
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2965 2966 2967
		{ 0x1f, 0x0000 }
	};

2968
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2969

2970 2971 2972 2973
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2974 2975
}

2976
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2977
{
2978
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2990
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2991

2992 2993 2994 2995
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2996 2997
}

2998
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2999
{
3000
	rtl8168c_3_hw_phy_config(tp);
3001 3002
}

3003
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3004
{
3005
	static const struct phy_reg phy_reg_init_0[] = {
3006
		/* Channel Estimation */
F
Francois Romieu 已提交
3007
		{ 0x1f, 0x0001 },
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3019
		{ 0x1f, 0x0003 },
3020 3021 3022
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3023 3024 3025 3026
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3027
		 * Enhance line driver power
3028
		 */
F
Francois Romieu 已提交
3029
		{ 0x1f, 0x0002 },
3030 3031 3032
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3033 3034 3035 3036 3037 3038 3039 3040
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3041

F
Francois Romieu 已提交
3042
		{ 0x1f, 0x0000 },
3043
		{ 0x0d, 0xf880 }
3044 3045
	};

3046
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3047

3048 3049 3050 3051
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3052
	rtl_writephy(tp, 0x1f, 0x0002);
3053 3054
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3055

3056
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3057
		static const struct phy_reg phy_reg_init[] = {
3058 3059 3060 3061 3062 3063 3064 3065 3066
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3067
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3068

3069
		val = rtl_readphy(tp, 0x0d);
3070 3071

		if ((val & 0x00ff) != 0x006c) {
3072
			static const u32 set[] = {
3073 3074 3075 3076 3077
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3078
			rtl_writephy(tp, 0x1f, 0x0002);
3079 3080 3081

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3082
				rtl_writephy(tp, 0x0d, val | set[i]);
3083 3084
		}
	} else {
3085
		static const struct phy_reg phy_reg_init[] = {
3086 3087 3088 3089 3090 3091 3092
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3093
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3094 3095
	}

3096
	/* RSET couple improve */
3097 3098 3099
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3100

3101
	/* Fine tune PLL performance */
3102
	rtl_writephy(tp, 0x1f, 0x0002);
3103 3104
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3105

3106 3107
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3108 3109

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3110

3111
	rtl_writephy(tp, 0x1f, 0x0000);
3112 3113
}

3114
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3115
{
3116
	static const struct phy_reg phy_reg_init_0[] = {
3117
		/* Channel Estimation */
3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3136 3137
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3138
		 * Enhance line driver power
3139
		 */
3140 3141 3142 3143
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3144 3145 3146 3147 3148 3149 3150 3151
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3152 3153

		{ 0x1f, 0x0000 },
3154
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3155 3156
	};

3157
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3158

3159
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3160
		static const struct phy_reg phy_reg_init[] = {
3161 3162
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3163
			{ 0x1f, 0x0005 },
3164 3165 3166 3167 3168 3169 3170
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3171
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3172

3173
		val = rtl_readphy(tp, 0x0d);
3174
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3175
			static const u32 set[] = {
3176 3177 3178 3179 3180
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3181
			rtl_writephy(tp, 0x1f, 0x0002);
3182 3183 3184

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3185
				rtl_writephy(tp, 0x0d, val | set[i]);
3186 3187
		}
	} else {
3188
		static const struct phy_reg phy_reg_init[] = {
3189 3190
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3191
			{ 0x1f, 0x0005 },
3192 3193
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3194 3195
		};

3196
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3197 3198
	}

3199
	/* Fine tune PLL performance */
3200
	rtl_writephy(tp, 0x1f, 0x0002);
3201 3202
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3203

3204
	/* Switching regulator Slew rate */
3205 3206
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3207

3208 3209
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3210 3211

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3212

3213
	rtl_writephy(tp, 0x1f, 0x0000);
3214 3215
}

3216
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3217
{
3218
	static const struct phy_reg phy_reg_init[] = {
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3274
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3275 3276
}

F
françois romieu 已提交
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3293
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3323 3324
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3325 3326 3327 3328 3329
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3330
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3331 3332 3333 3334
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3335
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3336
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3337 3338 3339 3340

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3341
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3342
	rtl_writephy(tp, 0x1f, 0x0000);
3343
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3344 3345 3346

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3347
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3348 3349 3350 3351
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3352
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3353 3354
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3355
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3419
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3420 3421 3422 3423 3424 3425
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3426
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3427 3428
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3429
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3430 3431 3432 3433

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3434
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3435 3436 3437 3438 3439
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3440
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3441 3442 3443
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3444
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3445 3446
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3447
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3448 3449 3450
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3451
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3452 3453 3454 3455 3456
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3457
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3458 3459 3460 3461
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3462 3463
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3464
	rtl_writephy(tp, 0x1f, 0x0000);
3465 3466 3467
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3468

3469 3470
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3471 3472
}

3473 3474 3475 3476 3477
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3478
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3479 3480 3481 3482 3483
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3484
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3485
	rtl_writephy(tp, 0x1f, 0x0000);
3486
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3487 3488 3489 3490

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3491
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3492 3493 3494
	rtl_writephy(tp, 0x1f, 0x0000);
}

3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3536
	rtl8168f_hw_phy_config(tp);
3537 3538 3539 3540

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3541
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3542 3543 3544 3545 3546 3547 3548
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3549
	rtl8168f_hw_phy_config(tp);
3550 3551
}

3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3597
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3598 3599 3600 3601 3602 3603 3604
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3605
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3606
	rtl_writephy(tp, 0x05, 0x8b5d);
3607
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3608
	rtl_writephy(tp, 0x05, 0x8a7c);
3609
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3610
	rtl_writephy(tp, 0x05, 0x8a7f);
3611
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3612
	rtl_writephy(tp, 0x05, 0x8a82);
3613
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3614
	rtl_writephy(tp, 0x05, 0x8a85);
3615
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3616
	rtl_writephy(tp, 0x05, 0x8a88);
3617
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3618 3619 3620 3621 3622
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3623
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3624 3625 3626
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3627
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3628 3629
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3630
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3631 3632 3633
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3634
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3635 3636 3637 3638 3639 3640 3641 3642 3643
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3644 3645
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3646 3647 3648
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3649 3650 3651 3652
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3653 3654 3655
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3656
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3657 3658
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3659
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3660
	}
H
Hayes Wang 已提交
3661

3662 3663 3664
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3665
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3666
	} else {
3667
		rtl_writephy(tp, 0x1f, 0x0c41);
3668
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3669
	}
H
Hayes Wang 已提交
3670

3671 3672
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3673
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3674

3675
	rtl_writephy(tp, 0x1f, 0x0bcc);
3676
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3677
	rtl_writephy(tp, 0x1f, 0x0a44);
3678
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3679 3680
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3681 3682
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3683

3684 3685
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3686
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3687

3688 3689 3690
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3691
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3692 3693

	rtl_writephy(tp, 0x1f, 0x0c42);
3694
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3695

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3707 3708 3709
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3710
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3711

3712
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3713 3714
}

H
hayeswang 已提交
3715 3716 3717 3718 3719
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3730
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3731
	rtl_writephy(tp, 0x13, 0x80a2);
3732
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3733
	rtl_writephy(tp, 0x13, 0x80a4);
3734
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3735
	rtl_writephy(tp, 0x13, 0x809c);
3736
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3737 3738 3739 3740 3741
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3742
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3743
	rtl_writephy(tp, 0x13, 0x80b4);
3744
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3745
	rtl_writephy(tp, 0x13, 0x80ac);
3746
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3747 3748 3749 3750 3751
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3752
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3753
	rtl_writephy(tp, 0x13, 0x8090);
3754
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3755
	rtl_writephy(tp, 0x13, 0x8092);
3756
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3775
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3776
	rtl_writephy(tp, 0x13, 0x827b);
3777
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3778
	rtl_writephy(tp, 0x13, 0x827c);
3779
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3780
	rtl_writephy(tp, 0x13, 0x827d);
3781
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3782 3783 3784

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3785
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3786
	rtl_writephy(tp, 0x1f, 0x0a42);
3787
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3788 3789 3790 3791
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3792
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3793 3794 3795 3796
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3797
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3798 3799 3800 3801
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3802
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3803
	rtl_writephy(tp, 0x13, 0x8047);
3804
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3805
	rtl_writephy(tp, 0x13, 0x804f);
3806
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3807
	rtl_writephy(tp, 0x13, 0x8057);
3808
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3809
	rtl_writephy(tp, 0x13, 0x805f);
3810
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3811
	rtl_writephy(tp, 0x13, 0x8067);
3812
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3813
	rtl_writephy(tp, 0x13, 0x806f);
3814
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3815 3816 3817 3818
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3819
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3820 3821 3822 3823 3824
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3825
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3841
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3842 3843 3844 3845 3846
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3847
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3848
	rtl_writephy(tp, 0x1f, 0x0a42);
3849
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3850 3851 3852 3853
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3854
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3871
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3872
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3892
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3893 3894 3895 3896 3897
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3898
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3899 3900 3901 3902

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4036
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4037
{
4038
	static const struct phy_reg phy_reg_init[] = {
4039 4040 4041 4042 4043 4044
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4045 4046 4047 4048
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4049

4050
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4051 4052
}

4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4070 4071 4072
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4073

4074
	rtl_apply_firmware(tp);
4075 4076 4077 4078

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4079 4080 4081
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4082 4083 4084
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4085 4086 4087 4088

	rtl_apply_firmware(tp);

	/* EEE setting */
4089
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4090 4091 4092 4093 4094 4095
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4106 4107 4108
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4109 4110 4111

	rtl_apply_firmware(tp);

4112
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4113 4114
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4115
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4116 4117
}

4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4129
		rtl8169s_hw_phy_config(tp);
4130 4131
		break;
	case RTL_GIGA_MAC_VER_04:
4132
		rtl8169sb_hw_phy_config(tp);
4133
		break;
4134
	case RTL_GIGA_MAC_VER_05:
4135
		rtl8169scd_hw_phy_config(tp);
4136
		break;
4137
	case RTL_GIGA_MAC_VER_06:
4138
		rtl8169sce_hw_phy_config(tp);
4139
		break;
4140 4141 4142
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4143
		rtl8102e_hw_phy_config(tp);
4144
		break;
4145
	case RTL_GIGA_MAC_VER_11:
4146
		rtl8168bb_hw_phy_config(tp);
4147 4148
		break;
	case RTL_GIGA_MAC_VER_12:
4149
		rtl8168bef_hw_phy_config(tp);
4150 4151
		break;
	case RTL_GIGA_MAC_VER_17:
4152
		rtl8168bef_hw_phy_config(tp);
4153
		break;
F
Francois Romieu 已提交
4154
	case RTL_GIGA_MAC_VER_18:
4155
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4156 4157
		break;
	case RTL_GIGA_MAC_VER_19:
4158
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4159
		break;
4160
	case RTL_GIGA_MAC_VER_20:
4161
		rtl8168c_2_hw_phy_config(tp);
4162
		break;
F
Francois Romieu 已提交
4163
	case RTL_GIGA_MAC_VER_21:
4164
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4165
		break;
4166
	case RTL_GIGA_MAC_VER_22:
4167
		rtl8168c_4_hw_phy_config(tp);
4168
		break;
F
Francois Romieu 已提交
4169
	case RTL_GIGA_MAC_VER_23:
4170
	case RTL_GIGA_MAC_VER_24:
4171
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4172
		break;
F
Francois Romieu 已提交
4173
	case RTL_GIGA_MAC_VER_25:
4174
		rtl8168d_1_hw_phy_config(tp);
4175 4176
		break;
	case RTL_GIGA_MAC_VER_26:
4177
		rtl8168d_2_hw_phy_config(tp);
4178 4179
		break;
	case RTL_GIGA_MAC_VER_27:
4180
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4181
		break;
F
françois romieu 已提交
4182 4183 4184
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4185 4186 4187 4188
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4189 4190 4191
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4192 4193
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4194 4195 4196 4197
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4198
		break;
4199 4200 4201 4202 4203 4204
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4205

4206 4207 4208 4209
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4210 4211 4212 4213
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4214 4215 4216 4217
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4218 4219 4220
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4221
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4222
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4223
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4224 4225
		rtl8168g_2_hw_phy_config(tp);
		break;
4226 4227 4228 4229 4230 4231 4232 4233
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4234

C
Chun-Hao Lin 已提交
4235 4236 4237 4238 4239 4240 4241 4242
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4243
	case RTL_GIGA_MAC_VER_41:
4244 4245 4246 4247 4248
	default:
		break;
	}
}

4249 4250 4251 4252 4253 4254
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4255 4256
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
4257
	return rtl8169_xmii_reset_pending(tp);
4258 4259
}

4260 4261 4262
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4263
	rtl8169_xmii_reset_enable(tp);
4264
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4265 4266
}

4267 4268 4269
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4270
	       (RTL_R8(tp, PHYstatus) & TBI_Enable);
4271 4272
}

4273 4274
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
4275
	rtl_hw_phy_config(dev);
4276

4277
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4278 4279
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4280
		RTL_W8(tp, 0x82, 0x01);
4281
	}
4282

4283 4284 4285 4286
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4287

4288
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4289 4290
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4291
		RTL_W8(tp, 0x82, 0x01);
4292 4293
		netif_dbg(tp, drv, dev,
			  "Set PHY Reg 0x0bh = 0x00h\n");
4294
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4295 4296
	}

4297 4298
	rtl8169_phy_reset(dev, tp);

4299
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4300 4301 4302 4303 4304
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4305 4306
}

4307 4308
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4309
	rtl_lock_work(tp);
4310

4311
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4312

4313 4314
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4315

4316 4317
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4318

4319 4320
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4321

4322
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4323

4324
	rtl_unlock_work(tp);
4325 4326 4327 4328 4329
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4330
	struct device *d = tp_to_dev(tp);
4331
	int ret;
4332

4333 4334 4335
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4336

4337 4338 4339 4340 4341 4342
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4343 4344 4345 4346

	return 0;
}

F
Francois Romieu 已提交
4347 4348
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4349
{
4350 4351 4352 4353 4354 4355
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4356
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4357 4358 4359
		return 0;

	case SIOCSMIIREG:
4360
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4361 4362 4363 4364 4365
		return 0;
	}
	return -EOPNOTSUPP;
}

4366
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
4367
{
4368 4369 4370 4371
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

	return netif_running(dev) ? rtl_xmii_ioctl(tp, data, cmd) : -ENODEV;
F
Francois Romieu 已提交
4372 4373
}

B
Bill Pemberton 已提交
4374
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4375 4376 4377 4378 4379 4380 4381 4382
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4383
	case RTL_GIGA_MAC_VER_28:
4384
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4385 4386 4387
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
4388
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4389 4390 4391
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4392 4393 4394 4395 4396 4397 4398
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4423 4424 4425
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4426 4427
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4428 4429 4430 4431 4432
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4433
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
4434
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4435 4436 4437 4438 4439 4440 4441 4442 4443
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4444
	if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
4445 4446
		return false;

H
hayeswang 已提交
4447
	rtl_speed_down(tp);
4448 4449 4450 4451 4452
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4453 4454
static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4455
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4456 4457
		return;

H
hayeswang 已提交
4458 4459
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4460
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4461

4462
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4463 4464 4465
		return;

	switch (tp->mac_version) {
4466
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4467 4468 4469
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4470
	case RTL_GIGA_MAC_VER_44:
4471 4472
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4473 4474
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4475 4476
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4477
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4478
		break;
4479 4480
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4481
	case RTL_GIGA_MAC_VER_49:
4482
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4483
			     0xfc000000, ERIAR_EXGMAC);
4484
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4485
		break;
F
françois romieu 已提交
4486 4487 4488 4489 4490 4491
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4492
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4493 4494 4495
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4496
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4497
		break;
4498
	case RTL_GIGA_MAC_VER_44:
4499 4500
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4501 4502
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4503 4504
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4505
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4506
		break;
4507 4508
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4509
	case RTL_GIGA_MAC_VER_49:
4510
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4511
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4512 4513
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4514 4515
	}

4516 4517 4518
	phy_resume(tp->dev->phydev);
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
4519 4520 4521 4522
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
4523 4524 4525 4526 4527 4528 4529
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
		break;
	default:
		r8168_pll_power_down(tp);
	}
F
françois romieu 已提交
4530 4531 4532 4533 4534
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4535 4536
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
F
françois romieu 已提交
4537 4538
		break;
	default:
4539
		r8168_pll_power_up(tp);
F
françois romieu 已提交
4540 4541 4542
	}
}

4543 4544 4545
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4546 4547
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4548
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4549
		break;
4550
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
4551
	case RTL_GIGA_MAC_VER_34:
4552
	case RTL_GIGA_MAC_VER_35:
4553
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4554
		break;
4555
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4556
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4557
		break;
4558
	default:
4559
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
4560 4561 4562 4563
		break;
	}
}

4564 4565
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4566
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4567 4568
}

F
Francois Romieu 已提交
4569 4570
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4571 4572 4573 4574 4575
	if (tp->jumbo_ops.enable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.enable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4576 4577 4578 4579
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4580 4581 4582 4583 4584
	if (tp->jumbo_ops.disable) {
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		tp->jumbo_ops.disable(tp);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
	}
F
Francois Romieu 已提交
4585 4586 4587 4588
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
4589 4590
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
4591
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4592 4593 4594 4595
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
4596 4597
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
4598
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4599 4600 4601 4602
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
4603
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
4604 4605 4606 4607
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
4608
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
4609 4610 4611 4612
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
4613 4614 4615
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
4616
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4617 4618 4619 4620
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
4621 4622 4623
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
4624
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4625 4626 4627 4628
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
4629
	rtl_tx_performance_tweak(tp,
4630
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4631 4632 4633 4634
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
4635
	rtl_tx_performance_tweak(tp,
4636
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4637 4638 4639 4640 4641 4642
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

4643
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
4644 4645 4646 4647 4648 4649
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

4650
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
4651 4652
}

B
Bill Pemberton 已提交
4653
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
4696
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
4697 4698 4699 4700 4701 4702 4703
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4704 4705
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4706
	return RTL_R8(tp, ChipCmd) & CmdReset;
4707 4708
}

4709 4710
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4711
	RTL_W8(tp, ChipCmd, CmdReset);
4712

4713
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4714 4715
}

4716
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4717
{
4718 4719 4720
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4721

4722 4723 4724
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4725

4726 4727 4728
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4729

H
Heiner Kallweit 已提交
4730
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
4731 4732 4733
	if (rc < 0)
		goto err_free;

4734 4735 4736 4737
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4738 4739 4740 4741
	tp->rtl_fw = rtl_fw;
out:
	return;

4742 4743
err_release_firmware:
	release_firmware(rtl_fw->fw);
4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4758 4759
}

4760 4761
static void rtl_rx_close(struct rtl8169_private *tp)
{
4762
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4763 4764
}

4765 4766
DECLARE_RTL_COND(rtl_npq_cond)
{
4767
	return RTL_R8(tp, TxPoll) & NPQ;
4768 4769 4770 4771
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
4772
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
4773 4774
}

F
françois romieu 已提交
4775
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4776 4777
{
	/* Disable interrupts */
F
françois romieu 已提交
4778
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
4779

4780 4781
	rtl_rx_close(tp);

4782 4783 4784 4785
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
4786
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
4787 4788 4789
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4790
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4791
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4792 4793
		break;
	default:
4794
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4795
		udelay(100);
4796
		break;
F
françois romieu 已提交
4797 4798
	}

4799
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4800 4801
}

4802
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
4803 4804
{
	/* Set DMA burst size and Interframe Gap Time */
4805
	RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
4806 4807 4808
		(InterFrameGap << TxInterFrameGapShift));
}

4809
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4810
{
4811 4812
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
4813 4814
}

4815
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
4816 4817 4818 4819 4820 4821
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
4822 4823 4824 4825
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4826 4827
}

4828
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
4829
{
4830
	static const struct rtl_cfg2_info {
4831 4832 4833 4834 4835 4836 4837 4838
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
4839 4840
	};
	const struct rtl_cfg2_info *p = cfg2_info;
4841 4842 4843
	unsigned int i;
	u32 clk;

4844
	clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
4845
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
4846
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
4847
			RTL_W32(tp, 0x7c, p->val);
4848 4849 4850 4851 4852
			break;
		}
	}
}

4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4887
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4888 4889 4890 4891 4892 4893 4894 4895

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

4896 4897 4898
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

4899 4900
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4901

4902
	RTL_W32(tp, RxConfig, tmp);
4903 4904
}

4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924
static void rtl_hw_start(struct  rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);

	tp->hw_start(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_set_rx_tx_config_registers(tp);
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_set_rx_mode(tp->dev);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
	rtl_irq_enable_all(tp);
}

4925
static void rtl_hw_start_8169(struct rtl8169_private *tp)
4926
{
4927
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4928
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4929

4930
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
4931

4932
	tp->cp_cmd |= PCIMulRW;
L
Linus Torvalds 已提交
4933

F
Francois Romieu 已提交
4934 4935
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
4936 4937
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
4938
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
4939 4940
	}

4941
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4942

4943
	rtl8169_set_magic_reg(tp, tp->mac_version);
4944

L
Linus Torvalds 已提交
4945 4946 4947 4948
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
4949
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
4950

4951
	RTL_W32(tp, RxMissed, 0);
4952
}
L
Linus Torvalds 已提交
4953

4954 4955
DECLARE_RTL_COND(rtl_csiar_cond)
{
4956
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4957 4958
}

4959
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4960
{
4961
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4962

4963 4964
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4965
		CSIAR_BYTE_ENABLE | func << 16);
4966

4967
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4968 4969
}

4970
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4971
{
4972 4973 4974 4975
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4976

4977
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4978
		RTL_R32(tp, CSIDR) : ~0;
4979 4980
}

4981
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4982
{
4983 4984
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4985

4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4998 4999
}

5000
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
5001
{
5002
	rtl_csi_access_enable(tp, 0x27);
5003 5004 5005 5006 5007 5008 5009 5010
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5011 5012
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5013 5014 5015 5016
{
	u16 w;

	while (len-- > 0) {
5017 5018
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5019 5020 5021 5022
		e++;
	}
}

5023
static void rtl_disable_clock_request(struct rtl8169_private *tp)
5024
{
5025
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
5026
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5027 5028
}

5029
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
5030
{
5031
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
5032
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5033 5034
}

H
hayeswang 已提交
5035 5036 5037 5038
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	u8 data;

5039
	data = RTL_R8(tp, Config3);
H
hayeswang 已提交
5040 5041 5042 5043 5044 5045

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

5046
	RTL_W8(tp, Config3, data);
H
hayeswang 已提交
5047 5048
}

K
Kai-Heng Feng 已提交
5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
	if (enable) {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
}

5060
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5061
{
5062
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5063

5064
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5065
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5066

5067
	if (tp->dev->mtu <= ETH_DATA_LEN) {
5068
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
5069 5070
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5071 5072
}

5073
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5074
{
5075
	rtl_hw_start_8168bb(tp);
5076

5077
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5078

5079
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
5080 5081
}

5082
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5083
{
5084
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
5085

5086
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5087

5088
	if (tp->dev->mtu <= ETH_DATA_LEN)
5089
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5090

5091
	rtl_disable_clock_request(tp);
5092

5093
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5094
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5095 5096
}

5097
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5098
{
5099
	static const struct ephy_info e_info_8168cp[] = {
5100 5101 5102 5103 5104 5105 5106
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5107
	rtl_set_def_aspm_entry_latency(tp);
5108

5109
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5110

5111
	__rtl_hw_start_8168cp(tp);
5112 5113
}

5114
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5115
{
5116
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
5117

5118
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
5119

5120
	if (tp->dev->mtu <= ETH_DATA_LEN)
5121
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5122

5123
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5124
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5125 5126
}

5127
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5128
{
5129
	rtl_set_def_aspm_entry_latency(tp);
5130

5131
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5132 5133

	/* Magic. */
5134
	RTL_W8(tp, DBG_REG, 0x20);
5135

5136
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5137

5138
	if (tp->dev->mtu <= ETH_DATA_LEN)
5139
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5140

5141
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5142
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5143 5144
}

5145
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5146
{
5147
	static const struct ephy_info e_info_8168c_1[] = {
5148 5149 5150 5151 5152
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5153
	rtl_set_def_aspm_entry_latency(tp);
5154

5155
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5156

5157
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5158

5159
	__rtl_hw_start_8168cp(tp);
5160 5161
}

5162
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5163
{
5164
	static const struct ephy_info e_info_8168c_2[] = {
5165 5166 5167 5168
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5169
	rtl_set_def_aspm_entry_latency(tp);
5170

5171
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5172

5173
	__rtl_hw_start_8168cp(tp);
5174 5175
}

5176
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5177
{
5178
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5179 5180
}

5181
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5182
{
5183
	rtl_set_def_aspm_entry_latency(tp);
5184

5185
	__rtl_hw_start_8168cp(tp);
5186 5187
}

5188
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5189
{
5190
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
5191

5192
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
5193

5194
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5195

5196
	if (tp->dev->mtu <= ETH_DATA_LEN)
5197
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
5198

5199
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5200
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
5201 5202
}

5203
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5204
{
5205
	rtl_set_def_aspm_entry_latency(tp);
5206

5207
	if (tp->dev->mtu <= ETH_DATA_LEN)
5208
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5209

5210
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5211

5212
	rtl_disable_clock_request(tp);
5213 5214
}

5215
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5216 5217
{
	static const struct ephy_info e_info_8168d_4[] = {
5218 5219 5220
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
5221 5222
	};

5223
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
5224

5225
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
5226

5227
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
5228

5229
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
5230

5231
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
5232 5233
}

5234
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5235
{
H
Hayes Wang 已提交
5236
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5252
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
5253

5254
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5255

5256
	if (tp->dev->mtu <= ETH_DATA_LEN)
5257
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
5258

5259
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5260

5261
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
5262 5263

	/* Reset tx FIFO pointer */
5264 5265
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5266

5267
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
5268 5269
}

5270
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5271 5272 5273 5274 5275 5276
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5277
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5278

5279
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5280

5281
	if (tp->dev->mtu <= ETH_DATA_LEN)
5282
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5283

5284 5285 5286 5287 5288 5289
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5290 5291
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5292

5293
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5294

5295
	rtl_disable_clock_request(tp);
5296

5297 5298
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5299 5300

	/* Adjust EEE LED frequency */
5301
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5302

5303 5304 5305
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5306 5307

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5308 5309
}

5310
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5311
{
5312
	rtl_set_def_aspm_entry_latency(tp);
5313

5314
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5315

5316 5317 5318 5319
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5320 5321 5322 5323
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5324 5325
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5326

5327
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5328

5329
	rtl_disable_clock_request(tp);
5330

5331 5332 5333 5334 5335
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
5336 5337
}

5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5349
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5350

5351
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5352 5353

	/* Adjust EEE LED frequency */
5354
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5355 5356
}

5357 5358 5359 5360 5361 5362 5363 5364 5365 5366
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5367
	rtl_pcie_state_l2l3_enable(tp, false);
5368

5369
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5370

5371
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5372 5373
}

5374
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5375
{
5376
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5377

H
Hayes Wang 已提交
5378 5379 5380 5381 5382
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5383
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5384

5385
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5386

5387 5388
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5389
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5390

5391 5392
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5393 5394 5395 5396 5397

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5398
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5399

5400 5401
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5402 5403

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5404 5405
}

5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5418
	rtl_hw_aspm_clkreq_enable(tp, false);
5419
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
K
Kai-Heng Feng 已提交
5420
	rtl_hw_aspm_clkreq_enable(tp, true);
5421 5422
}

H
hayeswang 已提交
5423 5424 5425 5426 5427 5428 5429 5430 5431
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5432
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5433 5434

	/* disable aspm and clock request before access ephy */
5435 5436
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5437 5438 5439
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5440 5441 5442 5443 5444 5445 5446 5447 5448 5449
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

5450
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5451 5452

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5453
	rtl_hw_aspm_clkreq_enable(tp, false);
H
hayeswang 已提交
5454
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
K
Kai-Heng Feng 已提交
5455
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
5456 5457
}

5458 5459
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
5460
	int rg_saw_cnt;
5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5472
	rtl_hw_aspm_clkreq_enable(tp, false);
5473 5474
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

5475
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5476 5477 5478 5479 5480 5481

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5482
	rtl_set_def_aspm_entry_latency(tp);
5483

5484
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5485

5486 5487
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5488

5489
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5490

5491
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5492 5493 5494

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5495 5496
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5497 5498 5499 5500 5501

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5502
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5503

5504 5505
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
5506

5507
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
5508

5509
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5510 5511 5512 5513

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
5514
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
5515 5516 5517 5518 5519 5520 5521
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
5522
		data &= ~0x0fff;
5523 5524 5525 5526 5527
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
5528 5529
	data &= ~0xf0;
	data |= 0x70;
5530 5531 5532
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
5533 5534
	data &= ~0x6000;
	data |= 0x8008;
5535 5536 5537
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
5538
	data &= ~0x01ff;
5539 5540 5541 5542
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
5543
	data &= ~0x0fff;
5544 5545 5546 5547 5548 5549 5550
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
5551 5552

	rtl_hw_aspm_clkreq_enable(tp, true);
5553 5554
}

C
Chun-Hao Lin 已提交
5555 5556
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
5557 5558
	rtl8168ep_stop_cmac(tp);

5559
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
C
Chun-Hao Lin 已提交
5560 5561 5562 5563 5564 5565

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5566
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
5567

5568
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
5569 5570 5571 5572 5573 5574 5575 5576

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5577 5578
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
5579 5580 5581 5582 5583

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5584
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
5585 5586 5587

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

5588
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5604
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5605 5606 5607
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
5608 5609

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5621
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5622 5623 5624 5625
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

5626 5627
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
5628 5629

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5643
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5644 5645 5646 5647
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

5648 5649
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
K
Kai-Heng Feng 已提交
5663 5664

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5665 5666
}

5667
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5668
{
5669
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5670

5671 5672
	tp->cp_cmd &= ~INTT_MASK;
	tp->cp_cmd |= PktCntrDisable | INTT_1;
5673
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5674

5675
	RTL_W16(tp, IntrMitigate, 0x5151);
5676

5677
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5678
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5679 5680
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
5681 5682
	}

5683 5684
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5685
		rtl_hw_start_8168bb(tp);
5686
		break;
5687 5688 5689

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5690
		rtl_hw_start_8168bef(tp);
5691
		break;
5692 5693

	case RTL_GIGA_MAC_VER_18:
5694
		rtl_hw_start_8168cp_1(tp);
5695
		break;
5696 5697

	case RTL_GIGA_MAC_VER_19:
5698
		rtl_hw_start_8168c_1(tp);
5699
		break;
5700 5701

	case RTL_GIGA_MAC_VER_20:
5702
		rtl_hw_start_8168c_2(tp);
5703
		break;
5704

F
Francois Romieu 已提交
5705
	case RTL_GIGA_MAC_VER_21:
5706
		rtl_hw_start_8168c_3(tp);
5707
		break;
F
Francois Romieu 已提交
5708

5709
	case RTL_GIGA_MAC_VER_22:
5710
		rtl_hw_start_8168c_4(tp);
5711
		break;
5712

F
Francois Romieu 已提交
5713
	case RTL_GIGA_MAC_VER_23:
5714
		rtl_hw_start_8168cp_2(tp);
5715
		break;
F
Francois Romieu 已提交
5716

5717
	case RTL_GIGA_MAC_VER_24:
5718
		rtl_hw_start_8168cp_3(tp);
5719
		break;
5720

F
Francois Romieu 已提交
5721
	case RTL_GIGA_MAC_VER_25:
5722 5723
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5724
		rtl_hw_start_8168d(tp);
5725
		break;
F
Francois Romieu 已提交
5726

F
françois romieu 已提交
5727
	case RTL_GIGA_MAC_VER_28:
5728
		rtl_hw_start_8168d_4(tp);
5729
		break;
F
Francois Romieu 已提交
5730

5731
	case RTL_GIGA_MAC_VER_31:
5732
		rtl_hw_start_8168dp(tp);
5733 5734
		break;

H
hayeswang 已提交
5735 5736
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5737
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5738 5739
		break;
	case RTL_GIGA_MAC_VER_34:
5740
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5741
		break;
F
françois romieu 已提交
5742

5743 5744
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5745
		rtl_hw_start_8168f_1(tp);
5746 5747
		break;

5748 5749 5750 5751
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5752 5753 5754 5755
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5756 5757 5758
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5759

H
hayeswang 已提交
5760 5761 5762 5763
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5764 5765 5766 5767 5768
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

5781
	default:
5782 5783 5784
		netif_err(tp, drv, tp->dev,
			  "unknown chipset (mac_version = %d)\n",
			  tp->mac_version);
5785
		break;
5786
	}
5787
}
L
Linus Torvalds 已提交
5788

5789
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
5790
{
5791
	static const struct ephy_info e_info_8102e_1[] = {
5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

5803
	rtl_set_def_aspm_entry_latency(tp);
5804

5805
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
5806

5807
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5808

5809
	RTL_W8(tp, Config1,
5810
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5811
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5812

5813
	cfg1 = RTL_R8(tp, Config1);
5814
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5815
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
5816

5817
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
5818 5819
}

5820
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
5821
{
5822
	rtl_set_def_aspm_entry_latency(tp);
5823

5824
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5825

5826 5827
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5828 5829
}

5830
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
5831
{
5832
	rtl_hw_start_8102e_2(tp);
5833

5834
	rtl_ephy_write(tp, 0x03, 0xc2f9);
5835 5836
}

5837
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
5850
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5851
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5852

F
Francois Romieu 已提交
5853
	/* Disable Early Tally Counter */
5854
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
5855

5856 5857
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5858

5859
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
5860 5861

	rtl_pcie_state_l2l3_enable(tp, false);
5862 5863
}

5864
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
5865
{
5866
	rtl_hw_start_8105e_1(tp);
5867
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
5868 5869
}

5870 5871 5872 5873 5874 5875 5876
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

5877
	rtl_set_def_aspm_entry_latency(tp);
5878 5879

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5880
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5881

5882 5883
	RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5884

5885
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
5886

5887
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5888

5889 5890
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5891 5892
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5893 5894
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5895
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
5896 5897

	rtl_pcie_state_l2l3_enable(tp, false);
5898 5899
}

H
Hayes Wang 已提交
5900 5901 5902
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5903
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
5904

5905 5906 5907
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
5908 5909

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5910 5911
}

5912
static void rtl_hw_start_8101(struct rtl8169_private *tp)
5913
{
5914 5915
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
5916

F
Francois Romieu 已提交
5917
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
5918
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
5919
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
5920
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
5921

5922
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5923

5924
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5925
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
5926

5927 5928
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
5929
		rtl_hw_start_8102e_1(tp);
5930 5931 5932
		break;

	case RTL_GIGA_MAC_VER_08:
5933
		rtl_hw_start_8102e_3(tp);
5934 5935 5936
		break;

	case RTL_GIGA_MAC_VER_09:
5937
		rtl_hw_start_8102e_2(tp);
5938
		break;
5939 5940

	case RTL_GIGA_MAC_VER_29:
5941
		rtl_hw_start_8105e_1(tp);
5942 5943
		break;
	case RTL_GIGA_MAC_VER_30:
5944
		rtl_hw_start_8105e_2(tp);
5945
		break;
5946 5947 5948 5949

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
5950 5951 5952 5953

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
5954 5955 5956
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
5957 5958 5959 5960
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
5961 5962
	}

5963
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5964 5965 5966 5967
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5968 5969 5970 5971 5972 5973 5974
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
5975
	dev->mtu = new_mtu;
5976 5977
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5978
	return 0;
L
Linus Torvalds 已提交
5979 5980 5981 5982
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5983
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5984 5985 5986
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
5987 5988
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
5989
{
5990 5991
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5992

E
Eric Dumazet 已提交
5993 5994
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
5995 5996 5997
	rtl8169_make_unusable_by_asic(desc);
}

5998
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5999 6000 6001
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6002 6003 6004
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

6005
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
6006 6007
}

E
Eric Dumazet 已提交
6008 6009 6010 6011 6012
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6013 6014
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6015
{
E
Eric Dumazet 已提交
6016
	void *data;
L
Linus Torvalds 已提交
6017
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
6018
	struct device *d = tp_to_dev(tp);
6019
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
6020

6021
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6022 6023
	if (!data)
		return NULL;
6024

E
Eric Dumazet 已提交
6025 6026
	if (rtl8169_align(data) != data) {
		kfree(data);
6027
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
6028 6029 6030
		if (!data)
			return NULL;
	}
6031

6032
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
6033
				 DMA_FROM_DEVICE);
6034 6035 6036
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6037
		goto err_out;
6038
	}
L
Linus Torvalds 已提交
6039

6040 6041
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
6042
	return data;
6043 6044 6045 6046

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6047 6048 6049 6050
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6051
	unsigned int i;
L
Linus Torvalds 已提交
6052 6053

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6054 6055
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6056 6057 6058 6059 6060
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6061
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6062
{
S
Stanislaw Gruszka 已提交
6063 6064
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6065

S
Stanislaw Gruszka 已提交
6066 6067 6068
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6069

S
Stanislaw Gruszka 已提交
6070 6071
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6072

S
Stanislaw Gruszka 已提交
6073
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6074 6075
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6076
			goto err_out;
E
Eric Dumazet 已提交
6077 6078
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6079 6080
	}

S
Stanislaw Gruszka 已提交
6081 6082 6083 6084 6085 6086
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6087 6088
}

6089
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6090 6091 6092
{
	rtl8169_init_ring_indexes(tp);

6093 6094
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
6095

S
Stanislaw Gruszka 已提交
6096
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6097 6098
}

6099
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6100 6101 6102 6103
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6104 6105
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6106 6107 6108 6109 6110 6111
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6112 6113
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6114 6115 6116
{
	unsigned int i;

6117 6118
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6119 6120 6121 6122 6123 6124
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
6125
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
6126 6127
					     tp->TxDescArray + entry);
			if (skb) {
6128
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
6129 6130 6131 6132
				tx_skb->skb = NULL;
			}
		}
	}
6133 6134 6135 6136 6137
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6138 6139 6140
	tp->cur_tx = tp->dirty_tx = 0;
}

6141
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6142
{
D
David Howells 已提交
6143
	struct net_device *dev = tp->dev;
6144
	int i;
L
Linus Torvalds 已提交
6145

6146 6147 6148
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6149

6150 6151
	rtl8169_hw_reset(tp);

6152
	for (i = 0; i < NUM_RX_DESC; i++)
6153
		rtl8169_mark_to_asic(tp->RxDescArray + i);
6154

L
Linus Torvalds 已提交
6155
	rtl8169_tx_clear(tp);
6156
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6157

6158
	napi_enable(&tp->napi);
6159
	rtl_hw_start(tp);
6160
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
6161 6162 6163 6164
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6165 6166 6167
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6168 6169 6170
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6171
			      u32 *opts)
L
Linus Torvalds 已提交
6172 6173 6174
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6175
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
6176
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6177 6178 6179

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6180
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6181 6182 6183 6184 6185 6186 6187
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6188
		len = skb_frag_size(frag);
6189
		addr = skb_frag_address(frag);
6190
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6191 6192 6193 6194
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6195
			goto err_out;
6196
		}
L
Linus Torvalds 已提交
6197

F
Francois Romieu 已提交
6198
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6199 6200
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6201 6202

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6203
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6215 6216 6217 6218

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6219 6220
}

6221 6222 6223 6224 6225
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

6251
		dev_consume_skb_any(skb);
H
hayeswang 已提交
6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
6263
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

H
hayeswang 已提交
6290 6291
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6292
{
6293 6294
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6295 6296
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6315
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6316 6317 6318
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6319 6320 6321 6322 6323 6324 6325
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

6326
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6343
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6344
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6345
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6346
		u8 ip_protocol;
L
Linus Torvalds 已提交
6347

6348
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6349
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6350

H
hayeswang 已提交
6351 6352 6353 6354 6355 6356 6357
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

6358
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6378 6379
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6380 6381

		opts[1] |= transport_offset << TCPHO_SHIFT;
6382 6383
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6384
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
6385
	}
H
hayeswang 已提交
6386

6387
	return true;
L
Linus Torvalds 已提交
6388 6389
}

6390 6391
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6392 6393
{
	struct rtl8169_private *tp = netdev_priv(dev);
6394
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6395
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
6396
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6397 6398
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
6399
	u32 opts[2];
6400
	int frags;
6401

6402
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
6403
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6404
		goto err_stop_0;
L
Linus Torvalds 已提交
6405 6406 6407
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6408 6409
		goto err_stop_0;

6410 6411 6412
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6413 6414 6415 6416
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6417

6418
	len = skb_headlen(skb);
6419
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6420 6421 6422
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6423
		goto err_dma_0;
6424
	}
6425 6426 6427

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6428

F
Francois Romieu 已提交
6429
	frags = rtl8169_xmit_frags(tp, skb, opts);
6430 6431 6432
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6433
		opts[0] |= FirstFrag;
6434
	else {
F
Francois Romieu 已提交
6435
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6436 6437 6438
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6439 6440
	txd->opts2 = cpu_to_le32(opts[1]);

6441 6442
	skb_tx_timestamp(skb);

6443 6444
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
6445

F
Francois Romieu 已提交
6446
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6447
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6448 6449
	txd->opts1 = cpu_to_le32(status);

6450
	/* Force all memory writes to complete before notifying device */
6451
	wmb();
L
Linus Torvalds 已提交
6452

6453 6454
	tp->cur_tx += frags + 1;

6455
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6456

6457
	mmiowb();
6458

6459
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
6460 6461 6462 6463
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
6464
		netif_stop_queue(dev);
6465 6466 6467 6468 6469 6470 6471
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6472
		smp_mb();
6473
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6474 6475 6476
			netif_wake_queue(dev);
	}

6477
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6478

6479
err_dma_1:
6480
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6481
err_dma_0:
6482
	dev_kfree_skb_any(skb);
6483 6484 6485 6486
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6487
	netif_stop_queue(dev);
6488
	dev->stats.tx_dropped++;
6489
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6501 6502
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6503 6504 6505 6506

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6507 6508
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6509 6510 6511
	 *
	 * Feel free to adjust to your needs.
	 */
6512
	if (pdev->broken_parity_status)
6513 6514 6515 6516 6517
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6518 6519 6520 6521 6522 6523 6524

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6525
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
6526
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6527
		tp->cp_cmd &= ~PCIDAC;
6528
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
6529 6530 6531
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
6532
	rtl8169_hw_reset(tp);
6533

6534
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6535 6536
}

6537
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6554 6555 6556 6557 6558 6559
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
6560
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
6561
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6562
		if (status & LastFrag) {
6563 6564 6565 6566
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
6567
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
6568 6569 6570 6571 6572 6573 6574 6575
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
6576 6577 6578 6579 6580 6581 6582
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6583
		smp_mb();
L
Linus Torvalds 已提交
6584
		if (netif_queue_stopped(dev) &&
6585
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6586 6587
			netif_wake_queue(dev);
		}
6588 6589 6590 6591 6592 6593
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6594 6595
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6596 6597 6598
	}
}

6599 6600 6601 6602 6603
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6604
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6605 6606 6607 6608
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6609
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6610 6611
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6612
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6613 6614
}

E
Eric Dumazet 已提交
6615 6616 6617 6618
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6619
{
S
Stephen Hemminger 已提交
6620
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
6621
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
6622

E
Eric Dumazet 已提交
6623
	data = rtl8169_align(data);
6624
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6625
	prefetch(data);
6626
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
6627
	if (skb)
6628
		skb_copy_to_linear_data(skb, data, pkt_size);
6629 6630
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6631
	return skb;
L
Linus Torvalds 已提交
6632 6633
}

6634
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6635 6636
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6637
	unsigned int count;
L
Linus Torvalds 已提交
6638 6639 6640

	cur_rx = tp->cur_rx;

6641
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6642
		unsigned int entry = cur_rx % NUM_RX_DESC;
6643
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6644 6645
		u32 status;

6646
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
6647 6648
		if (status & DescOwn)
			break;
6649 6650 6651 6652 6653 6654 6655

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
6656
		if (unlikely(status & RxRES)) {
6657 6658
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6659
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6660
			if (status & (RxRWT | RxRUNT))
6661
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6662
			if (status & RxCRC)
6663
				dev->stats.rx_crc_errors++;
6664 6665 6666
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
6667
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6668
				dev->stats.rx_fifo_errors++;
6669 6670 6671
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
6672
				goto process_pkt;
6673
			}
L
Linus Torvalds 已提交
6674
		} else {
E
Eric Dumazet 已提交
6675
			struct sk_buff *skb;
B
Ben Greear 已提交
6676 6677 6678 6679 6680
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6681 6682 6683 6684
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6685

6686 6687 6688 6689 6690 6691
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6692 6693
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6694
				goto release_descriptor;
6695 6696
			}

E
Eric Dumazet 已提交
6697 6698 6699 6700
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6701
				goto release_descriptor;
L
Linus Torvalds 已提交
6702 6703
			}

E
Eric Dumazet 已提交
6704
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6705 6706 6707
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6708 6709
			rtl8169_rx_vlan_tag(desc, skb);

6710 6711 6712
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

6713
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6714

J
Junchang Wang 已提交
6715 6716 6717 6718
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6719
		}
6720 6721
release_descriptor:
		desc->opts2 = 0;
6722
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
6723 6724 6725 6726 6727 6728 6729 6730
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6731
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6732
{
6733
	struct rtl8169_private *tp = dev_instance;
L
Linus Torvalds 已提交
6734
	int handled = 0;
F
Francois Romieu 已提交
6735
	u16 status;
L
Linus Torvalds 已提交
6736

F
Francois Romieu 已提交
6737
	status = rtl_get_events(tp);
6738 6739 6740 6741
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
6742

6743
			rtl_irq_disable(tp);
6744
			napi_schedule_irqoff(&tp->napi);
6745
		}
6746 6747 6748
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
6749

6750 6751 6752 6753 6754 6755 6756 6757 6758 6759
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6760

6761 6762 6763 6764 6765
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
6766 6767
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6768
		default:
6769 6770
			break;
		}
6771
	}
L
Linus Torvalds 已提交
6772

6773 6774
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
6775

6776
	if (status & LinkChg)
6777
		phy_mac_interrupt(dev->phydev);
L
Linus Torvalds 已提交
6778

6779
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
6780 6781
}

6782 6783
static void rtl_task(struct work_struct *work)
{
6784 6785 6786 6787
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
6788
		/* XXX - keep rtl_slow_event_work() as first element. */
6789 6790 6791
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
6792 6793
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6794 6795 6796 6797 6798
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6799 6800
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6801 6802 6803 6804 6805 6806 6807 6808 6809
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6810

6811 6812
out_unlock:
	rtl_unlock_work(tp);
6813 6814
}

6815
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6816
{
6817 6818
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
6831

6832 6833 6834 6835 6836
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
6837

6838
	if (work_done < budget) {
6839
		napi_complete_done(napi, work_done);
6840

6841 6842
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
6843 6844
	}

6845
	return work_done;
L
Linus Torvalds 已提交
6846 6847
}

6848
static void rtl8169_rx_missed(struct net_device *dev)
6849 6850 6851 6852 6853 6854
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

6855 6856
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
6857 6858
}

6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
		phy_print_status(ndev->phydev);
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
	struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
	phy_interface_t phy_mode;
	int ret;

	phy_mode = tp->mii.supports_gmii ? PHY_INTERFACE_MODE_GMII :
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

	if (!tp->mii.supports_gmii)
		phy_set_max_speed(phydev, SPEED_100);

	/* Ensure to advertise everything, incl. pause */
	phydev->advertising = phydev->supported;

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6899 6900 6901 6902
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6903 6904
	phy_stop(dev->phydev);

6905
	napi_disable(&tp->napi);
6906
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6907

6908
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6909 6910
	/*
	 * At this point device interrupts can not be enabled in any function,
6911 6912
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6913
	 */
6914
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6915 6916

	/* Give a racing hard_start_xmit a few cycles to complete. */
6917
	synchronize_sched();
L
Linus Torvalds 已提交
6918 6919 6920 6921

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6922 6923

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6924 6925 6926 6927 6928 6929 6930
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6931 6932
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6933
	/* Update counters before going down */
6934
	rtl8169_update_counters(tp);
6935

6936
	rtl_lock_work(tp);
6937
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6938

L
Linus Torvalds 已提交
6939
	rtl8169_down(dev);
6940
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6941

6942 6943
	cancel_work_sync(&tp->wk.work);

6944 6945
	phy_disconnect(dev->phydev);

6946
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6947

6948 6949 6950 6951
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6952 6953 6954
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6955 6956
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6957 6958 6959
	return 0;
}

6960 6961 6962 6963 6964
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6965
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6966 6967 6968
}
#endif

6969 6970 6971 6972 6973 6974 6975 6976 6977
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6978
	 * Rx and Tx descriptors needs 256 bytes alignment.
6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6991
	retval = rtl8169_init_ring(tp);
6992 6993 6994 6995 6996 6997 6998 6999 7000
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7001
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
7002
				 dev->name);
7003 7004 7005
	if (retval < 0)
		goto err_release_fw_2;

7006 7007 7008 7009
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

7010 7011 7012 7013 7014 7015 7016 7017 7018 7019
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

7020
	rtl_hw_start(tp);
7021

7022
	if (!rtl8169_init_counter_offsets(tp))
7023 7024
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7025
	phy_start(dev->phydev);
7026 7027 7028 7029
	netif_start_queue(dev);

	rtl_unlock_work(tp);

7030
	pm_runtime_put_sync(&pdev->dev);
7031 7032 7033
out:
	return retval;

7034 7035
err_free_irq:
	pci_free_irq(pdev, 0, tp);
7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7052
static void
J
Junchang Wang 已提交
7053
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7054 7055
{
	struct rtl8169_private *tp = netdev_priv(dev);
7056
	struct pci_dev *pdev = tp->pci_dev;
7057
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7058
	unsigned int start;
L
Linus Torvalds 已提交
7059

7060 7061 7062
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7063
		rtl8169_rx_missed(dev);
7064

J
Junchang Wang 已提交
7065
	do {
7066
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7067 7068
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7069
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7070 7071

	do {
7072
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7073 7074
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7075
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7076 7077 7078 7079 7080 7081 7082 7083

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7084
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7085

7086 7087 7088 7089
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7090
	if (pm_runtime_active(&pdev->dev))
7091
		rtl8169_update_counters(tp);
7092 7093 7094 7095 7096

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7097
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7098
		le64_to_cpu(tp->tc_offset.tx_errors);
7099
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7100
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
7101
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
7102 7103
		le16_to_cpu(tp->tc_offset.tx_aborted);

7104
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
7105 7106
}

7107
static void rtl8169_net_suspend(struct net_device *dev)
7108
{
F
françois romieu 已提交
7109 7110
	struct rtl8169_private *tp = netdev_priv(dev);

7111
	if (!netif_running(dev))
7112
		return;
7113

7114
	phy_stop(dev->phydev);
7115 7116
	netif_device_detach(dev);
	netif_stop_queue(dev);
7117 7118 7119

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7120
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7121 7122 7123
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7124 7125 7126 7127 7128 7129 7130 7131
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7132

7133
	rtl8169_net_suspend(dev);
7134

7135 7136 7137
	return 0;
}

7138 7139
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7140 7141
	struct rtl8169_private *tp = netdev_priv(dev);

7142
	netif_device_attach(dev);
F
françois romieu 已提交
7143 7144

	rtl_pll_power_up(tp);
7145
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
7146

7147 7148
	phy_start(tp->dev->phydev);

A
Artem Savkov 已提交
7149 7150
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7151
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7152
	rtl_unlock_work(tp);
7153

7154
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7155 7156
}

7157
static int rtl8169_resume(struct device *device)
7158
{
7159
	struct pci_dev *pdev = to_pci_dev(device);
7160 7161
	struct net_device *dev = pci_get_drvdata(pdev);

7162 7163
	if (netif_running(dev))
		__rtl8169_resume(dev);
7164

7165 7166 7167 7168 7169 7170 7171 7172 7173
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7174 7175
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
7176
		return 0;
7177
	}
7178

7179
	rtl_lock_work(tp);
7180
	__rtl8169_set_wol(tp, WAKE_ANY);
7181
	rtl_unlock_work(tp);
7182 7183 7184

	rtl8169_net_suspend(dev);

7185
	/* Update counters before going runtime suspend */
7186
	rtl8169_rx_missed(dev);
7187
	rtl8169_update_counters(tp);
7188

7189 7190 7191 7192 7193 7194 7195 7196
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
7197
	rtl_rar_set(tp, dev->dev_addr);
7198 7199 7200 7201

	if (!tp->TxDescArray)
		return 0;

7202
	rtl_lock_work(tp);
7203
	__rtl8169_set_wol(tp, tp->saved_wolopts);
7204
	rtl_unlock_work(tp);
7205 7206

	__rtl8169_resume(dev);
7207 7208 7209 7210

	return 0;
}

7211 7212 7213 7214 7215
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

7216 7217 7218 7219
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
7220 7221
}

7222
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7223 7224 7225 7226 7227 7228 7229 7230 7231
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7232 7233 7234 7235 7236 7237 7238 7239 7240 7241
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7242 7243 7244 7245 7246 7247 7248 7249 7250
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

7251
		RTL_W8(tp, ChipCmd, CmdRxEnb);
7252
		/* PCI commit */
7253
		RTL_R8(tp, ChipCmd);
7254 7255 7256 7257 7258 7259
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7260 7261
static void rtl_shutdown(struct pci_dev *pdev)
{
7262
	struct net_device *dev = pci_get_drvdata(pdev);
7263
	struct rtl8169_private *tp = netdev_priv(dev);
7264 7265

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7266

F
Francois Romieu 已提交
7267
	/* Restore original MAC address */
7268 7269
	rtl_rar_set(tp, dev->perm_addr);

7270
	rtl8169_hw_reset(tp);
7271

7272
	if (system_state == SYSTEM_POWER_OFF) {
7273
		if (tp->saved_wolopts) {
7274 7275
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7276 7277
		}

7278 7279 7280 7281
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
7282

B
Bill Pemberton 已提交
7283
static void rtl_remove_one(struct pci_dev *pdev)
7284 7285 7286 7287
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7288
	if (r8168_check_dash(tp))
7289 7290
		rtl8168_driver_stop(tp);

7291 7292
	netif_napi_del(&tp->napi);

7293
	unregister_netdev(dev);
7294
	mdiobus_unregister(tp->mii_bus);
7295 7296 7297 7298 7299 7300 7301 7302 7303 7304

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

7305
static const struct net_device_ops rtl_netdev_ops = {
7306
	.ndo_open		= rtl_open,
7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7324
static const struct rtl_cfg_info {
7325
	void (*hw_start)(struct rtl8169_private *tp);
7326
	u16 event_slow;
7327
	unsigned int has_gmii:1;
7328
	const struct rtl_coalesce_info *coalesce_info;
7329 7330 7331 7332 7333
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
7334
		.has_gmii	= 1,
7335
		.coalesce_info	= rtl_coalesce_info_8169,
7336 7337 7338 7339 7340
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
7341
		.has_gmii	= 1,
7342
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7343 7344 7345 7346 7347 7348
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
7349
		.coalesce_info	= rtl_coalesce_info_8168_8136,
7350 7351 7352 7353
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

7354
static int rtl_alloc_irq(struct rtl8169_private *tp)
7355
{
7356
	unsigned int flags;
7357

7358
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
7359 7360 7361
		RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
		RTL_W8(tp, Cfg9346, Cfg9346_Lock);
7362 7363 7364
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
7365
	}
7366 7367

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
7368 7369
}

H
Hayes Wang 已提交
7370 7371
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
7372
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
7373 7374 7375 7376
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
7377
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
7378 7379
}

7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct phy_device *phydev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
		 PCI_DEVID(pdev->bus->number, pdev->devfn));

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

	phydev = mdiobus_get_phy(new_bus, 0);
	if (!phydev) {
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

7434 7435 7436
	/* PHY will be woken up in rtl_open() */
	phy_suspend(phydev);

7437 7438 7439 7440 7441
	tp->mii_bus = new_bus;

	return 0;
}

B
Bill Pemberton 已提交
7442
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7443 7444 7445 7446 7447
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

7448
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
7449 7450 7451 7452 7453 7454 7455

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

7456
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
7457
	msleep(1);
7458
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
7459

7460
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7461 7462 7463 7464 7465 7466
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7467
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7468 7469 7470 7471 7472 7473 7474
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
7475 7476 7477 7478 7479 7480
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
7481
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7482 7483
{
	switch (tp->mac_version) {
7484
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
7485 7486
		rtl_hw_init_8168g(tp);
		break;
7487
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
7488
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
7489 7490 7491 7492 7493 7494
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
7495
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7496 7497 7498 7499 7500
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
7501
	int chipset, region, i;
7502 7503 7504 7505 7506 7507 7508
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

7509 7510 7511
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
7512 7513

	SET_NETDEV_DEV(dev, &pdev->dev);
7514
	dev->netdev_ops = &rtl_netdev_ops;
7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
7526
	mii->supports_gmii = cfg->has_gmii;
7527 7528

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
7529
	rc = pcim_enable_device(pdev);
7530
	if (rc < 0) {
7531
		dev_err(&pdev->dev, "enable failure\n");
7532
		return rc;
7533 7534
	}

7535
	if (pcim_set_mwi(pdev) < 0)
7536
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
7537

7538 7539 7540
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
7541
		dev_err(&pdev->dev, "no MMIO resource found\n");
7542
		return -ENODEV;
7543 7544 7545 7546
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7547
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
7548
		return -ENODEV;
7549 7550
	}

7551
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
7552
	if (rc < 0) {
7553
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
7554
		return rc;
7555 7556
	}

7557
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
7558 7559

	if (!pci_is_pcie(pdev))
7560
		dev_info(&pdev->dev, "not PCI Express\n");
7561 7562

	/* Identify chip attached to board */
7563
	rtl8169_get_mac_version(tp, cfg->default_ver);
7564

7565 7566 7567 7568 7569
	if (rtl_tbi_enabled(tp)) {
		dev_err(&pdev->dev, "TBI fiber mode not supported\n");
		return -ENODEV;
	}

7570
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
7571 7572 7573 7574

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
7575 7576
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
7577 7578 7579 7580 7581 7582 7583 7584

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
7585
			dev_err(&pdev->dev, "DMA configuration failed\n");
7586
			return rc;
7587 7588 7589
		}
	}

7590 7591 7592 7593
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
7594 7595
	rtl_hw_initialize(tp);

7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_jumbo_ops(tp);

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;

7609 7610
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
7611
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
7612 7613
		return rc;
	}
7614

H
Heiner Kallweit 已提交
7615 7616 7617
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

7618
	mutex_init(&tp->wk.mutex);
7619 7620
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7621 7622

	/* Get MAC address */
7623
	switch (tp->mac_version) {
7624
		u8 mac_addr[ETH_ALEN] __aligned(4);
7625 7626
	case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
7627
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7628
		*(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7629

7630 7631
		if (is_valid_ether_addr(mac_addr))
			rtl_rar_set(tp, mac_addr);
7632 7633 7634
		break;
	default:
		break;
7635
	}
7636
	for (i = 0; i < ETH_ALEN; i++)
7637
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
7638

7639
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7640 7641
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

7642
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
7643 7644 7645 7646

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7647
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7648 7649

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7650 7651
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7652 7653 7654
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
7655 7656 7657 7658 7659 7660
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7661
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7662
		/* Disallow toggling */
7663
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7664

7665 7666
	switch (rtl_chip_infos[chipset].txd_version) {
	case RTL_TD_0:
H
hayeswang 已提交
7667
		tp->tso_csum = rtl8169_tso_csum_v1;
7668 7669
		break;
	case RTL_TD_1:
H
hayeswang 已提交
7670
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7671
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7672 7673
		break;
	default:
H
hayeswang 已提交
7674
		WARN_ON_ONCE(1);
7675
	}
H
hayeswang 已提交
7676

7677 7678 7679
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

7680 7681 7682 7683
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

7684 7685
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
7686
	tp->coalesce_info = cfg->coalesce_info;
7687 7688 7689

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

7690 7691 7692
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
7693 7694
	if (!tp->counters)
		return -ENOMEM;
7695

7696 7697
	pci_set_drvdata(pdev, dev);

7698 7699
	rc = r8169_mdio_register(tp);
	if (rc)
7700
		return rc;
7701

7702 7703 7704 7705
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

7706 7707
	netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
		   rtl_chip_infos[chipset].name, dev->dev_addr,
7708
		   (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
7709
		   pci_irq_vector(pdev, 0));
7710 7711 7712 7713
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
7714
			  tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
7715 7716
	}

7717
	if (r8168_check_dash(tp))
7718 7719
		rtl8168_driver_start(tp);

7720 7721 7722
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

7723
	return 0;
7724 7725 7726 7727

err_mdio_unregister:
	mdiobus_unregister(tp->mii_bus);
	return rc;
7728 7729
}

L
Linus Torvalds 已提交
7730 7731 7732
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7733
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7734
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7735
	.shutdown	= rtl_shutdown,
7736
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7737 7738
};

7739
module_pci_driver(rtl8169_pci_driver);