r8169.c 191.4 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define MAX_READ_REQUEST_SHIFT	12
88
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
89 90 91 92 93
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
#define R8169_NAPI_WEIGHT	64
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
94
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
95 96 97 98 99 100 101 102 103 104 105 106
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
#define RTL_W8(reg, val8)	writeb ((val8), ioaddr + (reg))
#define RTL_W16(reg, val16)	writew ((val16), ioaddr + (reg))
#define RTL_W32(reg, val32)	writel ((val32), ioaddr + (reg))
#define RTL_R8(reg)		readb (ioaddr + (reg))
#define RTL_R16(reg)		readw (ioaddr + (reg))
107
#define RTL_R32(reg)		readl (ioaddr + (reg))
L
Linus Torvalds 已提交
108 109

enum mac_version {
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
143
	RTL_GIGA_MAC_VER_34,
144 145
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
146
	RTL_GIGA_MAC_VER_37,
147
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
148
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
149 150
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
153
	RTL_GIGA_MAC_VER_44,
154 155 156 157
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
158
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
159 160
};

F
Francois Romieu 已提交
161 162 163 164 165
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

#define _R(NAME,TD,FW,SZ,B) {	\
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
	.jumbo_tx_csum = B	\
}
L
Linus Torvalds 已提交
179

180
static const struct {
L
Linus Torvalds 已提交
181
	const char *name;
F
Francois Romieu 已提交
182
	enum rtl_tx_desc_version txd_version;
183
	const char *fw_name;
F
Francois Romieu 已提交
184 185
	u16 jumbo_max;
	bool jumbo_tx_csum;
186 187 188
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
F
Francois Romieu 已提交
189
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K, true),
190
	[RTL_GIGA_MAC_VER_02] =
F
Francois Romieu 已提交
191
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K, true),
192
	[RTL_GIGA_MAC_VER_03] =
F
Francois Romieu 已提交
193
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K, true),
194
	[RTL_GIGA_MAC_VER_04] =
F
Francois Romieu 已提交
195
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K, true),
196
	[RTL_GIGA_MAC_VER_05] =
F
Francois Romieu 已提交
197
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
198
	[RTL_GIGA_MAC_VER_06] =
F
Francois Romieu 已提交
199
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
200 201
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
F
Francois Romieu 已提交
202
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
203
	[RTL_GIGA_MAC_VER_08] =
F
Francois Romieu 已提交
204
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
205
	[RTL_GIGA_MAC_VER_09] =
F
Francois Romieu 已提交
206
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
207
	[RTL_GIGA_MAC_VER_10] =
F
Francois Romieu 已提交
208
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
209
	[RTL_GIGA_MAC_VER_11] =
F
Francois Romieu 已提交
210
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
211
	[RTL_GIGA_MAC_VER_12] =
F
Francois Romieu 已提交
212
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
213
	[RTL_GIGA_MAC_VER_13] =
F
Francois Romieu 已提交
214
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
215
	[RTL_GIGA_MAC_VER_14] =
F
Francois Romieu 已提交
216
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
217
	[RTL_GIGA_MAC_VER_15] =
F
Francois Romieu 已提交
218
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
219
	[RTL_GIGA_MAC_VER_16] =
F
Francois Romieu 已提交
220
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
221
	[RTL_GIGA_MAC_VER_17] =
222
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
223
	[RTL_GIGA_MAC_VER_18] =
F
Francois Romieu 已提交
224
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
225
	[RTL_GIGA_MAC_VER_19] =
F
Francois Romieu 已提交
226
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
227
	[RTL_GIGA_MAC_VER_20] =
F
Francois Romieu 已提交
228
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
229
	[RTL_GIGA_MAC_VER_21] =
F
Francois Romieu 已提交
230
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
231
	[RTL_GIGA_MAC_VER_22] =
F
Francois Romieu 已提交
232
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
233
	[RTL_GIGA_MAC_VER_23] =
F
Francois Romieu 已提交
234
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
235
	[RTL_GIGA_MAC_VER_24] =
F
Francois Romieu 已提交
236
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
237
	[RTL_GIGA_MAC_VER_25] =
F
Francois Romieu 已提交
238 239
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1,
							JUMBO_9K, false),
240
	[RTL_GIGA_MAC_VER_26] =
F
Francois Romieu 已提交
241 242
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2,
							JUMBO_9K, false),
243
	[RTL_GIGA_MAC_VER_27] =
F
Francois Romieu 已提交
244
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
245
	[RTL_GIGA_MAC_VER_28] =
F
Francois Romieu 已提交
246
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
247
	[RTL_GIGA_MAC_VER_29] =
F
Francois Romieu 已提交
248 249
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
250
	[RTL_GIGA_MAC_VER_30] =
F
Francois Romieu 已提交
251 252
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
253
	[RTL_GIGA_MAC_VER_31] =
F
Francois Romieu 已提交
254
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
255
	[RTL_GIGA_MAC_VER_32] =
F
Francois Romieu 已提交
256 257
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1,
							JUMBO_9K, false),
258
	[RTL_GIGA_MAC_VER_33] =
F
Francois Romieu 已提交
259 260
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2,
							JUMBO_9K, false),
H
Hayes Wang 已提交
261
	[RTL_GIGA_MAC_VER_34] =
F
Francois Romieu 已提交
262 263
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
							JUMBO_9K, false),
264
	[RTL_GIGA_MAC_VER_35] =
F
Francois Romieu 已提交
265 266
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1,
							JUMBO_9K, false),
267
	[RTL_GIGA_MAC_VER_36] =
F
Francois Romieu 已提交
268 269
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2,
							JUMBO_9K, false),
270 271 272
	[RTL_GIGA_MAC_VER_37] =
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,
							JUMBO_1K, true),
273 274 275
	[RTL_GIGA_MAC_VER_38] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,
							JUMBO_9K, false),
H
Hayes Wang 已提交
276 277 278
	[RTL_GIGA_MAC_VER_39] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1,
							JUMBO_1K, true),
H
Hayes Wang 已提交
279
	[RTL_GIGA_MAC_VER_40] =
280
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2,
H
Hayes Wang 已提交
281 282 283
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_41] =
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K, false),
H
hayeswang 已提交
284 285 286
	[RTL_GIGA_MAC_VER_42] =
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3,
							JUMBO_9K, false),
H
hayeswang 已提交
287 288 289
	[RTL_GIGA_MAC_VER_43] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2,
							JUMBO_1K, true),
H
hayeswang 已提交
290 291 292
	[RTL_GIGA_MAC_VER_44] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,
							JUMBO_9K, false),
293 294 295 296 297 298 299 300 301 302 303 304
	[RTL_GIGA_MAC_VER_45] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_46] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_47] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1,
							JUMBO_1K, false),
	[RTL_GIGA_MAC_VER_48] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2,
							JUMBO_1K, false),
305
};
306
#undef _R
307

308 309 310 311 312 313
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

314
static const struct pci_device_id rtl8169_pci_tbl[] = {
315
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
316
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
317
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
318
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
319
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
320 321
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
322
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
323
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
324
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
325 326 327
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
328 329
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
330 331 332 333 334
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

E
Eric Dumazet 已提交
335
static int rx_buf_sz = 16383;
336
static int use_dac;
337 338 339
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
340

F
Francois Romieu 已提交
341 342
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
343
	MAC4		= 4,
F
Francois Romieu 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
357

F
Francois Romieu 已提交
358
	TxConfig	= 0x40,
H
Hayes Wang 已提交
359 360
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
361

H
Hayes Wang 已提交
362 363 364 365 366 367
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
368
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
369 370 371
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
372

F
Francois Romieu 已提交
373 374 375 376 377
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
378 379
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
380 381 382 383 384 385 386 387 388 389 390
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
391 392 393 394 395 396 397
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
398
#define EarlySize	0x27
399

F
Francois Romieu 已提交
400 401 402 403
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
404 405
};

406 407 408 409 410 411 412 413 414 415 416 417 418 419
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
420 421 422
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
423
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
424
	PMCH			= 0x6f,
425 426 427 428 429 430
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
431
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
432
#define	PFM_EN				(1 << 6)
433
#define	TX_10M_PS_EN			(1 << 7)
434 435 436
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
437 438
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
439
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
440 441 442
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
443 444
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
445
#define	LINK_LIST_RDY			(1 << 1)
446 447 448 449 450 451 452
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
453 454
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
455 456
};

457
enum rtl8168_registers {
H
Hayes Wang 已提交
458 459
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
460 461 462 463 464 465 466
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
467 468 469 470 471 472
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
473
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
474
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
475
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
476 477 478 479 480 481 482 483 484 485 486
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
487
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
488 489
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
490
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
491
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
492
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
493
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
494
#define EARLY_TALLY_EN			(1 << 16)
495 496
};

F
Francois Romieu 已提交
497
enum rtl_register_content {
L
Linus Torvalds 已提交
498
	/* InterruptStatusBits */
F
Francois Romieu 已提交
499 500 501 502 503 504 505 506 507 508 509
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
510 511

	/* RxStatusDesc */
512
	RxBOVF	= (1 << 24),
513 514 515 516 517
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
518 519

	/* ChipCmdBits */
H
Hayes Wang 已提交
520
	StopReq		= 0x80,
F
Francois Romieu 已提交
521 522 523 524
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
525

526 527 528 529 530
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
531
	/* Cfg9346Bits */
F
Francois Romieu 已提交
532 533
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
534 535

	/* rx_mode_bits */
F
Francois Romieu 已提交
536 537 538 539 540 541
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
542
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
543 544 545 546 547

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

548
	/* Config1 register p.24 */
549 550 551 552 553 554
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
555 556
	PMEnable	= (1 << 0),	/* Power Management Enable */

557
	/* Config2 register p. 25 */
H
hayeswang 已提交
558
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
559
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
560 561 562
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
563 564 565
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
566
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
567
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
568
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
569

F
Francois Romieu 已提交
570 571 572
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

573
	/* Config5 register p.27 */
F
Francois Romieu 已提交
574 575 576
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
577
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
578
	LanWake		= (1 << 1),	/* LanWake enable/disable */
579
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
580
	ASPM_en		= (1 << 0),	/* ASPM enable */
581

L
Linus Torvalds 已提交
582 583 584 585 586 587 588 589 590
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
591 592 593 594 595 596 597 598 599 600
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
601 602 603 604
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
605 606 607 608
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
609 610

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
611 612 613 614 615 616 617 618
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
619 620

	/* _TBICSRBit */
F
Francois Romieu 已提交
621
	TBILinkOK	= 0x02000000,
622 623

	/* DumpCounterCommand */
F
Francois Romieu 已提交
624
	CounterDump	= 0x8,
625 626 627

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
628 629
};

F
Francois Romieu 已提交
630 631
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
632 633 634 635
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
636 637 638 639 640 641 642
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
643

F
Francois Romieu 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
659 660
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
661
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
662
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
663
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
664

F
Francois Romieu 已提交
665
	/* Second doubleword. */
H
hayeswang 已提交
666 667
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
668
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
669 670
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
671 672 673
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
674

F
Francois Romieu 已提交
675
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
	PID0		= (1 << 17), /* Protocol ID bit 2/2 */

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
694 695 696
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
697 698 699
};

struct RxDesc {
700 701 702
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
703 704 705 706 707 708 709 710
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

711
enum features {
712 713 714
	RTL_FEATURE_WOL		= (1 << 0),
	RTL_FEATURE_MSI		= (1 << 1),
	RTL_FEATURE_GMII	= (1 << 2),
715 716
};

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

733
enum rtl_flag {
734
	RTL_FLAG_TASK_ENABLED,
735 736 737 738 739 740
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
741 742 743 744 745 746
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
747 748
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
749
	struct pci_dev *pci_dev;
D
David Howells 已提交
750
	struct net_device *dev;
751
	struct napi_struct napi;
752
	u32 msg_enable;
F
Francois Romieu 已提交
753 754
	u16 txd_version;
	u16 mac_version;
L
Linus Torvalds 已提交
755 756 757
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
758 759
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
760 761 762 763
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
764
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
765 766 767
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
768 769

	u16 event_slow;
770 771

	struct mdio_ops {
772 773
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
774 775
	} mdio_ops;

F
françois romieu 已提交
776 777 778 779 780
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
781 782 783 784 785
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

786
	struct csi_ops {
787 788
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
789 790
	} csi_ops;

791
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
792
	int (*get_settings)(struct net_device *, struct ethtool_cmd *);
793
	void (*phy_reset_enable)(struct rtl8169_private *tp);
794
	void (*hw_start)(struct net_device *);
795
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
L
Linus Torvalds 已提交
796
	unsigned int (*link_ok)(void __iomem *);
F
Francois Romieu 已提交
797
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
798
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
799 800

	struct {
801 802
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
803 804 805
		struct work_struct work;
	} wk;

806
	unsigned features;
807 808

	struct mii_if_info mii;
809
	struct rtl8169_counters counters;
810
	u32 saved_wolopts;
811
	u32 opts1_mask;
812

813 814
	struct rtl_fw {
		const struct firmware *fw;
815 816 817 818 819 820 821 822 823

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
824
	} *rtl_fw;
825
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
826 827

	u32 ocp_base;
L
Linus Torvalds 已提交
828 829
};

830
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
831 832
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
833
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
834 835
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
836 837
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
838 839
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
840 841
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
842
MODULE_FIRMWARE(FIRMWARE_8168E_3);
843
MODULE_FIRMWARE(FIRMWARE_8105E_1);
844 845
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
846
MODULE_FIRMWARE(FIRMWARE_8402_1);
847
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
848
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
849
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
850
MODULE_FIRMWARE(FIRMWARE_8106E_2);
851
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
852
MODULE_FIRMWARE(FIRMWARE_8168G_3);
853 854
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
855 856
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
857

858 859 860 861 862 863 864 865 866 867
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

F
Francois Romieu 已提交
868 869
static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
{
870 871
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
872 873
}

874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
895 896
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

DECLARE_RTL_COND(rtl_ocpar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(OCPAR) & OCPAR_FLAG;
}

F
françois romieu 已提交
945 946 947 948 949
static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
950 951 952

	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
		RTL_R32(OCPDR) : ~0;
F
françois romieu 已提交
953 954 955 956 957 958 959 960
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPDR, data);
	RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
961 962 963 964 965 966 967 968 969

	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

DECLARE_RTL_COND(rtl_eriar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(ERIAR) & ERIAR_FLAG;
F
françois romieu 已提交
970 971
}

H
Hayes Wang 已提交
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(GPHY_OCP, reg << 15);

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
		(RTL_R32(GPHY_OCP) & 0xffff) : ~0;
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(OCPDR, reg << 15);

H
Hayes Wang 已提交
1032
	return RTL_R32(OCPDR);
H
Hayes Wang 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1073 1074 1075 1076 1077 1078 1079
DECLARE_RTL_COND(rtl_phyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(PHYAR) & 0x80000000;
}

1080
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1081
{
1082
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1083

1084
	RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1085

1086
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1087
	/*
1088 1089
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1090
	 */
1091
	udelay(20);
L
Linus Torvalds 已提交
1092 1093
}

1094
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1095
{
1096
	void __iomem *ioaddr = tp->mmio_addr;
1097
	int value;
L
Linus Torvalds 已提交
1098

1099
	RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1100

1101 1102 1103
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
		RTL_R32(PHYAR) & 0xffff : ~0;

1104 1105 1106 1107 1108 1109
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1110 1111 1112
	return value;
}

1113
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1114
{
1115
	void __iomem *ioaddr = tp->mmio_addr;
1116

1117
	RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1118 1119 1120
	RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1121
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1122 1123
}

1124
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1125
{
1126 1127
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1128 1129
}

1130
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1131
{
1132
	void __iomem *ioaddr = tp->mmio_addr;
1133

1134
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1135 1136 1137 1138 1139

	mdelay(1);
	RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1140 1141
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
		RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
1142 1143
}

F
françois romieu 已提交
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

static void r8168dp_2_mdio_start(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
}

static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
}

1156
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1157
{
1158 1159
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
1160 1161
	r8168dp_2_mdio_start(ioaddr);

1162
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1163 1164 1165 1166

	r8168dp_2_mdio_stop(ioaddr);
}

1167
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1168
{
1169
	void __iomem *ioaddr = tp->mmio_addr;
F
françois romieu 已提交
1170 1171 1172 1173
	int value;

	r8168dp_2_mdio_start(ioaddr);

1174
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1175 1176 1177 1178 1179 1180

	r8168dp_2_mdio_stop(ioaddr);

	return value;
}

1181
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1182
{
1183
	tp->mdio_ops.write(tp, location, val);
1184 1185
}

1186 1187
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1188
	return tp->mdio_ops.read(tp, location);
1189 1190 1191 1192 1193 1194 1195
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1196
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1197 1198 1199
{
	int val;

1200
	val = rtl_readphy(tp, reg_addr);
1201
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1202 1203
}

1204 1205 1206 1207 1208
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1209
	rtl_writephy(tp, location, val);
1210 1211 1212 1213 1214 1215
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1216
	return rtl_readphy(tp, location);
1217 1218
}

1219 1220 1221 1222 1223 1224 1225
DECLARE_RTL_COND(rtl_ephyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EPHYAR) & EPHYAR_FLAG;
}

1226
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1227
{
1228
	void __iomem *ioaddr = tp->mmio_addr;
1229 1230 1231 1232

	RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1233 1234 1235
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1236 1237
}

1238
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1239
{
1240
	void __iomem *ioaddr = tp->mmio_addr;
1241 1242 1243

	RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1244 1245
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
		RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
1246 1247
}

1248 1249
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1250
{
1251
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1252 1253 1254 1255 1256

	BUG_ON((addr & 3) || (mask == 0));
	RTL_W32(ERIDR, val);
	RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);

1257
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1258 1259
}

1260
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1261
{
1262
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1263 1264 1265

	RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);

1266 1267
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
		RTL_R32(ERIDR) : ~0;
H
Hayes Wang 已提交
1268 1269
}

1270
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1271
			 u32 m, int type)
H
Hayes Wang 已提交
1272 1273 1274
{
	u32 val;

1275 1276
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);

	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);

	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

static int r8168_check_dash(struct rtl8169_private *tp)
{
	u16 reg = rtl8168_get_ocp_reg(tp);

	return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
}

1325 1326 1327 1328 1329 1330
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1331
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1332 1333 1334
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1335
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1336 1337 1338 1339
		r++;
	}
}

1340 1341 1342 1343 1344 1345 1346
DECLARE_RTL_COND(rtl_efusear_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
}

1347
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1348
{
1349
	void __iomem *ioaddr = tp->mmio_addr;
1350 1351 1352

	RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);

1353 1354
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
		RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1355 1356
}

F
Francois Romieu 已提交
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
static u16 rtl_get_events(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R16(IntrStatus);
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrStatus, bits);
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, 0);
	mmiowb();
}

1380 1381 1382 1383 1384 1385 1386
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, bits);
}

1387 1388 1389 1390 1391 1392 1393 1394 1395
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1396
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1397
{
F
françois romieu 已提交
1398
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1399

F
Francois Romieu 已提交
1400
	rtl_irq_disable(tp);
1401
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
F
françois romieu 已提交
1402
	RTL_R8(ChipCmd);
L
Linus Torvalds 已提交
1403 1404
}

1405
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1406
{
1407 1408
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1409 1410 1411
	return RTL_R32(TBICSR) & TBIReset;
}

1412
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1413
{
1414
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
}

static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
{
	return RTL_R32(TBICSR) & TBILinkOk;
}

static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
{
	return RTL_R8(PHYstatus) & LinkStatus;
}

1427
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1428
{
1429 1430
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1431 1432 1433
	RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
}

1434
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1435 1436 1437
{
	unsigned int val;

1438 1439
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1440 1441
}

H
Hayes Wang 已提交
1442 1443 1444 1445 1446 1447 1448 1449
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1450 1451
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
H
Hayes Wang 已提交
1452
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1453 1454 1455 1456
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1457
		} else if (RTL_R8(PHYstatus) & _100bps) {
1458 1459 1460 1461
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1462
		} else {
1463 1464 1465 1466
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1467 1468
		}
		/* Reset packet filter */
1469
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1470
			     ERIAR_EXGMAC);
1471
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1472
			     ERIAR_EXGMAC);
1473 1474 1475
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1476 1477 1478 1479
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1480
		} else {
1481 1482 1483 1484
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1485
		}
1486 1487
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
		if (RTL_R8(PHYstatus) & _10bps) {
1488 1489 1490 1491
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1492
		} else {
1493 1494
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1495
		}
H
Hayes Wang 已提交
1496 1497 1498
	}
}

1499
static void __rtl8169_check_link_status(struct net_device *dev,
F
Francois Romieu 已提交
1500 1501
					struct rtl8169_private *tp,
					void __iomem *ioaddr, bool pm)
L
Linus Torvalds 已提交
1502 1503
{
	if (tp->link_ok(ioaddr)) {
H
Hayes Wang 已提交
1504
		rtl_link_chg_patch(tp);
1505
		/* This is to cancel a scheduled suspend if there's one. */
1506 1507
		if (pm)
			pm_request_resume(&tp->pci_dev->dev);
L
Linus Torvalds 已提交
1508
		netif_carrier_on(dev);
1509 1510
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1511
	} else {
L
Linus Torvalds 已提交
1512
		netif_carrier_off(dev);
1513
		netif_info(tp, ifdown, dev, "link down\n");
1514
		if (pm)
1515
			pm_schedule_suspend(&tp->pci_dev->dev, 5000);
1516
	}
L
Linus Torvalds 已提交
1517 1518
}

1519 1520 1521 1522 1523 1524 1525
static void rtl8169_check_link_status(struct net_device *dev,
				      struct rtl8169_private *tp,
				      void __iomem *ioaddr)
{
	__rtl8169_check_link_status(dev, tp, ioaddr, false);
}

1526 1527 1528
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1529 1530 1531
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 options;
1532
	u32 wolopts = 0;
F
Francois Romieu 已提交
1533 1534 1535

	options = RTL_R8(Config1);
	if (!(options & PMEnable))
1536
		return 0;
F
Francois Romieu 已提交
1537 1538 1539

	options = RTL_R8(Config3);
	if (options & LinkUp)
1540
		wolopts |= WAKE_PHY;
1541
	switch (tp->mac_version) {
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1552 1553
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1554 1555
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
1556 1557 1558 1559 1560 1561 1562 1563
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1564 1565 1566

	options = RTL_R8(Config5);
	if (options & UWF)
1567
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1568
	if (options & BWF)
1569
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1570
	if (options & MWF)
1571
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1572

1573
	return wolopts;
F
Francois Romieu 已提交
1574 1575
}

1576
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1577 1578
{
	struct rtl8169_private *tp = netdev_priv(dev);
1579

1580
	rtl_lock_work(tp);
1581 1582 1583 1584

	wol->supported = WAKE_ANY;
	wol->wolopts = __rtl8169_get_wol(tp);

1585
	rtl_unlock_work(tp);
1586 1587 1588 1589
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
F
Francois Romieu 已提交
1590
	void __iomem *ioaddr = tp->mmio_addr;
1591
	unsigned int i, tmp;
1592
	static const struct {
F
Francois Romieu 已提交
1593 1594 1595 1596 1597 1598 1599 1600
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1601 1602
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1603
	};
1604
	u8 options;
F
Francois Romieu 已提交
1605 1606 1607

	RTL_W8(Cfg9346, Cfg9346_Unlock);

1608
	switch (tp->mac_version) {
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1619 1620
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1621 1622
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
1623 1624
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1625
			rtl_w0w1_eri(tp,
1626 1627 1628 1629 1630 1631
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1632
			rtl_w0w1_eri(tp,
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1645
		options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
1646
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1647 1648 1649 1650
			options |= cfg[i].mask;
		RTL_W8(cfg[i].reg, options);
	}

1651 1652 1653 1654 1655 1656 1657 1658
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
		options = RTL_R8(Config1) & ~PMEnable;
		if (wolopts)
			options |= PMEnable;
		RTL_W8(Config1, options);
		break;
	default:
1659 1660 1661 1662
		options = RTL_R8(Config2) & ~PME_SIGNAL;
		if (wolopts)
			options |= PME_SIGNAL;
		RTL_W8(Config2, options);
1663 1664 1665
		break;
	}

F
Francois Romieu 已提交
1666
	RTL_W8(Cfg9346, Cfg9346_Lock);
1667 1668 1669 1670 1671 1672
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1673
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1674

1675 1676 1677 1678
	if (wol->wolopts)
		tp->features |= RTL_FEATURE_WOL;
	else
		tp->features &= ~RTL_FEATURE_WOL;
1679
	__rtl8169_set_wol(tp, wol->wolopts);
1680 1681

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1682

1683 1684
	device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);

F
Francois Romieu 已提交
1685 1686 1687
	return 0;
}

1688 1689
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1690
	return rtl_chip_infos[tp->mac_version].fw_name;
1691 1692
}

L
Linus Torvalds 已提交
1693 1694 1695 1696
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1697
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1698

1699 1700 1701
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1702
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1703 1704 1705
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1706 1707 1708 1709 1710 1711 1712 1713
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1714
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	int ret = 0;
	u32 reg;

	reg = RTL_R32(TBICSR);
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
		RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
	} else if (autoneg == AUTONEG_ENABLE)
		RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
	else {
1728 1729
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1737
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1738 1739
{
	struct rtl8169_private *tp = netdev_priv(dev);
1740
	int giga_ctrl, bmcr;
1741
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1742

1743
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1744 1745

	if (autoneg == AUTONEG_ENABLE) {
1746 1747
		int auto_nego;

1748
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1761
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1762

1763
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1764
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1765

1766
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1767
		if (tp->mii.supports_gmii) {
1768 1769 1770 1771 1772 1773
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1774 1775
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1776
			goto out;
1777
		}
L
Linus Torvalds 已提交
1778

1779 1780
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1781 1782
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1783 1784 1785 1786 1787 1788 1789 1790
	} else {
		giga_ctrl = 0;

		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1791
			goto out;
1792 1793 1794

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1795 1796
	}

1797
	rtl_writephy(tp, MII_BMCR, bmcr);
1798

F
Francois Romieu 已提交
1799 1800
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1801
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1802 1803
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1804
		} else {
1805 1806
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1807 1808 1809
		}
	}

1810 1811 1812
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1813 1814 1815
}

static int rtl8169_set_speed(struct net_device *dev,
1816
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1817 1818 1819 1820
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1821
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1822 1823
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1824

1825 1826
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
	    (advertising & ADVERTISED_1000baseT_Full)) {
L
Linus Torvalds 已提交
1827
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1828 1829
	}
out:
L
Linus Torvalds 已提交
1830 1831 1832 1833 1834 1835 1836 1837
	return ret;
}

static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1838 1839
	del_timer_sync(&tp->timer);

1840
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1841
	ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
1842
				cmd->duplex, cmd->advertising);
1843
	rtl_unlock_work(tp);
1844

L
Linus Torvalds 已提交
1845 1846 1847
	return ret;
}

1848 1849
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1850
{
F
Francois Romieu 已提交
1851 1852
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1853
	if (dev->mtu > TD_MSS_MAX)
1854
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1855

F
Francois Romieu 已提交
1856 1857 1858 1859
	if (dev->mtu > JUMBO_1K &&
	    !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
		features &= ~NETIF_F_IP_CSUM;

1860
	return features;
L
Linus Torvalds 已提交
1861 1862
}

1863 1864
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
1865 1866
{
	struct rtl8169_private *tp = netdev_priv(dev);
1867
	void __iomem *ioaddr = tp->mmio_addr;
H
hayeswang 已提交
1868
	u32 rx_config;
L
Linus Torvalds 已提交
1869

H
hayeswang 已提交
1870 1871 1872 1873 1874
	rx_config = RTL_R32(RxConfig);
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1875

H
hayeswang 已提交
1876
	RTL_W32(RxConfig, rx_config);
1877

H
hayeswang 已提交
1878 1879 1880 1881
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1882

H
hayeswang 已提交
1883 1884 1885 1886 1887 1888 1889 1890 1891
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

	tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);

	RTL_W16(CPlusCmd, tp->cp_cmd);
	RTL_R16(CPlusCmd);
1892
}
L
Linus Torvalds 已提交
1893

1894 1895 1896 1897 1898
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
1899 1900
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

1901
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
1902
	if (features ^ dev->features)
H
hayeswang 已提交
1903
		__rtl8169_set_features(dev, features);
1904
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1905 1906 1907 1908

	return 0;
}

1909

1910
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1911
{
1912
	return (vlan_tx_tag_present(skb)) ?
L
Linus Torvalds 已提交
1913 1914 1915
		TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
}

1916
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1917 1918 1919
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1920
	if (opts2 & RxVlanTag)
1921
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1922 1923
}

1924
static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 status;

	cmd->supported =
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
	cmd->port = PORT_FIBRE;
	cmd->transceiver = XCVR_INTERNAL;

	status = RTL_R32(TBICSR);
	cmd->advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->autoneg = !!(status & TBINwEnable);

1939
	ethtool_cmd_speed_set(cmd, SPEED_1000);
L
Linus Torvalds 已提交
1940
	cmd->duplex = DUPLEX_FULL; /* Always set */
1941 1942

	return 0;
L
Linus Torvalds 已提交
1943 1944
}

1945
static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
1946 1947
{
	struct rtl8169_private *tp = netdev_priv(dev);
1948 1949

	return mii_ethtool_gset(&tp->mii, cmd);
L
Linus Torvalds 已提交
1950 1951 1952 1953 1954
}

static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1955
	int rc;
L
Linus Torvalds 已提交
1956

1957
	rtl_lock_work(tp);
1958
	rc = tp->get_settings(dev, cmd);
1959
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1960

1961
	return rc;
L
Linus Torvalds 已提交
1962 1963 1964 1965 1966
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1967
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1968 1969 1970
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1971

1972
	rtl_lock_work(tp);
P
Peter Wu 已提交
1973 1974
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1975
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1976 1977
}

1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2008
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2009
{
2010 2011 2012 2013 2014 2015
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2016 2017
}

2018 2019 2020 2021 2022 2023 2024
DECLARE_RTL_COND(rtl_counters_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CounterAddrLow) & CounterDump;
}

2025
static void rtl8169_update_counters(struct net_device *dev)
2026 2027 2028
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
F
Francois Romieu 已提交
2029
	struct device *d = &tp->pci_dev->dev;
2030 2031 2032 2033
	struct rtl8169_counters *counters;
	dma_addr_t paddr;
	u32 cmd;

2034 2035 2036 2037 2038 2039
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
	if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
		return;
2040

2041
	counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
2042 2043 2044 2045
	if (!counters)
		return;

	RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
2046
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2047 2048 2049
	RTL_W32(CounterAddrLow, cmd);
	RTL_W32(CounterAddrLow, cmd | CounterDump);

2050 2051
	if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
		memcpy(&tp->counters, counters, sizeof(*counters));
2052 2053 2054 2055

	RTL_W32(CounterAddrLow, 0);
	RTL_W32(CounterAddrHigh, 0);

2056
	dma_free_coherent(d, sizeof(*counters), counters, paddr);
2057 2058
}

2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	ASSERT_RTNL();

	rtl8169_update_counters(dev);

	data[0] = le64_to_cpu(tp->counters.tx_packets);
	data[1] = le64_to_cpu(tp->counters.rx_packets);
	data[2] = le64_to_cpu(tp->counters.tx_errors);
	data[3] = le32_to_cpu(tp->counters.rx_errors);
	data[4] = le16_to_cpu(tp->counters.rx_missed);
	data[5] = le16_to_cpu(tp->counters.align_errors);
	data[6] = le32_to_cpu(tp->counters.tx_one_collision);
	data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
	data[8] = le64_to_cpu(tp->counters.rx_unicast);
	data[9] = le64_to_cpu(tp->counters.rx_broadcast);
	data[10] = le32_to_cpu(tp->counters.rx_multicast);
	data[11] = le16_to_cpu(tp->counters.tx_aborted);
	data[12] = le16_to_cpu(tp->counters.tx_underun);
}

2083 2084 2085 2086 2087 2088 2089 2090 2091
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2092
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
	.get_settings		= rtl8169_get_settings,
	.set_settings		= rtl8169_set_settings,
2098 2099
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2100
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2101 2102
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2103
	.get_strings		= rtl8169_get_strings,
2104
	.get_sset_count		= rtl8169_get_sset_count,
2105
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2106
	.get_ts_info		= ethtool_op_get_ts_info,
L
Linus Torvalds 已提交
2107 2108
};

F
Francois Romieu 已提交
2109
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2110
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2111
{
2112
	void __iomem *ioaddr = tp->mmio_addr;
2113 2114 2115 2116 2117 2118
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2119 2120 2121 2122
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2123
	 */
2124
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2125
		u32 mask;
F
Francois Romieu 已提交
2126
		u32 val;
L
Linus Torvalds 已提交
2127 2128
		int mac_version;
	} mac_info[] = {
2129 2130 2131 2132
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2133
		/* 8168G family. */
H
hayeswang 已提交
2134
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2135
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2136 2137 2138
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2139
		/* 8168F family. */
2140
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2141 2142 2143
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2144
		/* 8168E family. */
H
Hayes Wang 已提交
2145
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2146 2147 2148 2149
		{ 0x7cf00000, 0x2c200000,	RTL_GIGA_MAC_VER_33 },
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2150
		/* 8168D family. */
2151 2152 2153
		{ 0x7cf00000, 0x28300000,	RTL_GIGA_MAC_VER_26 },
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2154

F
françois romieu 已提交
2155 2156 2157
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2158
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2159

2160
		/* 8168C family. */
2161
		{ 0x7cf00000, 0x3cb00000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2162
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2163
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2164
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2165 2166
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2167
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2168
		{ 0x7cf00000, 0x3c400000,	RTL_GIGA_MAC_VER_22 },
2169
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2170 2171 2172 2173 2174 2175 2176 2177

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7cf00000, 0x38500000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2178 2179
		{ 0x7cf00000, 0x44900000,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2180
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2181
		{ 0x7cf00000, 0x40b00000,	RTL_GIGA_MAC_VER_30 },
2182 2183 2184
		{ 0x7cf00000, 0x40a00000,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2185 2186 2187 2188 2189 2190
		{ 0x7cf00000, 0x34a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x24a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2191
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2192
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2193
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2194 2195
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2209 2210
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2211 2212
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2213 2214
	u32 reg;

F
Francois Romieu 已提交
2215 2216
	reg = RTL_R32(TxConfig);
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2217 2218
		p++;
	tp->mac_version = p->mac_version;
2219 2220 2221 2222 2223

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2224 2225 2226 2227
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2228 2229 2230 2231 2232 2233 2234 2235
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2236
	}
L
Linus Torvalds 已提交
2237 2238 2239 2240
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2241
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2242 2243
}

F
Francois Romieu 已提交
2244 2245 2246 2247 2248
struct phy_reg {
	u16 reg;
	u16 val;
};

2249 2250
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2251 2252
{
	while (len-- > 0) {
2253
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2254 2255 2256 2257
		regs++;
	}
}

2258 2259 2260 2261
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2262
#define PHY_MDIO_CHG		0x40000000
2263 2264 2265 2266 2267 2268 2269 2270 2271
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2272 2273 2274 2275 2276 2277 2278 2279
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2280 2281 2282
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2283
{
2284
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2285
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2286 2287 2288 2289 2290 2291
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2333 2334
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2335
{
2336
	bool rc = false;
2337
	size_t index;
2338

2339 2340
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2341
		u32 regno = (action & 0x0fff0000) >> 16;
2342

2343 2344 2345 2346
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2347
		case PHY_MDIO_CHG:
2348 2349 2350 2351 2352 2353 2354 2355
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2356
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2357
					  "Out of range of firmware\n");
2358
				goto out;
2359 2360 2361
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2362
			if (index + 2 >= pa->size) {
2363
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2364
					  "Out of range of firmware\n");
2365
				goto out;
2366 2367 2368 2369 2370
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2371
			if (index + 1 + regno >= pa->size) {
2372
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2373
					  "Out of range of firmware\n");
2374
				goto out;
2375
			}
2376 2377
			break;

2378
		default:
2379
			netif_err(tp, ifup, tp->dev,
2380
				  "Invalid action 0x%08x\n", action);
2381
			goto out;
2382 2383
		}
	}
2384 2385 2386 2387
	rc = true;
out:
	return rc;
}
2388

2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
		netif_err(tp, ifup, dev, "invalid firwmare\n");
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2408
	struct mdio_ops org, *ops = &tp->mdio_ops;
2409 2410 2411 2412
	u32 predata, count;
	size_t index;

	predata = count = 0;
2413 2414
	org.write = ops->write;
	org.read = ops->read;
2415

2416 2417
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2418
		u32 data = action & 0x0000ffff;
2419 2420 2421 2422
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2423 2424

		switch(action & 0xf0000000) {
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2441 2442 2443 2444 2445 2446 2447 2448 2449
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2450 2451 2452 2453 2454 2455
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2456
		case PHY_WRITE:
2457 2458 2459 2460
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2461
			index += (count == data) ? 2 : 1;
2462
			break;
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2485 2486 2487 2488
		default:
			BUG();
		}
	}
2489 2490 2491

	ops->write = org.write;
	ops->read = org.read;
2492 2493
}

2494 2495
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2496 2497 2498 2499 2500
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2501 2502
}

2503
static void rtl_apply_firmware(struct rtl8169_private *tp)
2504
{
2505
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2506 2507

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2508
	if (!IS_ERR_OR_NULL(rtl_fw))
2509
		rtl_phy_write_fw(tp, rtl_fw);
2510 2511 2512 2513 2514 2515 2516 2517
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2518 2519
}

2520
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2521
{
2522
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2523 2524 2525 2526 2527
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2528

F
françois romieu 已提交
2529 2530 2531 2532 2533 2534 2535
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2536

F
françois romieu 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2583

2584
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2585 2586
}

2587
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2588
{
2589
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2590 2591 2592 2593 2594
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2595
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2596 2597
}

2598
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2599 2600 2601
{
	struct pci_dev *pdev = tp->pci_dev;

2602 2603
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2604 2605
		return;

2606 2607 2608
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2609 2610
}

2611
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2612
{
2613
	static const struct phy_reg phy_reg_init[] = {
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2653
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2654

2655
	rtl8169scd_hw_phy_config_quirk(tp);
2656 2657
}

2658
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2659
{
2660
	static const struct phy_reg phy_reg_init[] = {
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2708
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2709 2710
}

2711
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2712
{
2713
	static const struct phy_reg phy_reg_init[] = {
2714 2715 2716 2717
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2718 2719
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2720

2721
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2722 2723
}

2724
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2725
{
2726
	static const struct phy_reg phy_reg_init[] = {
2727 2728 2729 2730 2731
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2732
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2733 2734
}

2735
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2736
{
2737
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2738 2739 2740 2741 2742 2743 2744
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2745
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2746 2747
}

2748
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2749
{
2750
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2751 2752 2753 2754 2755
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2756 2757 2758
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2759

2760
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2761 2762
}

2763
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2764
{
2765
	static const struct phy_reg phy_reg_init[] = {
2766 2767
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2779 2780 2781 2782
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2783 2784
	};

2785
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2786

2787 2788 2789
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2790 2791
}

2792
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2793
{
2794
	static const struct phy_reg phy_reg_init[] = {
2795
		{ 0x1f, 0x0001 },
2796
		{ 0x12, 0x2300 },
2797 2798 2799 2800 2801 2802 2803
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2804 2805
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2806 2807 2808
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2809 2810 2811
		{ 0x1f, 0x0000 }
	};

2812
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2813

2814 2815 2816 2817
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2818 2819
}

2820
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2821
{
2822
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2834
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2835

2836 2837 2838 2839
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2840 2841
}

2842
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2843
{
2844
	rtl8168c_3_hw_phy_config(tp);
2845 2846
}

2847
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2848
{
2849
	static const struct phy_reg phy_reg_init_0[] = {
2850
		/* Channel Estimation */
F
Francois Romieu 已提交
2851
		{ 0x1f, 0x0001 },
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
2863
		{ 0x1f, 0x0003 },
2864 2865 2866
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
2867 2868 2869 2870
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2871
		 * Enhance line driver power
2872
		 */
F
Francois Romieu 已提交
2873
		{ 0x1f, 0x0002 },
2874 2875 2876
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2877 2878 2879 2880 2881 2882 2883 2884
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2885

F
Francois Romieu 已提交
2886
		{ 0x1f, 0x0000 },
2887
		{ 0x0d, 0xf880 }
2888 2889
	};

2890
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2891

2892 2893 2894 2895
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2896
	rtl_writephy(tp, 0x1f, 0x0002);
2897 2898
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2899

2900
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2901
		static const struct phy_reg phy_reg_init[] = {
2902 2903 2904 2905 2906 2907 2908 2909 2910
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

2911
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2912

2913
		val = rtl_readphy(tp, 0x0d);
2914 2915

		if ((val & 0x00ff) != 0x006c) {
2916
			static const u32 set[] = {
2917 2918 2919 2920 2921
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2922
			rtl_writephy(tp, 0x1f, 0x0002);
2923 2924 2925

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2926
				rtl_writephy(tp, 0x0d, val | set[i]);
2927 2928
		}
	} else {
2929
		static const struct phy_reg phy_reg_init[] = {
2930 2931 2932 2933 2934 2935 2936
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

2937
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2938 2939
	}

2940
	/* RSET couple improve */
2941 2942 2943
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2944

2945
	/* Fine tune PLL performance */
2946
	rtl_writephy(tp, 0x1f, 0x0002);
2947 2948
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2949

2950 2951
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2952 2953

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2954

2955
	rtl_writephy(tp, 0x1f, 0x0000);
2956 2957
}

2958
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2959
{
2960
	static const struct phy_reg phy_reg_init_0[] = {
2961
		/* Channel Estimation */
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

2980 2981
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2982
		 * Enhance line driver power
2983
		 */
2984 2985 2986 2987
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2988 2989 2990 2991 2992 2993 2994 2995
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2996 2997

		{ 0x1f, 0x0000 },
2998
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
2999 3000
	};

3001
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3002

3003
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3004
		static const struct phy_reg phy_reg_init[] = {
3005 3006
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3007
			{ 0x1f, 0x0005 },
3008 3009 3010 3011 3012 3013 3014
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3015
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3016

3017
		val = rtl_readphy(tp, 0x0d);
3018
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3019
			static const u32 set[] = {
3020 3021 3022 3023 3024
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3025
			rtl_writephy(tp, 0x1f, 0x0002);
3026 3027 3028

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3029
				rtl_writephy(tp, 0x0d, val | set[i]);
3030 3031
		}
	} else {
3032
		static const struct phy_reg phy_reg_init[] = {
3033 3034
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3035
			{ 0x1f, 0x0005 },
3036 3037
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3038 3039
		};

3040
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3041 3042
	}

3043
	/* Fine tune PLL performance */
3044
	rtl_writephy(tp, 0x1f, 0x0002);
3045 3046
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3047

3048
	/* Switching regulator Slew rate */
3049 3050
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3051

3052 3053
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3054 3055

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3056

3057
	rtl_writephy(tp, 0x1f, 0x0000);
3058 3059
}

3060
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3061
{
3062
	static const struct phy_reg phy_reg_init[] = {
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3118
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3119 3120
}

F
françois romieu 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3137
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3167 3168
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3169 3170 3171 3172 3173
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3174
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3175 3176 3177 3178
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3179
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3180
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3181 3182 3183 3184

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3185
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3186
	rtl_writephy(tp, 0x1f, 0x0000);
3187
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3188 3189 3190

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3191
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3192 3193 3194 3195
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3196
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3197 3198
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3199
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3263
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3264 3265 3266 3267 3268 3269
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3270
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3271 3272
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3273
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3274 3275 3276 3277

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3278
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3279 3280 3281 3282 3283
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3284
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3285 3286 3287
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3288
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3289 3290
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3291
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
Hayes Wang 已提交
3292 3293 3294
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3295
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
H
Hayes Wang 已提交
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3306 3307
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
H
Hayes Wang 已提交
3308
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3309

3310 3311
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3312 3313
}

3314 3315 3316 3317 3318
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3319
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3320 3321 3322 3323 3324
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3325
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3326
	rtl_writephy(tp, 0x1f, 0x0000);
3327
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3328 3329 3330 3331

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3332
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3333 3334 3335
	rtl_writephy(tp, 0x1f, 0x0000);
}

3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3377
	rtl8168f_hw_phy_config(tp);
3378 3379 3380 3381

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3382
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3383 3384 3385 3386 3387 3388 3389
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3390
	rtl8168f_hw_phy_config(tp);
3391 3392
}

3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3438
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3439 3440 3441 3442 3443 3444 3445
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3446
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3447
	rtl_writephy(tp, 0x05, 0x8b5d);
3448
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3449
	rtl_writephy(tp, 0x05, 0x8a7c);
3450
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3451
	rtl_writephy(tp, 0x05, 0x8a7f);
3452
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3453
	rtl_writephy(tp, 0x05, 0x8a82);
3454
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3455
	rtl_writephy(tp, 0x05, 0x8a85);
3456
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3457
	rtl_writephy(tp, 0x05, 0x8a88);
3458
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3459 3460 3461 3462 3463
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3464
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3465 3466 3467
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3468
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3469 3470
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3471
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3472 3473 3474
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3475
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3476 3477 3478 3479 3480 3481 3482 3483 3484
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3485 3486
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3487 3488 3489
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3490 3491 3492 3493
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3494 3495 3496
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3497
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3498 3499
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3500
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3501
	}
H
Hayes Wang 已提交
3502

3503 3504 3505
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3506
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3507
	} else {
3508
		rtl_writephy(tp, 0x1f, 0x0c41);
3509
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3510
	}
H
Hayes Wang 已提交
3511

3512 3513
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3514
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3515

3516
	rtl_writephy(tp, 0x1f, 0x0bcc);
3517
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3518
	rtl_writephy(tp, 0x1f, 0x0a44);
3519
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3520 3521
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3522 3523
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3524

3525 3526
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3527
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3528

3529 3530 3531
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3532
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3533 3534

	rtl_writephy(tp, 0x1f, 0x0c42);
3535
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3536

3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3548 3549 3550
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3551
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3552

3553
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3554 3555
}

H
hayeswang 已提交
3556 3557 3558 3559 3560
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3571
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3572
	rtl_writephy(tp, 0x13, 0x80a2);
3573
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3574
	rtl_writephy(tp, 0x13, 0x80a4);
3575
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3576
	rtl_writephy(tp, 0x13, 0x809c);
3577
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3578 3579 3580 3581 3582
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3583
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3584
	rtl_writephy(tp, 0x13, 0x80b4);
3585
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3586
	rtl_writephy(tp, 0x13, 0x80ac);
3587
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3588 3589 3590 3591 3592
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3593
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3594
	rtl_writephy(tp, 0x13, 0x8090);
3595
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3596
	rtl_writephy(tp, 0x13, 0x8092);
3597
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3616
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3617
	rtl_writephy(tp, 0x13, 0x827b);
3618
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3619
	rtl_writephy(tp, 0x13, 0x827c);
3620
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3621
	rtl_writephy(tp, 0x13, 0x827d);
3622
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3623 3624 3625

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3626
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3627
	rtl_writephy(tp, 0x1f, 0x0a42);
3628
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3629 3630 3631 3632
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3633
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3634 3635 3636 3637
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3638
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3639 3640 3641 3642
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3643
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3644
	rtl_writephy(tp, 0x13, 0x8047);
3645
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3646
	rtl_writephy(tp, 0x13, 0x804f);
3647
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3648
	rtl_writephy(tp, 0x13, 0x8057);
3649
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3650
	rtl_writephy(tp, 0x13, 0x805f);
3651
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3652
	rtl_writephy(tp, 0x13, 0x8067);
3653
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3654
	rtl_writephy(tp, 0x13, 0x806f);
3655
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3656 3657 3658 3659
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3660
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
3661 3662 3663 3664 3665
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3666
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3682
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3683 3684 3685 3686 3687
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3688
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3689
	rtl_writephy(tp, 0x1f, 0x0a42);
3690
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3691 3692 3693 3694
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3695
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3712 3713
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
	    (ioffset_p1 != 0x0f) || (ioffset_p0 == 0x0f)) {
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3733
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
3734 3735 3736 3737 3738
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3739
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3740 3741 3742 3743

	rtl_writephy(tp, 0x1f, 0x0000);
}

3744
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3745
{
3746
	static const struct phy_reg phy_reg_init[] = {
3747 3748 3749 3750 3751 3752
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3753 3754 3755 3756
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3757

3758
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3759 3760
}

3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3778 3779 3780
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
3781

3782
	rtl_apply_firmware(tp);
3783 3784 3785 3786

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

3787 3788 3789
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3790 3791 3792
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
3793 3794 3795 3796

	rtl_apply_firmware(tp);

	/* EEE setting */
3797
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
3798 3799 3800 3801 3802 3803
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3814 3815 3816
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
3817 3818 3819

	rtl_apply_firmware(tp);

3820
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3821 3822
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3823
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3824 3825
}

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
3837
		rtl8169s_hw_phy_config(tp);
3838 3839
		break;
	case RTL_GIGA_MAC_VER_04:
3840
		rtl8169sb_hw_phy_config(tp);
3841
		break;
3842
	case RTL_GIGA_MAC_VER_05:
3843
		rtl8169scd_hw_phy_config(tp);
3844
		break;
3845
	case RTL_GIGA_MAC_VER_06:
3846
		rtl8169sce_hw_phy_config(tp);
3847
		break;
3848 3849 3850
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
3851
		rtl8102e_hw_phy_config(tp);
3852
		break;
3853
	case RTL_GIGA_MAC_VER_11:
3854
		rtl8168bb_hw_phy_config(tp);
3855 3856
		break;
	case RTL_GIGA_MAC_VER_12:
3857
		rtl8168bef_hw_phy_config(tp);
3858 3859
		break;
	case RTL_GIGA_MAC_VER_17:
3860
		rtl8168bef_hw_phy_config(tp);
3861
		break;
F
Francois Romieu 已提交
3862
	case RTL_GIGA_MAC_VER_18:
3863
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3864 3865
		break;
	case RTL_GIGA_MAC_VER_19:
3866
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3867
		break;
3868
	case RTL_GIGA_MAC_VER_20:
3869
		rtl8168c_2_hw_phy_config(tp);
3870
		break;
F
Francois Romieu 已提交
3871
	case RTL_GIGA_MAC_VER_21:
3872
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3873
		break;
3874
	case RTL_GIGA_MAC_VER_22:
3875
		rtl8168c_4_hw_phy_config(tp);
3876
		break;
F
Francois Romieu 已提交
3877
	case RTL_GIGA_MAC_VER_23:
3878
	case RTL_GIGA_MAC_VER_24:
3879
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
3880
		break;
F
Francois Romieu 已提交
3881
	case RTL_GIGA_MAC_VER_25:
3882
		rtl8168d_1_hw_phy_config(tp);
3883 3884
		break;
	case RTL_GIGA_MAC_VER_26:
3885
		rtl8168d_2_hw_phy_config(tp);
3886 3887
		break;
	case RTL_GIGA_MAC_VER_27:
3888
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3889
		break;
F
françois romieu 已提交
3890 3891 3892
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
3893 3894 3895 3896
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
3897 3898 3899
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
3900 3901
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
3902 3903 3904 3905
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
3906
		break;
3907 3908 3909 3910 3911 3912
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
3913

3914 3915 3916 3917
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

3918 3919 3920 3921
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
3922 3923 3924 3925
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
3926 3927 3928
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
3929
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
3930
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
3931
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
3932 3933
		rtl8168g_2_hw_phy_config(tp);
		break;
3934 3935 3936 3937 3938 3939 3940 3941
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
3942 3943

	case RTL_GIGA_MAC_VER_41:
3944 3945 3946 3947 3948
	default:
		break;
	}
}

3949
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3950 3951 3952 3953 3954
{
	struct timer_list *timer = &tp->timer;
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

3955
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
3956

3957
	if (tp->phy_reset_pending(tp)) {
3958
		/*
L
Linus Torvalds 已提交
3959 3960 3961 3962 3963 3964 3965 3966
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

	if (tp->link_ok(ioaddr))
3967
		return;
L
Linus Torvalds 已提交
3968

3969
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
3970

3971
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
3972 3973 3974

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

static void rtl8169_phy_timer(unsigned long __opaque)
{
	struct net_device *dev = (struct net_device *)__opaque;
	struct rtl8169_private *tp = netdev_priv(dev);

3988
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
3989 3990 3991 3992 3993 3994 3995
}

static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
				  void __iomem *ioaddr)
{
	iounmap(ioaddr);
	pci_release_regions(pdev);
3996
	pci_clear_mwi(pdev);
L
Linus Torvalds 已提交
3997 3998 3999 4000
	pci_disable_device(pdev);
	free_netdev(dev);
}

4001 4002 4003 4004 4005
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4006 4007 4008
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4009
	tp->phy_reset_enable(tp);
4010
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4011 4012
}

4013 4014 4015 4016 4017 4018 4019 4020
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
	    (RTL_R8(PHYstatus) & TBI_Enable);
}

4021 4022 4023 4024
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4025
	rtl_hw_phy_config(dev);
4026

4027 4028 4029 4030
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
	}
4031

4032 4033 4034 4035
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4036

4037
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4038 4039 4040
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4041
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4042 4043
	}

4044 4045
	rtl8169_phy_reset(dev, tp);

4046
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4047 4048 4049 4050 4051
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4052

4053
	if (rtl_tbi_enabled(tp))
4054
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4055 4056
}

4057 4058 4059 4060
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

4061
	rtl_lock_work(tp);
4062 4063

	RTL_W8(Cfg9346, Cfg9346_Unlock);
4064

4065
	RTL_W32(MAC4, addr[4] | addr[5] << 8);
4066 4067
	RTL_R32(MAC4);

4068
	RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4069 4070
	RTL_R32(MAC0);

4071 4072
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4073

4074 4075
	RTL_W8(Cfg9346, Cfg9346_Lock);

4076
	rtl_unlock_work(tp);
4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);

	rtl_rar_set(tp, dev->dev_addr);

	return 0;
}

4094 4095 4096 4097 4098
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4099 4100
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4101

F
Francois Romieu 已提交
4102 4103
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4104
{
4105 4106 4107 4108 4109 4110
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4111
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4112 4113 4114
		return 0;

	case SIOCSMIIREG:
4115
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4116 4117 4118 4119 4120
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4121 4122 4123 4124 4125
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4126 4127 4128 4129 4130 4131 4132 4133
static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
{
	if (tp->features & RTL_FEATURE_MSI) {
		pci_disable_msi(pdev);
		tp->features &= ~RTL_FEATURE_MSI;
	}
}

B
Bill Pemberton 已提交
4134
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4135 4136 4137 4138 4139 4140 4141 4142
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4143
	case RTL_GIGA_MAC_VER_28:
4144
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4145 4146 4147
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4148 4149
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4150
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4151
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4152
	case RTL_GIGA_MAC_VER_44:
4153 4154 4155 4156
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
H
Hayes Wang 已提交
4157 4158 4159
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4160 4161 4162 4163 4164 4165 4166
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4191 4192 4193 4194 4195
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
4196 4197
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4198 4199 4200 4201 4202
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4203
	case RTL_GIGA_MAC_VER_37:
4204
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4205
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4206 4207
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4208
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4209
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4210
	case RTL_GIGA_MAC_VER_44:
4211 4212 4213 4214
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
		RTL_W32(RxConfig, RTL_R32(RxConfig) |
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4228
	rtl_speed_down(tp);
4229 4230 4231 4232 4233
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4248 4249
	void __iomem *ioaddr = tp->mmio_addr;

4250
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4251 4252 4253
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
	}
F
françois romieu 已提交
4267 4268 4269 4270
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4271 4272
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
4273
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4274 4275 4276 4277 4278 4279 4280 4281 4282

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4283 4284
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4285
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4286
		break;
H
Hayes Wang 已提交
4287 4288 4289 4290
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
	}
F
françois romieu 已提交
4291 4292 4293 4294 4295
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4317 4318 4319 4320 4321 4322
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4323 4324 4325
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4326 4327
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4351 4352 4353 4354 4355 4356
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

F
Francois Romieu 已提交
4357 4358 4359
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_31) &&
4360
	    r8168_check_dash(tp)) {
F
françois romieu 已提交
4361
		return;
4362
	}
F
françois romieu 已提交
4363

F
Francois Romieu 已提交
4364 4365
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
F
françois romieu 已提交
4366 4367 4368 4369
	    (RTL_R16(CPlusCmd) & ASF)) {
		return;
	}

H
hayeswang 已提交
4370 4371
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4372
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4373

4374
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4375 4376 4377 4378 4379 4380 4381
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4382 4383
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4384
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4385 4386
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4387
	case RTL_GIGA_MAC_VER_44:
4388 4389
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
F
françois romieu 已提交
4390 4391
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
4392 4393
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
4394
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4395
			     0xfc000000, ERIAR_EXGMAC);
4396
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4397
		break;
F
françois romieu 已提交
4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4408 4409
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4410
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4411 4412
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
F
françois romieu 已提交
4413 4414
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
4415
	case RTL_GIGA_MAC_VER_44:
4416 4417
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4418
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4419
		break;
4420 4421
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
4422
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4423
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4424 4425
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4426 4427 4428 4429 4430
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
4431 4432
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
4433 4434 4435 4436 4437 4438 4439
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4440
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
4441 4442 4443 4444
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4445
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
4446 4447
}

B
Bill Pemberton 已提交
4448
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
4449 4450 4451 4452 4453 4454 4455 4456 4457
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
4458 4459
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
4460
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
4461
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
4462
	case RTL_GIGA_MAC_VER_43:
4463 4464
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
4482
	case RTL_GIGA_MAC_VER_28:
4483
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4484 4485
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4486
	case RTL_GIGA_MAC_VER_34:
4487 4488
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
4489
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4490 4491
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4492
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4493
	case RTL_GIGA_MAC_VER_44:
4494 4495
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
F
françois romieu 已提交
4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
4535
	case RTL_GIGA_MAC_VER_34:
4536
	case RTL_GIGA_MAC_VER_35:
4537 4538
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
		break;
4539
	case RTL_GIGA_MAC_VER_40:
4540 4541
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
4542
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4543
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4544
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4545
	case RTL_GIGA_MAC_VER_44:
4546 4547 4548 4549
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4550 4551
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
4552 4553 4554 4555 4556 4557
	default:
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
		break;
	}
}

4558 4559
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4560
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4561 4562
}

F
Francois Romieu 已提交
4563 4564
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
4565 4566 4567
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
4568
	rtl_generic_op(tp, tp->jumbo_ops.enable);
4569
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
4570 4571 4572 4573
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
4574 4575 4576
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
4577
	rtl_generic_op(tp, tp->jumbo_ops.disable);
4578
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
	rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x3f);
	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | 0x01);
4620
	rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
4621 4622 4623 4624 4625 4626 4627 4628 4629
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x0c);
	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
4630
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
		(0x2 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
		(0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_enable(tp);

	RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_disable(tp);

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
}

B
Bill Pemberton 已提交
4663
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
4706 4707
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4708
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4709
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4710
	case RTL_GIGA_MAC_VER_44:
4711 4712 4713 4714
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
Francois Romieu 已提交
4715 4716 4717 4718 4719 4720 4721
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4722 4723 4724 4725 4726 4727 4728
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(ChipCmd) & CmdReset;
}

4729 4730 4731 4732 4733 4734
static void rtl_hw_reset(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(ChipCmd, CmdReset);

4735
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4736 4737

	netdev_reset_queue(tp->dev);
4738 4739
}

4740
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4741
{
4742 4743 4744
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4745

4746 4747 4748
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4749

4750 4751 4752
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4753

4754 4755 4756 4757
	rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
	if (rc < 0)
		goto err_free;

4758 4759 4760 4761
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4762 4763 4764 4765
	tp->rtl_fw = rtl_fw;
out:
	return;

4766 4767
err_release_firmware:
	release_firmware(rtl_fw->fw);
4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4782 4783
}

4784 4785 4786 4787
static void rtl_rx_close(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4788
	RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4789 4790
}

4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804
DECLARE_RTL_COND(rtl_npq_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(TxPoll) & NPQ;
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(TxConfig) & TXCFG_EMPTY;
}

F
françois romieu 已提交
4805
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4806
{
F
françois romieu 已提交
4807 4808
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
4809
	/* Disable interrupts */
F
françois romieu 已提交
4810
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
4811

4812 4813
	rtl_rx_close(tp);

4814
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4815 4816
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
4817
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
4818
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_48) {
4832
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
4833
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4834 4835 4836
	} else {
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
		udelay(100);
F
françois romieu 已提交
4837 4838
	}

4839
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4840 4841
}

4842
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
4843 4844 4845 4846 4847 4848 4849 4850
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Set DMA burst size and Interframe Gap Time */
	RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
		(InterFrameGap << TxInterFrameGapShift));
}

4851
static void rtl_hw_start(struct net_device *dev)
L
Linus Torvalds 已提交
4852 4853 4854
{
	struct rtl8169_private *tp = netdev_priv(dev);

4855 4856
	tp->hw_start(dev);

4857
	rtl_irq_enable_all(tp);
4858 4859
}

4860 4861 4862 4863 4864 4865 4866 4867 4868
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
					 void __iomem *ioaddr)
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
	RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4869
	RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4870
	RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4871
	RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
}

static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
{
	u16 cmd;

	cmd = RTL_R16(CPlusCmd);
	RTL_W16(CPlusCmd, cmd);
	return cmd;
}

4883
static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
4884 4885
{
	/* Low hurts. Let's disable the filtering. */
4886
	RTL_W16(RxMaxSize, rx_buf_sz + 1);
4887 4888
}

4889 4890
static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
{
4891
	static const struct rtl_cfg2_info {
4892 4893 4894 4895 4896 4897 4898 4899
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
4900 4901
	};
	const struct rtl_cfg2_info *p = cfg2_info;
4902 4903 4904 4905
	unsigned int i;
	u32 clk;

	clk = RTL_R8(Config2) & PCI_Clock_66MHz;
4906
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
4907 4908 4909 4910 4911 4912 4913
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
			RTL_W32(0x7c, p->val);
			break;
		}
	}
}

4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

	tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

4958 4959 4960
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

4961 4962 4963 4964 4965 4966
	RTL_W32(MAR0 + 4, mc_filter[1]);
	RTL_W32(MAR0 + 0, mc_filter[0]);

	RTL_W32(RxConfig, tmp);
}

4967 4968 4969 4970 4971 4972
static void rtl_hw_start_8169(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

4973 4974 4975 4976 4977
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
		RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
	}

L
Linus Torvalds 已提交
4978
	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
4979 4980 4981 4982
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
4983 4984
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

4985 4986
	rtl_init_rxcfg(tp);

4987
	RTL_W8(EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
4988

E
Eric Dumazet 已提交
4989
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
L
Linus Torvalds 已提交
4990

F
Francois Romieu 已提交
4991 4992 4993 4994
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
4995
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
4996

4997
	tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
L
Linus Torvalds 已提交
4998

F
Francois Romieu 已提交
4999 5000
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5001
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5002
			"Bit-3 and bit-14 MUST be 1\n");
5003
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5004 5005
	}

5006 5007
	RTL_W16(CPlusCmd, tp->cp_cmd);

5008 5009
	rtl8169_set_magic_reg(ioaddr, tp->mac_version);

L
Linus Torvalds 已提交
5010 5011 5012 5013 5014 5015
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
	RTL_W16(IntrMitigate, 0x0000);

5016
	rtl_set_rx_tx_desc_registers(tp, ioaddr);
5017

F
Francois Romieu 已提交
5018 5019 5020 5021
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5022 5023 5024 5025
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
		rtl_set_rx_tx_config_registers(tp);
	}

L
Linus Torvalds 已提交
5026
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5027 5028 5029

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(IntrMask);
L
Linus Torvalds 已提交
5030 5031 5032

	RTL_W32(RxMissed, 0);

5033
	rtl_set_rx_mode(dev);
L
Linus Torvalds 已提交
5034 5035

	/* no early-rx interrupts */
5036
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
5037
}
L
Linus Torvalds 已提交
5038

5039 5040 5041
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5042
		tp->csi_ops.write(tp, addr, value);
5043 5044 5045 5046
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5047
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5048 5049 5050
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5051 5052 5053
{
	u32 csi;

5054 5055 5056 5057 5058 5059 5060
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5061 5062
}

5063
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5064
{
5065
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5066 5067
}

5068 5069 5070 5071 5072 5073 5074
DECLARE_RTL_COND(rtl_csiar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CSIAR) & CSIAR_FLAG;
}

5075
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5076
{
5077
	void __iomem *ioaddr = tp->mmio_addr;
5078 5079 5080 5081 5082

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5083
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5084 5085
}

5086
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5087
{
5088
	void __iomem *ioaddr = tp->mmio_addr;
5089 5090 5091 5092

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5093 5094
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5095 5096
}

5097
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5098
{
5099
	void __iomem *ioaddr = tp->mmio_addr;
5100 5101 5102 5103 5104 5105

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5106
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5107 5108
}

5109
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5110
{
5111
	void __iomem *ioaddr = tp->mmio_addr;
5112 5113 5114 5115

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5116 5117
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5118 5119
}

H
hayeswang 已提交
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
}

B
Bill Pemberton 已提交
5143
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5166
	case RTL_GIGA_MAC_VER_37:
5167
	case RTL_GIGA_MAC_VER_38:
5168 5169 5170 5171
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5172 5173 5174 5175 5176
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5177 5178 5179 5180 5181
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5182 5183 5184 5185 5186 5187 5188 5189
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5190 5191
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5192 5193 5194 5195
{
	u16 w;

	while (len-- > 0) {
5196 5197
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5198 5199 5200 5201
		e++;
	}
}

5202 5203
static void rtl_disable_clock_request(struct pci_dev *pdev)
{
5204 5205
	pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5206 5207
}

F
françois romieu 已提交
5208 5209
static void rtl_enable_clock_request(struct pci_dev *pdev)
{
5210 5211
	pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5212 5213
}

H
hayeswang 已提交
5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 data;

	data = RTL_R8(Config3);

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

	RTL_W8(Config3, data);
}

5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5240
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5241
{
5242 5243 5244
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5245 5246 5247 5248
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);

5249 5250 5251 5252
	if (tp->dev->mtu <= ETH_DATA_LEN) {
		rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5253 5254
}

5255
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5256
{
5257 5258 5259
	void __iomem *ioaddr = tp->mmio_addr;

	rtl_hw_start_8168bb(tp);
5260

5261
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5262 5263

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5264 5265
}

5266
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5267
{
5268 5269 5270
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5271 5272 5273 5274
	RTL_W8(Config1, RTL_R8(Config1) | Speed_down);

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5275 5276
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5277 5278 5279 5280

	rtl_disable_clock_request(pdev);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5281 5282
}

5283
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5284
{
5285
	static const struct ephy_info e_info_8168cp[] = {
5286 5287 5288 5289 5290 5291 5292
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5293
	rtl_csi_access_enable_2(tp);
5294

5295
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5296

5297
	__rtl_hw_start_8168cp(tp);
5298 5299
}

5300
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5301
{
5302 5303 5304 5305
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5306 5307 5308

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5309 5310
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5311 5312 5313 5314

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5315
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5316
{
5317 5318 5319 5320
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
5321 5322 5323 5324 5325 5326

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	/* Magic. */
	RTL_W8(DBG_REG, 0x20);

5327
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5328

5329 5330
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5331 5332 5333 5334

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5335
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5336
{
5337
	void __iomem *ioaddr = tp->mmio_addr;
5338
	static const struct ephy_info e_info_8168c_1[] = {
5339 5340 5341 5342 5343
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5344
	rtl_csi_access_enable_2(tp);
5345 5346 5347

	RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);

5348
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5349

5350
	__rtl_hw_start_8168cp(tp);
5351 5352
}

5353
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5354
{
5355
	static const struct ephy_info e_info_8168c_2[] = {
5356 5357 5358 5359
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5360
	rtl_csi_access_enable_2(tp);
5361

5362
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5363

5364
	__rtl_hw_start_8168cp(tp);
5365 5366
}

5367
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5368
{
5369
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5370 5371
}

5372
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5373
{
5374
	rtl_csi_access_enable_2(tp);
5375

5376
	__rtl_hw_start_8168cp(tp);
5377 5378
}

5379
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5380
{
5381 5382 5383 5384
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5385 5386 5387

	rtl_disable_clock_request(pdev);

5388
	RTL_W8(MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5389

5390 5391
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5392 5393 5394 5395

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5396
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5397
{
5398 5399 5400 5401
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_1(tp);
5402

5403 5404
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5405 5406 5407 5408 5409 5410

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);
}

5411
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5412
{
5413 5414
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
F
françois romieu 已提交
5415 5416 5417 5418 5419 5420 5421
	static const struct ephy_info e_info_8168d_4[] = {
		{ 0x0b, ~0,	0x48 },
		{ 0x19, 0x20,	0x50 },
		{ 0x0c, ~0,	0x20 }
	};
	int i;

5422
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5423 5424 5425 5426 5427 5428 5429 5430 5431

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
		const struct ephy_info *e = e_info_8168d_4 + i;
		u16 w;

5432 5433
		w = rtl_ephy_read(tp, e->offset);
		rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
F
françois romieu 已提交
5434 5435 5436 5437 5438
	}

	rtl_enable_clock_request(pdev);
}

5439
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5440
{
5441 5442
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5443
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5459
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5460

5461
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5462

5463 5464
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
hayeswang 已提交
5465 5466 5467 5468 5469 5470

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);

	/* Reset tx FIFO pointer */
F
Francois Romieu 已提交
5471 5472
	RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
	RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5473

F
Francois Romieu 已提交
5474
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
hayeswang 已提交
5475 5476
}

5477
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5478
{
5479 5480
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5481 5482 5483 5484 5485
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5486
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5487

5488
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5489

5490 5491
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
Hayes Wang 已提交
5492

5493 5494 5495 5496 5497 5498
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5499 5500
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5501

5502
	RTL_W8(MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5503

5504 5505
	rtl_disable_clock_request(pdev);

H
Hayes Wang 已提交
5506 5507 5508 5509 5510 5511 5512 5513
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5514
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
Hayes Wang 已提交
5515 5516
}

5517
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5518
{
5519 5520
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
5521

5522
	rtl_csi_access_enable_2(tp);
5523 5524 5525

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5526 5527 5528 5529
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5530 5531 5532 5533
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5534 5535
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5536 5537 5538

	RTL_W8(MaxTxPacketSize, EarlySize);

5539 5540
	rtl_disable_clock_request(pdev);

5541 5542 5543
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5544 5545
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
5546 5547
}

5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5560
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5561

5562
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5563 5564 5565 5566 5567

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
}

5568 5569 5570 5571 5572 5573 5574 5575 5576 5577
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5578
	rtl_pcie_state_l2l3_enable(tp, false);
5579

5580
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5581

5582
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5583 5584
}

H
Hayes Wang 已提交
5585 5586 5587 5588 5589
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5590 5591
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

H
Hayes Wang 已提交
5592 5593 5594 5595 5596 5597 5598 5599 5600
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5601 5602
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5603
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5604 5605

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5606
	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
5607 5608 5609 5610 5611 5612 5613 5614
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

5615 5616
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5617 5618

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5619 5620
}

H
hayeswang 已提交
5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

	rtl_hw_start_8168g_1(tp);

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

	rtl_hw_start_8168g_1(tp);

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	u16 rg_saw_cnt;
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5689 5690
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5691

5692
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5693

5694
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

5713
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
	rg_saw_cnt = rtl_readphy(tp, 0x13);
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
		data &= 0x0fff;
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
	data &= 0xf0;
	data |= 0x07;
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
	data &= 0x8008;
	data |= 0x6000;
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
	data &= 0x01ff;
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
	data &= 0x0fff;
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

5757 5758
static void rtl_hw_start_8168(struct net_device *dev)
{
5759 5760 5761 5762 5763
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);

5764
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5765

E
Eric Dumazet 已提交
5766
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
5767

5768
	tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
5769 5770 5771

	RTL_W16(CPlusCmd, tp->cp_cmd);

5772
	RTL_W16(IntrMitigate, 0x5151);
5773

5774
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5775
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5776 5777
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
5778 5779 5780
	}

	rtl_set_rx_tx_desc_registers(tp, ioaddr);
5781

H
hayeswang 已提交
5782
	rtl_set_rx_tx_config_registers(tp);
5783 5784 5785

	RTL_R8(IntrMask);

5786 5787
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5788
		rtl_hw_start_8168bb(tp);
5789
		break;
5790 5791 5792

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5793
		rtl_hw_start_8168bef(tp);
5794
		break;
5795 5796

	case RTL_GIGA_MAC_VER_18:
5797
		rtl_hw_start_8168cp_1(tp);
5798
		break;
5799 5800

	case RTL_GIGA_MAC_VER_19:
5801
		rtl_hw_start_8168c_1(tp);
5802
		break;
5803 5804

	case RTL_GIGA_MAC_VER_20:
5805
		rtl_hw_start_8168c_2(tp);
5806
		break;
5807

F
Francois Romieu 已提交
5808
	case RTL_GIGA_MAC_VER_21:
5809
		rtl_hw_start_8168c_3(tp);
5810
		break;
F
Francois Romieu 已提交
5811

5812
	case RTL_GIGA_MAC_VER_22:
5813
		rtl_hw_start_8168c_4(tp);
5814
		break;
5815

F
Francois Romieu 已提交
5816
	case RTL_GIGA_MAC_VER_23:
5817
		rtl_hw_start_8168cp_2(tp);
5818
		break;
F
Francois Romieu 已提交
5819

5820
	case RTL_GIGA_MAC_VER_24:
5821
		rtl_hw_start_8168cp_3(tp);
5822
		break;
5823

F
Francois Romieu 已提交
5824
	case RTL_GIGA_MAC_VER_25:
5825 5826
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5827
		rtl_hw_start_8168d(tp);
5828
		break;
F
Francois Romieu 已提交
5829

F
françois romieu 已提交
5830
	case RTL_GIGA_MAC_VER_28:
5831
		rtl_hw_start_8168d_4(tp);
5832
		break;
F
Francois Romieu 已提交
5833

5834
	case RTL_GIGA_MAC_VER_31:
5835
		rtl_hw_start_8168dp(tp);
5836 5837
		break;

H
hayeswang 已提交
5838 5839
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5840
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5841 5842
		break;
	case RTL_GIGA_MAC_VER_34:
5843
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5844
		break;
F
françois romieu 已提交
5845

5846 5847
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5848
		rtl_hw_start_8168f_1(tp);
5849 5850
		break;

5851 5852 5853 5854
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5855 5856 5857 5858
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5859 5860 5861
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5862

H
hayeswang 已提交
5863 5864 5865 5866
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5867 5868 5869 5870 5871
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

5872 5873 5874
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
			dev->name, tp->mac_version);
5875
		break;
5876
	}
5877

H
hayeswang 已提交
5878 5879
	RTL_W8(Cfg9346, Cfg9346_Lock);

5880 5881
	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

H
hayeswang 已提交
5882
	rtl_set_rx_mode(dev);
5883

5884
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
5885
}
L
Linus Torvalds 已提交
5886

5887 5888 5889 5890
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
5891
	Force_rxflow_en | \
5892 5893 5894 5895
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
5896
	Mac_dbgo_sel)
5897

5898
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
5899
{
5900 5901
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
5902
	static const struct ephy_info e_info_8102e_1[] = {
5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

5914
	rtl_csi_access_enable_2(tp);
5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927

	RTL_W8(DBG_REG, FIX_NAK_1);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1,
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	cfg1 = RTL_R8(Config1);
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
		RTL_W8(Config1, cfg1 & ~LEDS0);

5928
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
5929 5930
}

5931
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
5932
{
5933 5934 5935 5936
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
5937 5938 5939 5940 5941 5942 5943

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
}

5944
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
5945
{
5946
	rtl_hw_start_8102e_2(tp);
5947

5948
	rtl_ephy_write(tp, 0x03, 0xc2f9);
5949 5950
}

5951
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
5952
{
5953
	void __iomem *ioaddr = tp->mmio_addr;
5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
5965
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5966 5967
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

F
Francois Romieu 已提交
5968
	/* Disable Early Tally Counter */
5969 5970 5971
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);

	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
H
Hayes Wang 已提交
5972
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5973

5974
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
5975 5976

	rtl_pcie_state_l2l3_enable(tp, false);
5977 5978
}

5979
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
5980
{
5981
	rtl_hw_start_8105e_1(tp);
5982
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
5983 5984
}

5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

6001
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6002 6003 6004

	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);

6005 6006
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6007 6008
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6009 6010
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6011
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6012 6013

	rtl_pcie_state_l2l3_enable(tp, false);
6014 6015
}

H
Hayes Wang 已提交
6016 6017 6018 6019 6020 6021 6022
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

6023
	RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
H
Hayes Wang 已提交
6024 6025
	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6026 6027

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6028 6029
}

6030 6031
static void rtl_hw_start_8101(struct net_device *dev)
{
6032 6033 6034 6035
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6036 6037
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6038

F
Francois Romieu 已提交
6039
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6040
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6041 6042
		pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6043

6044 6045
	RTL_W8(Cfg9346, Cfg9346_Unlock);

H
hayeswang 已提交
6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056
	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_set_rx_max_size(ioaddr, rx_buf_sz);

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
	RTL_W16(CPlusCmd, tp->cp_cmd);

	rtl_set_rx_tx_desc_registers(tp, ioaddr);

	rtl_set_rx_tx_config_registers(tp);

6057 6058
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6059
		rtl_hw_start_8102e_1(tp);
6060 6061 6062
		break;

	case RTL_GIGA_MAC_VER_08:
6063
		rtl_hw_start_8102e_3(tp);
6064 6065 6066
		break;

	case RTL_GIGA_MAC_VER_09:
6067
		rtl_hw_start_8102e_2(tp);
6068
		break;
6069 6070

	case RTL_GIGA_MAC_VER_29:
6071
		rtl_hw_start_8105e_1(tp);
6072 6073
		break;
	case RTL_GIGA_MAC_VER_30:
6074
		rtl_hw_start_8105e_2(tp);
6075
		break;
6076 6077 6078 6079

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6080 6081 6082 6083

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6084 6085 6086
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6087 6088 6089 6090
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6091 6092
	}

6093
	RTL_W8(Cfg9346, Cfg9346_Lock);
6094 6095 6096 6097 6098 6099 6100

	RTL_W16(IntrMitigate, 0x0000);

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

	rtl_set_rx_mode(dev);

H
hayeswang 已提交
6101 6102
	RTL_R8(IntrMask);

6103
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6104 6105 6106 6107
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6108 6109 6110 6111
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu < ETH_ZLEN ||
	    new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
L
Linus Torvalds 已提交
6112 6113
		return -EINVAL;

F
Francois Romieu 已提交
6114 6115 6116 6117 6118
	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6119
	dev->mtu = new_mtu;
6120 6121
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6122
	return 0;
L
Linus Torvalds 已提交
6123 6124 6125 6126
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6127
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6128 6129 6130
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6131 6132
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6133
{
6134
	dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
6135
			 DMA_FROM_DEVICE);
6136

E
Eric Dumazet 已提交
6137 6138
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156
	rtl8169_make_unusable_by_asic(desc);
}

static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

	desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
}

static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
				       u32 rx_buf_sz)
{
	desc->addr = cpu_to_le64(mapping);
	wmb();
	rtl8169_mark_to_asic(desc, rx_buf_sz);
}

E
Eric Dumazet 已提交
6157 6158 6159 6160 6161
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6162 6163
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6164
{
E
Eric Dumazet 已提交
6165
	void *data;
L
Linus Torvalds 已提交
6166
	dma_addr_t mapping;
6167
	struct device *d = &tp->pci_dev->dev;
S
Stanislaw Gruszka 已提交
6168
	struct net_device *dev = tp->dev;
E
Eric Dumazet 已提交
6169
	int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
L
Linus Torvalds 已提交
6170

E
Eric Dumazet 已提交
6171 6172 6173
	data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
	if (!data)
		return NULL;
6174

E
Eric Dumazet 已提交
6175 6176 6177 6178 6179 6180
	if (rtl8169_align(data) != data) {
		kfree(data);
		data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
		if (!data)
			return NULL;
	}
6181

6182
	mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
6183
				 DMA_FROM_DEVICE);
6184 6185 6186
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6187
		goto err_out;
6188
	}
L
Linus Torvalds 已提交
6189 6190

	rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
E
Eric Dumazet 已提交
6191
	return data;
6192 6193 6194 6195

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6196 6197 6198 6199
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6200
	unsigned int i;
L
Linus Torvalds 已提交
6201 6202

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6203 6204
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6205 6206 6207 6208 6209
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6210
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6211
{
S
Stanislaw Gruszka 已提交
6212 6213
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6214

S
Stanislaw Gruszka 已提交
6215 6216 6217
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6218

S
Stanislaw Gruszka 已提交
6219 6220
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6221

E
Eric Dumazet 已提交
6222
		if (tp->Rx_databuff[i])
L
Linus Torvalds 已提交
6223
			continue;
6224

S
Stanislaw Gruszka 已提交
6225
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6226 6227
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6228
			goto err_out;
E
Eric Dumazet 已提交
6229 6230
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6231 6232
	}

S
Stanislaw Gruszka 已提交
6233 6234 6235 6236 6237 6238
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6239 6240 6241 6242 6243 6244 6245 6246 6247
}

static int rtl8169_init_ring(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_ring_indexes(tp);

	memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
E
Eric Dumazet 已提交
6248
	memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
L
Linus Torvalds 已提交
6249

S
Stanislaw Gruszka 已提交
6250
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6251 6252
}

6253
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6254 6255 6256 6257
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6258 6259
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6260 6261 6262 6263 6264 6265
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6266 6267
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6268 6269 6270
{
	unsigned int i;

6271 6272
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6273 6274 6275 6276 6277 6278
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

6279
			rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
L
Linus Torvalds 已提交
6280 6281
					     tp->TxDescArray + entry);
			if (skb) {
6282
				tp->dev->stats.tx_dropped++;
6283
				dev_kfree_skb_any(skb);
L
Linus Torvalds 已提交
6284 6285 6286 6287
				tx_skb->skb = NULL;
			}
		}
	}
6288 6289 6290 6291 6292
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6293 6294 6295
	tp->cur_tx = tp->dirty_tx = 0;
}

6296
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6297
{
D
David Howells 已提交
6298
	struct net_device *dev = tp->dev;
6299
	int i;
L
Linus Torvalds 已提交
6300

6301 6302 6303
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6304

6305 6306
	rtl8169_hw_reset(tp);

6307 6308 6309
	for (i = 0; i < NUM_RX_DESC; i++)
		rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);

L
Linus Torvalds 已提交
6310
	rtl8169_tx_clear(tp);
6311
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6312

6313
	napi_enable(&tp->napi);
6314 6315 6316
	rtl_hw_start(dev);
	netif_wake_queue(dev);
	rtl8169_check_link_status(dev, tp, tp->mmio_addr);
L
Linus Torvalds 已提交
6317 6318 6319 6320
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6321 6322 6323
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6324 6325 6326
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6327
			      u32 *opts)
L
Linus Torvalds 已提交
6328 6329 6330
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6331
	struct TxDesc *uninitialized_var(txd);
6332
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
6333 6334 6335

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6336
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6337 6338 6339 6340 6341 6342 6343
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6344
		len = skb_frag_size(frag);
6345
		addr = skb_frag_address(frag);
6346
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6347 6348 6349 6350
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6351
			goto err_out;
6352
		}
L
Linus Torvalds 已提交
6353

F
Francois Romieu 已提交
6354
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6355 6356
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6357 6358

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6359
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6371 6372 6373 6374

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6375 6376
}

6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389
static bool rtl_skb_pad(struct sk_buff *skb)
{
	if (skb_padto(skb, ETH_ZLEN))
		return false;
	skb_put(skb, ETH_ZLEN - skb->len);
	return true;
}

static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

		dev_kfree_skb(skb);
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
		dev_kfree_skb(skb);
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
6466 6467
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6468
{
6469 6470
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6471 6472
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6491
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6492 6493 6494
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6519
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6520
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6521
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6522
		u8 ip_protocol;
L
Linus Torvalds 已提交
6523

6524 6525 6526
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
			return skb_checksum_help(skb) == 0 && rtl_skb_pad(skb);

H
hayeswang 已提交
6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6554 6555
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6556 6557

		opts[1] |= transport_offset << TCPHO_SHIFT;
6558 6559 6560
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
			return rtl_skb_pad(skb);
L
Linus Torvalds 已提交
6561
	}
H
hayeswang 已提交
6562

6563
	return true;
L
Linus Torvalds 已提交
6564 6565
}

6566 6567
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6568 6569
{
	struct rtl8169_private *tp = netdev_priv(dev);
6570
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6571 6572
	struct TxDesc *txd = tp->TxDescArray + entry;
	void __iomem *ioaddr = tp->mmio_addr;
6573
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
6574 6575
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
6576
	u32 opts[2];
6577
	int frags;
6578

6579
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
6580
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6581
		goto err_stop_0;
L
Linus Torvalds 已提交
6582 6583 6584
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6585 6586
		goto err_stop_0;

6587 6588 6589
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6590 6591 6592 6593
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6594

6595
	len = skb_headlen(skb);
6596
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6597 6598 6599
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6600
		goto err_dma_0;
6601
	}
6602 6603 6604

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6605

F
Francois Romieu 已提交
6606
	frags = rtl8169_xmit_frags(tp, skb, opts);
6607 6608 6609
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6610
		opts[0] |= FirstFrag;
6611
	else {
F
Francois Romieu 已提交
6612
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6613 6614 6615
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6616 6617
	txd->opts2 = cpu_to_le32(opts[1]);

6618 6619
	netdev_sent_queue(dev, skb->len);

6620 6621
	skb_tx_timestamp(skb);

L
Linus Torvalds 已提交
6622 6623
	wmb();

F
Francois Romieu 已提交
6624
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6625
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6626 6627 6628 6629
	txd->opts1 = cpu_to_le32(status);

	tp->cur_tx += frags + 1;

6630
	wmb();
L
Linus Torvalds 已提交
6631

F
Francois Romieu 已提交
6632
	RTL_W8(TxPoll, NPQ);
L
Linus Torvalds 已提交
6633

6634 6635
	mmiowb();

6636
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
6637 6638 6639 6640
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
6641
		netif_stop_queue(dev);
6642 6643 6644 6645 6646 6647 6648
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6649
		smp_mb();
6650
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6651 6652 6653
			netif_wake_queue(dev);
	}

6654
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6655

6656
err_dma_1:
6657
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6658
err_dma_0:
6659
	dev_kfree_skb_any(skb);
6660 6661 6662 6663
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6664
	netif_stop_queue(dev);
6665
	dev->stats.tx_dropped++;
6666
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6678 6679
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6680 6681 6682 6683

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6684 6685
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6686 6687 6688
	 *
	 * Feel free to adjust to your needs.
	 */
6689
	if (pdev->broken_parity_status)
6690 6691 6692 6693 6694
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6695 6696 6697 6698 6699 6700 6701

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6702
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
F
françois romieu 已提交
6703 6704
		void __iomem *ioaddr = tp->mmio_addr;

6705
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6706 6707 6708 6709 6710
		tp->cp_cmd &= ~PCIDAC;
		RTL_W16(CPlusCmd, tp->cp_cmd);
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
6711
	rtl8169_hw_reset(tp);
6712

6713
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6714 6715
}

6716
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6717 6718
{
	unsigned int dirty_tx, tx_left;
6719
	unsigned int bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		rmb();
		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6735 6736
		rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6737
		if (status & LastFrag) {
6738 6739
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
6740
			dev_kfree_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
6741 6742 6743 6744 6745 6746 6747
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
6748 6749 6750 6751 6752 6753 6754
		netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
6755
		tp->dirty_tx = dirty_tx;
6756 6757 6758 6759 6760 6761 6762
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6763
		smp_mb();
L
Linus Torvalds 已提交
6764
		if (netif_queue_stopped(dev) &&
6765
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6766 6767
			netif_wake_queue(dev);
		}
6768 6769 6770 6771 6772 6773
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6774 6775 6776
		if (tp->cur_tx != dirty_tx) {
			void __iomem *ioaddr = tp->mmio_addr;

6777
			RTL_W8(TxPoll, NPQ);
6778
		}
L
Linus Torvalds 已提交
6779 6780 6781
	}
}

6782 6783 6784 6785 6786
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6787
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6788 6789 6790 6791
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6792
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6793 6794
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6795
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6796 6797
}

E
Eric Dumazet 已提交
6798 6799 6800 6801
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6802
{
S
Stephen Hemminger 已提交
6803
	struct sk_buff *skb;
6804
	struct device *d = &tp->pci_dev->dev;
S
Stephen Hemminger 已提交
6805

E
Eric Dumazet 已提交
6806
	data = rtl8169_align(data);
6807
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6808 6809 6810 6811
	prefetch(data);
	skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
	if (skb)
		memcpy(skb->data, data, pkt_size);
6812 6813
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6814
	return skb;
L
Linus Torvalds 已提交
6815 6816
}

6817
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6818 6819
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6820
	unsigned int count;
L
Linus Torvalds 已提交
6821 6822 6823

	cur_rx = tp->cur_rx;

6824
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6825
		unsigned int entry = cur_rx % NUM_RX_DESC;
6826
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6827 6828 6829
		u32 status;

		rmb();
6830
		status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
L
Linus Torvalds 已提交
6831 6832 6833

		if (status & DescOwn)
			break;
R
Richard Dawe 已提交
6834
		if (unlikely(status & RxRES)) {
6835 6836
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6837
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6838
			if (status & (RxRWT | RxRUNT))
6839
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6840
			if (status & RxCRC)
6841
				dev->stats.rx_crc_errors++;
6842
			if (status & RxFOVF) {
6843
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6844
				dev->stats.rx_fifo_errors++;
6845
			}
B
Ben Greear 已提交
6846 6847 6848 6849
			if ((status & (RxRUNT | RxCRC)) &&
			    !(status & (RxRWT | RxFOVF)) &&
			    (dev->features & NETIF_F_RXALL))
				goto process_pkt;
L
Linus Torvalds 已提交
6850
		} else {
E
Eric Dumazet 已提交
6851
			struct sk_buff *skb;
B
Ben Greear 已提交
6852 6853 6854 6855 6856
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6857 6858 6859 6860
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6861

6862 6863 6864 6865 6866 6867
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6868 6869
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6870
				goto release_descriptor;
6871 6872
			}

E
Eric Dumazet 已提交
6873 6874 6875 6876
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6877
				goto release_descriptor;
L
Linus Torvalds 已提交
6878 6879
			}

E
Eric Dumazet 已提交
6880
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6881 6882 6883
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6884 6885
			rtl8169_rx_vlan_tag(desc, skb);

6886
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6887

J
Junchang Wang 已提交
6888 6889 6890 6891
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6892
		}
6893 6894 6895 6896
release_descriptor:
		desc->opts2 = 0;
		wmb();
		rtl8169_mark_to_asic(desc, rx_buf_sz);
L
Linus Torvalds 已提交
6897 6898 6899 6900 6901 6902 6903 6904
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6905
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6906
{
F
Francois Romieu 已提交
6907
	struct net_device *dev = dev_instance;
L
Linus Torvalds 已提交
6908 6909
	struct rtl8169_private *tp = netdev_priv(dev);
	int handled = 0;
F
Francois Romieu 已提交
6910
	u16 status;
L
Linus Torvalds 已提交
6911

F
Francois Romieu 已提交
6912
	status = rtl_get_events(tp);
6913 6914 6915 6916
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
6917

6918 6919
			rtl_irq_disable(tp);
			napi_schedule(&tp->napi);
6920
		}
6921 6922 6923
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
6924

6925 6926 6927 6928 6929 6930 6931 6932 6933 6934
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6935

6936 6937 6938 6939 6940
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
6941 6942
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6943
		default:
6944 6945
			break;
		}
6946
	}
L
Linus Torvalds 已提交
6947

6948 6949
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
6950

6951 6952
	if (status & LinkChg)
		__rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
L
Linus Torvalds 已提交
6953

6954
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
6955 6956
}

6957 6958
static void rtl_task(struct work_struct *work)
{
6959 6960 6961 6962
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
6963
		/* XXX - keep rtl_slow_event_work() as first element. */
6964 6965 6966 6967
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
6968 6969
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6970 6971 6972 6973 6974
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6975 6976
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6977 6978 6979 6980 6981 6982 6983 6984 6985
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6986

6987 6988
out_unlock:
	rtl_unlock_work(tp);
6989 6990
}

6991
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6992
{
6993 6994
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7007

7008 7009 7010 7011 7012
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7013

7014
	if (work_done < budget) {
7015
		napi_complete(napi);
7016

7017 7018
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7019 7020
	}

7021
	return work_done;
L
Linus Torvalds 已提交
7022 7023
}

7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034
static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

	dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
	RTL_W32(RxMissed, 0);
}

L
Linus Torvalds 已提交
7035 7036 7037 7038 7039
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

7040
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7041

7042
	napi_disable(&tp->napi);
7043
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7044

7045
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7046 7047
	/*
	 * At this point device interrupts can not be enabled in any function,
7048 7049
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7050
	 */
7051
	rtl8169_rx_missed(dev, ioaddr);
L
Linus Torvalds 已提交
7052 7053

	/* Give a racing hard_start_xmit a few cycles to complete. */
7054
	synchronize_sched();
L
Linus Torvalds 已提交
7055 7056 7057 7058

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7059 7060

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7061 7062 7063 7064 7065 7066 7067
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7068 7069
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7070
	/* Update counters before going down */
7071 7072
	rtl8169_update_counters(dev);

7073
	rtl_lock_work(tp);
7074
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7075

L
Linus Torvalds 已提交
7076
	rtl8169_down(dev);
7077
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7078

7079 7080
	cancel_work_sync(&tp->wk.work);

7081
	free_irq(pdev->irq, dev);
L
Linus Torvalds 已提交
7082

7083 7084 7085 7086
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7087 7088 7089
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7090 7091
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7092 7093 7094
	return 0;
}

7095 7096 7097 7098 7099 7100 7101 7102 7103
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_interrupt(tp->pci_dev->irq, dev);
}
#endif

7104 7105 7106 7107 7108 7109 7110 7111 7112 7113
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7114
	 * Rx and Tx descriptors needs 256 bytes alignment.
7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

	retval = rtl8169_init_ring(dev);
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7137
	retval = request_irq(pdev->irq, rtl8169_interrupt,
7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183
			     (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
			     dev->name, dev);
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

	rtl_hw_start(dev);

	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
	pm_runtime_put_noidle(&pdev->dev);

	rtl8169_check_link_status(dev, tp, ioaddr);
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

J
Junchang Wang 已提交
7184 7185
static struct rtnl_link_stats64 *
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7186 7187 7188
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
J
Junchang Wang 已提交
7189
	unsigned int start;
L
Linus Torvalds 已提交
7190

7191
	if (netif_running(dev))
7192
		rtl8169_rx_missed(dev, ioaddr);
7193

J
Junchang Wang 已提交
7194
	do {
7195
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7196 7197
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7198
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7199 7200 7201


	do {
7202
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7203 7204
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7205
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7206 7207 7208 7209 7210 7211 7212 7213 7214 7215

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;

	return stats;
L
Linus Torvalds 已提交
7216 7217
}

7218
static void rtl8169_net_suspend(struct net_device *dev)
7219
{
F
françois romieu 已提交
7220 7221
	struct rtl8169_private *tp = netdev_priv(dev);

7222
	if (!netif_running(dev))
7223
		return;
7224 7225 7226

	netif_device_detach(dev);
	netif_stop_queue(dev);
7227 7228 7229

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7230
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7231 7232 7233
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7234 7235 7236 7237 7238 7239 7240 7241
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7242

7243
	rtl8169_net_suspend(dev);
7244

7245 7246 7247
	return 0;
}

7248 7249
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7250 7251
	struct rtl8169_private *tp = netdev_priv(dev);

7252
	netif_device_attach(dev);
F
françois romieu 已提交
7253 7254 7255

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7256 7257
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7258
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7259
	rtl_unlock_work(tp);
7260

7261
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7262 7263
}

7264
static int rtl8169_resume(struct device *device)
7265
{
7266
	struct pci_dev *pdev = to_pci_dev(device);
7267
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7268 7269 7270
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7271

7272 7273
	if (netif_running(dev))
		__rtl8169_resume(dev);
7274

7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7287
	rtl_lock_work(tp);
7288 7289
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7290
	rtl_unlock_work(tp);
7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305

	rtl8169_net_suspend(dev);

	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7306
	rtl_lock_work(tp);
7307 7308
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7309
	rtl_unlock_work(tp);
7310

S
Stanislaw Gruszka 已提交
7311 7312
	rtl8169_init_phy(dev, tp);

7313
	__rtl8169_resume(dev);
7314 7315 7316 7317

	return 0;
}

7318 7319 7320 7321 7322 7323
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7324
	return tp->TxDescArray ? -EBUSY : 0;
7325 7326
}

7327
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7328 7329 7330 7331 7332 7333 7334 7335 7336
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7337 7338 7339 7340 7341 7342 7343 7344 7345 7346
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

		RTL_W8(ChipCmd, CmdRxEnb);
		/* PCI commit */
		RTL_R8(ChipCmd);
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7367 7368
static void rtl_shutdown(struct pci_dev *pdev)
{
7369
	struct net_device *dev = pci_get_drvdata(pdev);
7370
	struct rtl8169_private *tp = netdev_priv(dev);
7371 7372 7373
	struct device *d = &pdev->dev;

	pm_runtime_get_sync(d);
7374 7375

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7376

F
Francois Romieu 已提交
7377
	/* Restore original MAC address */
7378 7379
	rtl_rar_set(tp, dev->perm_addr);

7380
	rtl8169_hw_reset(tp);
7381

7382
	if (system_state == SYSTEM_POWER_OFF) {
7383 7384 7385
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7386 7387
		}

7388 7389 7390
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
7391 7392

	pm_runtime_put_noidle(d);
7393
}
7394

B
Bill Pemberton 已提交
7395
static void rtl_remove_one(struct pci_dev *pdev)
7396 7397 7398 7399
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7400 7401 7402 7403
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_31) &&
	    r8168_check_dash(tp)) {
7404 7405 7406
		rtl8168_driver_stop(tp);
	}

7407 7408
	netif_napi_del(&tp->napi);

7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);

	rtl_disable_msi(pdev, tp);
	rtl8169_release_board(pdev, dev, tp->mmio_addr);
}

7423
static const struct net_device_ops rtl_netdev_ops = {
7424
	.ndo_open		= rtl_open,
7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498
static const struct rtl_cfg_info {
	void (*hw_start)(struct net_device *);
	unsigned int region;
	unsigned int align;
	u16 event_slow;
	unsigned features;
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.region		= 1,
		.align		= 0,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
		.features	= RTL_FEATURE_GMII,
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
		.features	= RTL_FEATURE_GMII | RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
		.features	= RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

/* Cfg9346_Unlock assumed. */
static unsigned rtl_try_msi(struct rtl8169_private *tp,
			    const struct rtl_cfg_info *cfg)
{
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned msi = 0;
	u8 cfg2;

	cfg2 = RTL_R8(Config2) & ~MSIEnable;
	if (cfg->features & RTL_FEATURE_MSI) {
		if (pci_enable_msi(tp->pci_dev)) {
			netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
		} else {
			cfg2 |= MSIEnable;
			msi = RTL_FEATURE_MSI;
		}
	}
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		RTL_W8(Config2, cfg2);
	return msi;
}

H
Hayes Wang 已提交
7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(MCU) & LINK_LIST_RDY;
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

B
Bill Pemberton 已提交
7513
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

7532
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7533 7534 7535 7536 7537 7538
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7539
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7540 7541 7542 7543 7544 7545 7546
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

B
Bill Pemberton 已提交
7547
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7548 7549 7550 7551
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
7552
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
7553
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
7554
	case RTL_GIGA_MAC_VER_44:
7555 7556 7557 7558
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
H
Hayes Wang 已提交
7559 7560 7561 7562 7563 7564 7565 7566
		rtl_hw_init_8168g(tp);
		break;

	default:
		break;
	}
}

H
hayeswang 已提交
7567
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	const unsigned int region = cfg->region;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
	void __iomem *ioaddr;
	int chipset, i;
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

	dev = alloc_etherdev(sizeof (*tp));
	if (!dev) {
		rc = -ENOMEM;
		goto out;
	}

	SET_NETDEV_DEV(dev, &pdev->dev);
7590
	dev->netdev_ops = &rtl_netdev_ops;
7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
	mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
	rc = pci_enable_device(pdev);
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
		goto err_out_free_dev_1;
	}

	if (pci_set_mwi(pdev) < 0)
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

	/* make sure PCI base addr 1 is MMIO */
	if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
		netif_err(tp, probe, dev,
			  "region #%d not an MMIO resource, aborting\n",
			  region);
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	rc = pci_request_regions(pdev, MODULENAME);
	if (rc < 0) {
		netif_err(tp, probe, dev, "could not request regions\n");
		goto err_out_mwi_2;
	}

H
hayeswang 已提交
7642
	tp->cp_cmd = 0;
7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674

	if ((sizeof(dma_addr_t) > 4) &&
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
		tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
			goto err_out_free_res_3;
		}
	}

	/* ioremap MMIO region */
	ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
	if (!ioaddr) {
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
		rc = -EIO;
		goto err_out_free_res_3;
	}
	tp->mmio_addr = ioaddr;

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
7675 7676
	rtl_hw_initialize(tp);

7677 7678 7679 7680 7681 7682 7683 7684 7685
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
7686
	rtl_init_csi_ops(tp);
7687 7688 7689 7690 7691 7692 7693 7694

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;
	tp->txd_version = rtl_chip_infos[chipset].txd_version;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
	RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
7695
	RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
7696
	switch (tp->mac_version) {
7697 7698 7699 7700 7701 7702 7703 7704 7705 7706
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
7707 7708
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
7709 7710
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
7711 7712 7713 7714 7715 7716 7717 7718 7719 7720
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			tp->features |= RTL_FEATURE_WOL;
		if ((RTL_R8(Config3) & LinkUp) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	default:
		if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	}
7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742
	if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
		tp->features |= RTL_FEATURE_WOL;
	tp->features |= rtl_try_msi(tp, cfg);
	RTL_W8(Cfg9346, Cfg9346_Lock);

	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
		tp->get_settings = rtl8169_gset_tbi;
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
		tp->get_settings = rtl8169_gset_xmii;
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
7743 7744
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7745 7746

	/* Get MAC address */
7747 7748 7749 7750 7751 7752 7753 7754 7755 7756
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
7757 7758 7759 7760 7761
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_48) {
		u16 mac_addr[3];

7762 7763
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7764 7765 7766 7767

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
7768 7769 7770
	for (i = 0; i < ETH_ALEN; i++)
		dev->dev_addr[i] = RTL_R8(MAC0 + i);

7771
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7772 7773 7774 7775 7776 7777 7778
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

	netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7779
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7780 7781

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7782 7783
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7784 7785 7786
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
7787 7788 7789 7790 7791 7792
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7793
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7794
		/* Disallow toggling */
7795
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7796

H
hayeswang 已提交
7797 7798
	if (tp->txd_version == RTL_TD_0)
		tp->tso_csum = rtl8169_tso_csum_v1;
H
hayeswang 已提交
7799
	else if (tp->txd_version == RTL_TD_1) {
H
hayeswang 已提交
7800
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7801 7802
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
	} else
H
hayeswang 已提交
7803 7804
		WARN_ON_ONCE(1);

7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;

	tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
		~(RxBOVF | RxFOVF) : ~0;

	init_timer(&tp->timer);
	tp->timer.data = (unsigned long) dev;
	tp->timer.function = rtl8169_phy_timer;

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

	rc = register_netdev(dev);
	if (rc < 0)
		goto err_out_msi_4;

	pci_set_drvdata(pdev, dev);

7826 7827 7828
	netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
		   rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
		   (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
7829 7830 7831 7832 7833 7834 7835
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
			   rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
	}

7836 7837 7838 7839
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_31) &&
	    r8168_check_dash(tp)) {
7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853
		rtl8168_driver_start(tp);
	}

	device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);

	if (pci_dev_run_wake(pdev))
		pm_runtime_put_noidle(&pdev->dev);

	netif_carrier_off(dev);

out:
	return rc;

err_out_msi_4:
7854
	netif_napi_del(&tp->napi);
7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866
	rtl_disable_msi(pdev, tp);
	iounmap(ioaddr);
err_out_free_res_3:
	pci_release_regions(pdev);
err_out_mwi_2:
	pci_clear_mwi(pdev);
	pci_disable_device(pdev);
err_out_free_dev_1:
	free_netdev(dev);
	goto out;
}

L
Linus Torvalds 已提交
7867 7868 7869
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7870
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7871
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7872
	.shutdown	= rtl_shutdown,
7873
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7874 7875
};

7876
module_pci_driver(rtl8169_pci_driver);