r8169.c 208.9 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define MAX_READ_REQUEST_SHIFT	12
88
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
89 90 91 92 93
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
#define R8169_NAPI_WEIGHT	64
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
94
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
95 96 97 98 99 100 101 102 103 104 105 106
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
#define RTL_W8(reg, val8)	writeb ((val8), ioaddr + (reg))
#define RTL_W16(reg, val16)	writew ((val16), ioaddr + (reg))
#define RTL_W32(reg, val32)	writel ((val32), ioaddr + (reg))
#define RTL_R8(reg)		readb (ioaddr + (reg))
#define RTL_R16(reg)		readw (ioaddr + (reg))
107
#define RTL_R32(reg)		readl (ioaddr + (reg))
L
Linus Torvalds 已提交
108 109

enum mac_version {
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
143
	RTL_GIGA_MAC_VER_34,
144 145
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
146
	RTL_GIGA_MAC_VER_37,
147
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
148
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
149 150
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
153
	RTL_GIGA_MAC_VER_44,
154 155 156 157
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
158 159 160
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
161
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
162 163
};

F
Francois Romieu 已提交
164 165 166 167 168
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

#define _R(NAME,TD,FW,SZ,B) {	\
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
	.jumbo_tx_csum = B	\
}
L
Linus Torvalds 已提交
182

183
static const struct {
L
Linus Torvalds 已提交
184
	const char *name;
F
Francois Romieu 已提交
185
	enum rtl_tx_desc_version txd_version;
186
	const char *fw_name;
F
Francois Romieu 已提交
187 188
	u16 jumbo_max;
	bool jumbo_tx_csum;
189 190 191
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
F
Francois Romieu 已提交
192
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K, true),
193
	[RTL_GIGA_MAC_VER_02] =
F
Francois Romieu 已提交
194
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K, true),
195
	[RTL_GIGA_MAC_VER_03] =
F
Francois Romieu 已提交
196
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K, true),
197
	[RTL_GIGA_MAC_VER_04] =
F
Francois Romieu 已提交
198
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K, true),
199
	[RTL_GIGA_MAC_VER_05] =
F
Francois Romieu 已提交
200
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
201
	[RTL_GIGA_MAC_VER_06] =
F
Francois Romieu 已提交
202
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
203 204
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
F
Francois Romieu 已提交
205
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
206
	[RTL_GIGA_MAC_VER_08] =
F
Francois Romieu 已提交
207
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
208
	[RTL_GIGA_MAC_VER_09] =
F
Francois Romieu 已提交
209
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
210
	[RTL_GIGA_MAC_VER_10] =
F
Francois Romieu 已提交
211
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
212
	[RTL_GIGA_MAC_VER_11] =
F
Francois Romieu 已提交
213
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
214
	[RTL_GIGA_MAC_VER_12] =
F
Francois Romieu 已提交
215
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
216
	[RTL_GIGA_MAC_VER_13] =
F
Francois Romieu 已提交
217
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
218
	[RTL_GIGA_MAC_VER_14] =
F
Francois Romieu 已提交
219
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
220
	[RTL_GIGA_MAC_VER_15] =
F
Francois Romieu 已提交
221
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
222
	[RTL_GIGA_MAC_VER_16] =
F
Francois Romieu 已提交
223
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
224
	[RTL_GIGA_MAC_VER_17] =
225
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
226
	[RTL_GIGA_MAC_VER_18] =
F
Francois Romieu 已提交
227
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
228
	[RTL_GIGA_MAC_VER_19] =
F
Francois Romieu 已提交
229
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
230
	[RTL_GIGA_MAC_VER_20] =
F
Francois Romieu 已提交
231
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
232
	[RTL_GIGA_MAC_VER_21] =
F
Francois Romieu 已提交
233
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
234
	[RTL_GIGA_MAC_VER_22] =
F
Francois Romieu 已提交
235
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
236
	[RTL_GIGA_MAC_VER_23] =
F
Francois Romieu 已提交
237
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
238
	[RTL_GIGA_MAC_VER_24] =
F
Francois Romieu 已提交
239
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
240
	[RTL_GIGA_MAC_VER_25] =
F
Francois Romieu 已提交
241 242
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1,
							JUMBO_9K, false),
243
	[RTL_GIGA_MAC_VER_26] =
F
Francois Romieu 已提交
244 245
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2,
							JUMBO_9K, false),
246
	[RTL_GIGA_MAC_VER_27] =
F
Francois Romieu 已提交
247
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
248
	[RTL_GIGA_MAC_VER_28] =
F
Francois Romieu 已提交
249
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
250
	[RTL_GIGA_MAC_VER_29] =
F
Francois Romieu 已提交
251 252
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
253
	[RTL_GIGA_MAC_VER_30] =
F
Francois Romieu 已提交
254 255
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
256
	[RTL_GIGA_MAC_VER_31] =
F
Francois Romieu 已提交
257
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
258
	[RTL_GIGA_MAC_VER_32] =
F
Francois Romieu 已提交
259 260
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1,
							JUMBO_9K, false),
261
	[RTL_GIGA_MAC_VER_33] =
F
Francois Romieu 已提交
262 263
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2,
							JUMBO_9K, false),
H
Hayes Wang 已提交
264
	[RTL_GIGA_MAC_VER_34] =
F
Francois Romieu 已提交
265 266
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
							JUMBO_9K, false),
267
	[RTL_GIGA_MAC_VER_35] =
F
Francois Romieu 已提交
268 269
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1,
							JUMBO_9K, false),
270
	[RTL_GIGA_MAC_VER_36] =
F
Francois Romieu 已提交
271 272
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2,
							JUMBO_9K, false),
273 274 275
	[RTL_GIGA_MAC_VER_37] =
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,
							JUMBO_1K, true),
276 277 278
	[RTL_GIGA_MAC_VER_38] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,
							JUMBO_9K, false),
H
Hayes Wang 已提交
279 280 281
	[RTL_GIGA_MAC_VER_39] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1,
							JUMBO_1K, true),
H
Hayes Wang 已提交
282
	[RTL_GIGA_MAC_VER_40] =
283
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2,
H
Hayes Wang 已提交
284 285 286
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_41] =
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K, false),
H
hayeswang 已提交
287 288 289
	[RTL_GIGA_MAC_VER_42] =
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3,
							JUMBO_9K, false),
H
hayeswang 已提交
290 291 292
	[RTL_GIGA_MAC_VER_43] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2,
							JUMBO_1K, true),
H
hayeswang 已提交
293 294 295
	[RTL_GIGA_MAC_VER_44] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,
							JUMBO_9K, false),
296 297 298 299 300 301 302 303 304 305 306 307
	[RTL_GIGA_MAC_VER_45] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_46] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_47] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1,
							JUMBO_1K, false),
	[RTL_GIGA_MAC_VER_48] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2,
							JUMBO_1K, false),
C
Chun-Hao Lin 已提交
308 309 310 311 312 313 314 315 316
	[RTL_GIGA_MAC_VER_49] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_50] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_51] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
317
};
318
#undef _R
319

320 321 322 323 324 325
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

326
static const struct pci_device_id rtl8169_pci_tbl[] = {
327
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
328
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
329
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
330
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
331
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
332 333
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
334
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
335
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
336
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
337 338 339
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
340 341
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
342 343 344 345 346
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

E
Eric Dumazet 已提交
347
static int rx_buf_sz = 16383;
348
static int use_dac;
349 350 351
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
352

F
Francois Romieu 已提交
353 354
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
355
	MAC4		= 4,
F
Francois Romieu 已提交
356 357 358 359 360 361 362 363 364 365 366 367 368
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
369

F
Francois Romieu 已提交
370
	TxConfig	= 0x40,
H
Hayes Wang 已提交
371 372
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
373

H
Hayes Wang 已提交
374 375 376 377 378 379
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
380
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
381 382 383
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
384

F
Francois Romieu 已提交
385 386 387 388 389
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
390 391
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
392 393 394 395 396 397 398 399 400 401 402
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
403 404 405 406 407 408 409
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
410
#define EarlySize	0x27
411

F
Francois Romieu 已提交
412 413 414
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
415 416 417 418
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
419
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
420 421
};

422 423 424 425 426 427 428 429 430 431 432 433 434 435
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
436 437 438
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
439
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
440
	PMCH			= 0x6f,
441 442 443 444 445 446
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
447
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
448
#define	PFM_EN				(1 << 6)
449
#define	TX_10M_PS_EN			(1 << 7)
450 451 452
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
453 454
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
455
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
456 457 458
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
459 460
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
461
#define	LINK_LIST_RDY			(1 << 1)
462 463 464 465 466 467 468
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
469 470
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
471 472
};

473
enum rtl8168_registers {
H
Hayes Wang 已提交
474 475
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
476 477 478 479 480 481 482
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
483 484 485
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
486
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
487 488 489
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
490
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
491
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
492
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
493 494 495 496 497 498 499 500 501 502 503
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
504
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
505 506
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
507
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
508
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
509
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
510
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
511
#define EARLY_TALLY_EN			(1 << 16)
512 513
};

F
Francois Romieu 已提交
514
enum rtl_register_content {
L
Linus Torvalds 已提交
515
	/* InterruptStatusBits */
F
Francois Romieu 已提交
516 517 518 519 520 521 522 523 524 525 526
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
527 528

	/* RxStatusDesc */
529
	RxBOVF	= (1 << 24),
530 531 532 533 534
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
535 536

	/* ChipCmdBits */
H
Hayes Wang 已提交
537
	StopReq		= 0x80,
F
Francois Romieu 已提交
538 539 540 541
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
542

543 544 545 546 547
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
548
	/* Cfg9346Bits */
F
Francois Romieu 已提交
549 550
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
551 552

	/* rx_mode_bits */
F
Francois Romieu 已提交
553 554 555 556 557 558
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
559
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
560 561 562 563 564

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

565
	/* Config1 register p.24 */
566 567 568 569 570 571
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
572 573
	PMEnable	= (1 << 0),	/* Power Management Enable */

574
	/* Config2 register p. 25 */
H
hayeswang 已提交
575
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
576
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
577 578 579
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
580 581 582
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
583
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
584
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
585
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
586

F
Francois Romieu 已提交
587 588 589
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

590
	/* Config5 register p.27 */
F
Francois Romieu 已提交
591 592 593
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
594
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
595
	LanWake		= (1 << 1),	/* LanWake enable/disable */
596
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
597
	ASPM_en		= (1 << 0),	/* ASPM enable */
598

L
Linus Torvalds 已提交
599 600 601 602 603 604 605 606 607
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
608 609 610 611 612 613 614 615 616 617
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
618 619 620 621
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
622 623 624 625
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
626 627

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
628 629 630 631 632 633 634 635
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
636 637

	/* _TBICSRBit */
F
Francois Romieu 已提交
638
	TBILinkOK	= 0x02000000,
639

640 641 642
	/* ResetCounterCommand */
	CounterReset	= 0x1,

643
	/* DumpCounterCommand */
F
Francois Romieu 已提交
644
	CounterDump	= 0x8,
645 646 647

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
648 649
};

F
Francois Romieu 已提交
650 651
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
652 653 654 655
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
656 657 658 659 660 661 662
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
663

F
Francois Romieu 已提交
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
679 680
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
681
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
682
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
683
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
684

F
Francois Romieu 已提交
685
	/* Second doubleword. */
H
hayeswang 已提交
686 687
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
688
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
689 690
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
691 692 693
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
694

F
Francois Romieu 已提交
695
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
	PID0		= (1 << 17), /* Protocol ID bit 2/2 */

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
714 715 716
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
717 718 719
};

struct RxDesc {
720 721 722
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
723 724 725 726 727 728 729 730
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

731
enum features {
732 733 734
	RTL_FEATURE_WOL		= (1 << 0),
	RTL_FEATURE_MSI		= (1 << 1),
	RTL_FEATURE_GMII	= (1 << 2),
735 736
};

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

753 754 755 756 757 758 759
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

760
enum rtl_flag {
761
	RTL_FLAG_TASK_ENABLED,
762 763 764 765 766 767
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
768 769 770 771 772 773
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
774 775
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
776
	struct pci_dev *pci_dev;
D
David Howells 已提交
777
	struct net_device *dev;
778
	struct napi_struct napi;
779
	u32 msg_enable;
F
Francois Romieu 已提交
780 781
	u16 txd_version;
	u16 mac_version;
L
Linus Torvalds 已提交
782 783 784
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
785 786
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
787 788 789 790
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
791
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
792 793 794
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
795 796

	u16 event_slow;
797 798

	struct mdio_ops {
799 800
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
801 802
	} mdio_ops;

F
françois romieu 已提交
803 804 805 806 807
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
808 809 810 811 812
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

813
	struct csi_ops {
814 815
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
816 817
	} csi_ops;

818
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
819
	int (*get_settings)(struct net_device *, struct ethtool_cmd *);
820
	void (*phy_reset_enable)(struct rtl8169_private *tp);
821
	void (*hw_start)(struct net_device *);
822
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
L
Linus Torvalds 已提交
823
	unsigned int (*link_ok)(void __iomem *);
F
Francois Romieu 已提交
824
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
825
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
826 827

	struct {
828 829
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
830 831 832
		struct work_struct work;
	} wk;

833
	unsigned features;
834 835

	struct mii_if_info mii;
836
	struct rtl8169_counters counters;
837
	struct rtl8169_tc_offsets tc_offset;
838
	u32 saved_wolopts;
839
	u32 opts1_mask;
840

841 842
	struct rtl_fw {
		const struct firmware *fw;
843 844 845 846 847 848 849 850 851

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
852
	} *rtl_fw;
853
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
854 855

	u32 ocp_base;
L
Linus Torvalds 已提交
856 857
};

858
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
859 860
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
861
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
862 863
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
864 865
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
866 867
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
868 869
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
870
MODULE_FIRMWARE(FIRMWARE_8168E_3);
871
MODULE_FIRMWARE(FIRMWARE_8105E_1);
872 873
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
874
MODULE_FIRMWARE(FIRMWARE_8402_1);
875
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
876
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
877
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
878
MODULE_FIRMWARE(FIRMWARE_8106E_2);
879
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
880
MODULE_FIRMWARE(FIRMWARE_8168G_3);
881 882
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
883 884
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
885

886 887 888 889 890 891 892 893 894 895
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

F
Francois Romieu 已提交
896 897
static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
{
898 899
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
923 924
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(GPHY_OCP, reg << 15);

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
		(RTL_R32(GPHY_OCP) & 0xffff) : ~0;
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(OCPDR, reg << 15);

H
Hayes Wang 已提交
1026
	return RTL_R32(OCPDR);
H
Hayes Wang 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1067 1068 1069 1070 1071 1072 1073
DECLARE_RTL_COND(rtl_phyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(PHYAR) & 0x80000000;
}

1074
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1075
{
1076
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1077

1078
	RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1079

1080
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1081
	/*
1082 1083
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1084
	 */
1085
	udelay(20);
L
Linus Torvalds 已提交
1086 1087
}

1088
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1089
{
1090
	void __iomem *ioaddr = tp->mmio_addr;
1091
	int value;
L
Linus Torvalds 已提交
1092

1093
	RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1094

1095 1096 1097
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
		RTL_R32(PHYAR) & 0xffff : ~0;

1098 1099 1100 1101 1102 1103
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1104 1105 1106
	return value;
}

C
Chun-Hao Lin 已提交
1107 1108 1109 1110 1111 1112 1113
DECLARE_RTL_COND(rtl_ocpar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(OCPAR) & OCPAR_FLAG;
}

1114
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1115
{
1116
	void __iomem *ioaddr = tp->mmio_addr;
1117

1118
	RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1119 1120 1121
	RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1122
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1123 1124
}

1125
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1126
{
1127 1128
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1129 1130
}

1131
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1132
{
1133
	void __iomem *ioaddr = tp->mmio_addr;
1134

1135
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1136 1137 1138 1139 1140

	mdelay(1);
	RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1141 1142
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
		RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
1143 1144
}

F
françois romieu 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

static void r8168dp_2_mdio_start(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
}

static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
}

1157
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1158
{
1159 1160
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
1161 1162
	r8168dp_2_mdio_start(ioaddr);

1163
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1164 1165 1166 1167

	r8168dp_2_mdio_stop(ioaddr);
}

1168
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1169
{
1170
	void __iomem *ioaddr = tp->mmio_addr;
F
françois romieu 已提交
1171 1172 1173 1174
	int value;

	r8168dp_2_mdio_start(ioaddr);

1175
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1176 1177 1178 1179 1180 1181

	r8168dp_2_mdio_stop(ioaddr);

	return value;
}

1182
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1183
{
1184
	tp->mdio_ops.write(tp, location, val);
1185 1186
}

1187 1188
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1189
	return tp->mdio_ops.read(tp, location);
1190 1191 1192 1193 1194 1195 1196
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1197
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1198 1199 1200
{
	int val;

1201
	val = rtl_readphy(tp, reg_addr);
1202
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1203 1204
}

1205 1206 1207 1208 1209
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1210
	rtl_writephy(tp, location, val);
1211 1212 1213 1214 1215 1216
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1217
	return rtl_readphy(tp, location);
1218 1219
}

1220 1221 1222 1223 1224 1225 1226
DECLARE_RTL_COND(rtl_ephyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EPHYAR) & EPHYAR_FLAG;
}

1227
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1228
{
1229
	void __iomem *ioaddr = tp->mmio_addr;
1230 1231 1232 1233

	RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1234 1235 1236
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1237 1238
}

1239
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1240
{
1241
	void __iomem *ioaddr = tp->mmio_addr;
1242 1243 1244

	RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1245 1246
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
		RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
1247 1248
}

C
Chun-Hao Lin 已提交
1249 1250 1251 1252 1253 1254 1255
DECLARE_RTL_COND(rtl_eriar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(ERIAR) & ERIAR_FLAG;
}

1256 1257
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1258
{
1259
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1260 1261 1262 1263 1264

	BUG_ON((addr & 3) || (mask == 0));
	RTL_W32(ERIDR, val);
	RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);

1265
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1266 1267
}

1268
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1269
{
1270
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1271 1272 1273

	RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);

1274 1275
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
		RTL_R32(ERIDR) : ~0;
H
Hayes Wang 已提交
1276 1277
}

1278
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1279
			 u32 m, int type)
H
Hayes Wang 已提交
1280 1281 1282
{
	u32 val;

1283 1284
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1285 1286
}

C
Chun-Hao Lin 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
		RTL_R32(OCPDR) : ~0;
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPDR, data);
	RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1379
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1380
{
C
Chun-Hao Lin 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(IBISR0) & 0x02;
}
1390

C
Chun-Hao Lin 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(IBCR2, RTL_R8(IBCR2) & ~0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_tx_cond, 50, 2000);
	RTL_W8(IBISR0, RTL_R8(IBISR0) | 0x20);
	RTL_W8(IBCR0, RTL_R8(IBCR0) & ~0x01);
}

C
Chun-Hao Lin 已提交
1401 1402 1403
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1404 1405 1406
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1407
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1408
{
C
Chun-Hao Lin 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1432

C
Chun-Hao Lin 已提交
1433 1434 1435
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1436 1437 1438
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1439 1440
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1441
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

static int r8168dp_check_dash(struct rtl8169_private *tp)
1467 1468 1469 1470 1471 1472
{
	u16 reg = rtl8168_get_ocp_reg(tp);

	return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
}

C
Chun-Hao Lin 已提交
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
static int r8168ep_check_dash(struct rtl8169_private *tp)
{
	return (ocp_read(tp, 0x0f, 0x128) & 0x00000001) ? 1 : 0;
}

static int r8168_check_dash(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
		return 0;
	}
}

1494 1495 1496 1497 1498 1499
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1500
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1501 1502 1503
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1504
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1505 1506 1507 1508
		r++;
	}
}

1509 1510 1511 1512 1513 1514 1515
DECLARE_RTL_COND(rtl_efusear_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
}

1516
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1517
{
1518
	void __iomem *ioaddr = tp->mmio_addr;
1519 1520 1521

	RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);

1522 1523
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
		RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1524 1525
}

F
Francois Romieu 已提交
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
static u16 rtl_get_events(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R16(IntrStatus);
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrStatus, bits);
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, 0);
	mmiowb();
}

1549 1550 1551 1552 1553 1554 1555
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, bits);
}

1556 1557 1558 1559 1560 1561 1562 1563 1564
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1565
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1566
{
F
françois romieu 已提交
1567
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1568

F
Francois Romieu 已提交
1569
	rtl_irq_disable(tp);
1570
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
F
françois romieu 已提交
1571
	RTL_R8(ChipCmd);
L
Linus Torvalds 已提交
1572 1573
}

1574
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1575
{
1576 1577
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1578 1579 1580
	return RTL_R32(TBICSR) & TBIReset;
}

1581
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1582
{
1583
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
}

static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
{
	return RTL_R32(TBICSR) & TBILinkOk;
}

static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
{
	return RTL_R8(PHYstatus) & LinkStatus;
}

1596
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1597
{
1598 1599
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1600 1601 1602
	RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
}

1603
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1604 1605 1606
{
	unsigned int val;

1607 1608
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1609 1610
}

H
Hayes Wang 已提交
1611 1612 1613 1614 1615 1616 1617 1618
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1619 1620
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
H
Hayes Wang 已提交
1621
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1622 1623 1624 1625
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1626
		} else if (RTL_R8(PHYstatus) & _100bps) {
1627 1628 1629 1630
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1631
		} else {
1632 1633 1634 1635
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1636 1637
		}
		/* Reset packet filter */
1638
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1639
			     ERIAR_EXGMAC);
1640
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1641
			     ERIAR_EXGMAC);
1642 1643 1644
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1645 1646 1647 1648
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1649
		} else {
1650 1651 1652 1653
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1654
		}
1655 1656
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
		if (RTL_R8(PHYstatus) & _10bps) {
1657 1658 1659 1660
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1661
		} else {
1662 1663
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1664
		}
H
Hayes Wang 已提交
1665 1666 1667
	}
}

1668
static void __rtl8169_check_link_status(struct net_device *dev,
F
Francois Romieu 已提交
1669 1670
					struct rtl8169_private *tp,
					void __iomem *ioaddr, bool pm)
L
Linus Torvalds 已提交
1671 1672
{
	if (tp->link_ok(ioaddr)) {
H
Hayes Wang 已提交
1673
		rtl_link_chg_patch(tp);
1674
		/* This is to cancel a scheduled suspend if there's one. */
1675 1676
		if (pm)
			pm_request_resume(&tp->pci_dev->dev);
L
Linus Torvalds 已提交
1677
		netif_carrier_on(dev);
1678 1679
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1680
	} else {
L
Linus Torvalds 已提交
1681
		netif_carrier_off(dev);
1682
		netif_info(tp, ifdown, dev, "link down\n");
1683
		if (pm)
1684
			pm_schedule_suspend(&tp->pci_dev->dev, 5000);
1685
	}
L
Linus Torvalds 已提交
1686 1687
}

1688 1689 1690 1691 1692 1693 1694
static void rtl8169_check_link_status(struct net_device *dev,
				      struct rtl8169_private *tp,
				      void __iomem *ioaddr)
{
	__rtl8169_check_link_status(dev, tp, ioaddr, false);
}

1695 1696 1697
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1698 1699 1700
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 options;
1701
	u32 wolopts = 0;
F
Francois Romieu 已提交
1702 1703 1704

	options = RTL_R8(Config1);
	if (!(options & PMEnable))
1705
		return 0;
F
Francois Romieu 已提交
1706 1707 1708

	options = RTL_R8(Config3);
	if (options & LinkUp)
1709
		wolopts |= WAKE_PHY;
1710
	switch (tp->mac_version) {
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1721 1722
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1723 1724
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1725 1726 1727
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1728 1729 1730 1731 1732 1733 1734 1735
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1736 1737 1738

	options = RTL_R8(Config5);
	if (options & UWF)
1739
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1740
	if (options & BWF)
1741
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1742
	if (options & MWF)
1743
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1744

1745
	return wolopts;
F
Francois Romieu 已提交
1746 1747
}

1748
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1749 1750
{
	struct rtl8169_private *tp = netdev_priv(dev);
1751

1752
	rtl_lock_work(tp);
1753 1754 1755 1756

	wol->supported = WAKE_ANY;
	wol->wolopts = __rtl8169_get_wol(tp);

1757
	rtl_unlock_work(tp);
1758 1759 1760 1761
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
F
Francois Romieu 已提交
1762
	void __iomem *ioaddr = tp->mmio_addr;
1763
	unsigned int i, tmp;
1764
	static const struct {
F
Francois Romieu 已提交
1765 1766 1767 1768 1769 1770 1771 1772
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1773 1774
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1775
	};
1776
	u8 options;
F
Francois Romieu 已提交
1777 1778 1779

	RTL_W8(Cfg9346, Cfg9346_Unlock);

1780
	switch (tp->mac_version) {
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1791 1792
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1793 1794
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1795 1796 1797
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1798 1799
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1800
			rtl_w0w1_eri(tp,
1801 1802 1803 1804 1805 1806
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1807
			rtl_w0w1_eri(tp,
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1820
		options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
1821
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1822 1823 1824 1825
			options |= cfg[i].mask;
		RTL_W8(cfg[i].reg, options);
	}

1826 1827 1828 1829 1830 1831 1832 1833
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
		options = RTL_R8(Config1) & ~PMEnable;
		if (wolopts)
			options |= PMEnable;
		RTL_W8(Config1, options);
		break;
	default:
1834 1835 1836 1837
		options = RTL_R8(Config2) & ~PME_SIGNAL;
		if (wolopts)
			options |= PME_SIGNAL;
		RTL_W8(Config2, options);
1838 1839 1840
		break;
	}

F
Francois Romieu 已提交
1841
	RTL_W8(Cfg9346, Cfg9346_Lock);
1842 1843 1844 1845 1846 1847
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1848
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1849

1850 1851 1852 1853
	if (wol->wolopts)
		tp->features |= RTL_FEATURE_WOL;
	else
		tp->features &= ~RTL_FEATURE_WOL;
1854
	__rtl8169_set_wol(tp, wol->wolopts);
1855 1856

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1857

1858 1859
	device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);

F
Francois Romieu 已提交
1860 1861 1862
	return 0;
}

1863 1864
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1865
	return rtl_chip_infos[tp->mac_version].fw_name;
1866 1867
}

L
Linus Torvalds 已提交
1868 1869 1870 1871
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1872
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1873

1874 1875 1876
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1877
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1878 1879 1880
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1881 1882 1883 1884 1885 1886 1887 1888
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1889
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	int ret = 0;
	u32 reg;

	reg = RTL_R32(TBICSR);
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
		RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
	} else if (autoneg == AUTONEG_ENABLE)
		RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
	else {
1903 1904
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1905 1906 1907 1908 1909 1910 1911
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1912
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1913 1914
{
	struct rtl8169_private *tp = netdev_priv(dev);
1915
	int giga_ctrl, bmcr;
1916
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1917

1918
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1919 1920

	if (autoneg == AUTONEG_ENABLE) {
1921 1922
		int auto_nego;

1923
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1936
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1937

1938
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1939
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1940

1941
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1942
		if (tp->mii.supports_gmii) {
1943 1944 1945 1946 1947 1948
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1949 1950
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1951
			goto out;
1952
		}
L
Linus Torvalds 已提交
1953

1954 1955
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1956 1957
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1958 1959 1960 1961 1962 1963 1964 1965
	} else {
		giga_ctrl = 0;

		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1966
			goto out;
1967 1968 1969

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1970 1971
	}

1972
	rtl_writephy(tp, MII_BMCR, bmcr);
1973

F
Francois Romieu 已提交
1974 1975
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1976
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1977 1978
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1979
		} else {
1980 1981
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1982 1983 1984
		}
	}

1985 1986 1987
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1988 1989 1990
}

static int rtl8169_set_speed(struct net_device *dev,
1991
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1992 1993 1994 1995
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1996
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1997 1998
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1999

2000 2001
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
	    (advertising & ADVERTISED_1000baseT_Full)) {
L
Linus Torvalds 已提交
2002
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
2003 2004
	}
out:
L
Linus Torvalds 已提交
2005 2006 2007 2008 2009 2010 2011 2012
	return ret;
}

static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

2013 2014
	del_timer_sync(&tp->timer);

2015
	rtl_lock_work(tp);
F
Francois Romieu 已提交
2016
	ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
2017
				cmd->duplex, cmd->advertising);
2018
	rtl_unlock_work(tp);
2019

L
Linus Torvalds 已提交
2020 2021 2022
	return ret;
}

2023 2024
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
2025
{
F
Francois Romieu 已提交
2026 2027
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
2028
	if (dev->mtu > TD_MSS_MAX)
2029
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
2030

F
Francois Romieu 已提交
2031 2032 2033 2034
	if (dev->mtu > JUMBO_1K &&
	    !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
		features &= ~NETIF_F_IP_CSUM;

2035
	return features;
L
Linus Torvalds 已提交
2036 2037
}

2038 2039
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
2040 2041
{
	struct rtl8169_private *tp = netdev_priv(dev);
2042
	void __iomem *ioaddr = tp->mmio_addr;
H
hayeswang 已提交
2043
	u32 rx_config;
L
Linus Torvalds 已提交
2044

H
hayeswang 已提交
2045 2046 2047 2048 2049
	rx_config = RTL_R32(RxConfig);
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
2050

H
hayeswang 已提交
2051
	RTL_W32(RxConfig, rx_config);
2052

H
hayeswang 已提交
2053 2054 2055 2056
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
2057

H
hayeswang 已提交
2058 2059 2060 2061 2062 2063 2064 2065 2066
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

	tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);

	RTL_W16(CPlusCmd, tp->cp_cmd);
	RTL_R16(CPlusCmd);
2067
}
L
Linus Torvalds 已提交
2068

2069 2070 2071 2072 2073
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
2074 2075
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

2076
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
2077
	if (features ^ dev->features)
H
hayeswang 已提交
2078
		__rtl8169_set_features(dev, features);
2079
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2080 2081 2082 2083

	return 0;
}

2084

2085
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
2086
{
2087 2088
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
2089 2090
}

2091
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
2092 2093 2094
{
	u32 opts2 = le32_to_cpu(desc->opts2);

2095
	if (opts2 & RxVlanTag)
2096
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
2097 2098
}

2099
static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 status;

	cmd->supported =
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
	cmd->port = PORT_FIBRE;
	cmd->transceiver = XCVR_INTERNAL;

	status = RTL_R32(TBICSR);
	cmd->advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->autoneg = !!(status & TBINwEnable);

2114
	ethtool_cmd_speed_set(cmd, SPEED_1000);
L
Linus Torvalds 已提交
2115
	cmd->duplex = DUPLEX_FULL; /* Always set */
2116 2117

	return 0;
L
Linus Torvalds 已提交
2118 2119
}

2120
static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
2121 2122
{
	struct rtl8169_private *tp = netdev_priv(dev);
2123 2124

	return mii_ethtool_gset(&tp->mii, cmd);
L
Linus Torvalds 已提交
2125 2126 2127 2128 2129
}

static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2130
	int rc;
L
Linus Torvalds 已提交
2131

2132
	rtl_lock_work(tp);
2133
	rc = tp->get_settings(dev, cmd);
2134
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2135

2136
	return rc;
L
Linus Torvalds 已提交
2137 2138 2139 2140 2141
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2142
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2143 2144 2145
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2146

2147
	rtl_lock_work(tp);
P
Peter Wu 已提交
2148 2149
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2150
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2151 2152
}

2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2183
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2184
{
2185 2186 2187 2188 2189 2190
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2191 2192
}

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
static struct rtl8169_counters *rtl8169_map_counters(struct net_device *dev,
						     dma_addr_t *paddr,
						     u32 counter_cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct device *d = &tp->pci_dev->dev;
	struct rtl8169_counters *counters;
	u32 cmd;

	counters = dma_alloc_coherent(d, sizeof(*counters), paddr, GFP_KERNEL);
	if (counters) {
		RTL_W32(CounterAddrHigh, (u64)*paddr >> 32);
		cmd = (u64)*paddr & DMA_BIT_MASK(32);
		RTL_W32(CounterAddrLow, cmd);
		RTL_W32(CounterAddrLow, cmd | counter_cmd);
	}
	return counters;
}

static void rtl8169_unmap_counters (struct net_device *dev,
				    dma_addr_t paddr,
				    struct rtl8169_counters *counters)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct device *d = &tp->pci_dev->dev;

	RTL_W32(CounterAddrLow, 0);
	RTL_W32(CounterAddrHigh, 0);

	dma_free_coherent(d, sizeof(*counters), counters, paddr);
}

DECLARE_RTL_COND(rtl_reset_counters_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CounterAddrLow) & CounterReset;
}

static bool rtl8169_reset_counters(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct rtl8169_counters *counters;
	dma_addr_t paddr;
	bool ret = true;

	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

	counters = rtl8169_map_counters(dev, &paddr, CounterReset);
	if (!counters)
		return false;

	if (!rtl_udelay_loop_wait_low(tp, &rtl_reset_counters_cond, 10, 1000))
		ret = false;

	rtl8169_unmap_counters(dev, paddr, counters);

	return ret;
}

2260 2261 2262 2263 2264 2265 2266
DECLARE_RTL_COND(rtl_counters_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CounterAddrLow) & CounterDump;
}

2267
static bool rtl8169_update_counters(struct net_device *dev)
2268 2269 2270 2271 2272
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct rtl8169_counters *counters;
	dma_addr_t paddr;
2273
	bool ret = true;
2274

2275 2276 2277 2278 2279
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
	if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
2280
		return true;
2281

2282
	counters = rtl8169_map_counters(dev, &paddr, CounterDump);
2283
	if (!counters)
2284
		return false;
2285

2286 2287
	if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
		memcpy(&tp->counters, counters, sizeof(*counters));
2288 2289
	else
		ret = false;
2290

2291
	rtl8169_unmap_counters(dev, paddr, counters);
2292

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	return ret;
}

static bool rtl8169_init_counter_offsets(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
	if (rtl8169_reset_counters(dev))
		ret = true;

	if (rtl8169_update_counters(dev))
		ret = true;

	tp->tc_offset.tx_errors = tp->counters.tx_errors;
	tp->tc_offset.tx_multi_collision = tp->counters.tx_multi_collision;
	tp->tc_offset.tx_aborted = tp->counters.tx_aborted;
	tp->tc_offset.inited = true;

	return ret;
2332 2333
}

2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	ASSERT_RTNL();

	rtl8169_update_counters(dev);

	data[0] = le64_to_cpu(tp->counters.tx_packets);
	data[1] = le64_to_cpu(tp->counters.rx_packets);
	data[2] = le64_to_cpu(tp->counters.tx_errors);
	data[3] = le32_to_cpu(tp->counters.rx_errors);
	data[4] = le16_to_cpu(tp->counters.rx_missed);
	data[5] = le16_to_cpu(tp->counters.align_errors);
	data[6] = le32_to_cpu(tp->counters.tx_one_collision);
	data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
	data[8] = le64_to_cpu(tp->counters.rx_unicast);
	data[9] = le64_to_cpu(tp->counters.rx_broadcast);
	data[10] = le32_to_cpu(tp->counters.rx_multicast);
	data[11] = le16_to_cpu(tp->counters.tx_aborted);
	data[12] = le16_to_cpu(tp->counters.tx_underun);
}

2358 2359 2360 2361 2362 2363 2364 2365 2366
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2367
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2368 2369 2370 2371 2372
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
	.get_settings		= rtl8169_get_settings,
	.set_settings		= rtl8169_set_settings,
2373 2374
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2375
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2376 2377
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2378
	.get_strings		= rtl8169_get_strings,
2379
	.get_sset_count		= rtl8169_get_sset_count,
2380
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2381
	.get_ts_info		= ethtool_op_get_ts_info,
L
Linus Torvalds 已提交
2382 2383
};

F
Francois Romieu 已提交
2384
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2385
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2386
{
2387
	void __iomem *ioaddr = tp->mmio_addr;
2388 2389 2390 2391 2392 2393
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2394 2395 2396 2397
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2398
	 */
2399
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2400
		u32 mask;
F
Francois Romieu 已提交
2401
		u32 val;
L
Linus Torvalds 已提交
2402 2403
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2404 2405 2406 2407 2408
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2409 2410 2411 2412
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2413
		/* 8168G family. */
H
hayeswang 已提交
2414
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2415
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2416 2417 2418
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2419
		/* 8168F family. */
2420
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2421 2422 2423
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2424
		/* 8168E family. */
H
Hayes Wang 已提交
2425
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2426 2427 2428 2429
		{ 0x7cf00000, 0x2c200000,	RTL_GIGA_MAC_VER_33 },
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2430
		/* 8168D family. */
2431 2432 2433
		{ 0x7cf00000, 0x28300000,	RTL_GIGA_MAC_VER_26 },
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2434

F
françois romieu 已提交
2435 2436 2437
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2438
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2439

2440
		/* 8168C family. */
2441
		{ 0x7cf00000, 0x3cb00000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2442
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2443
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2444
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2445 2446
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2447
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2448
		{ 0x7cf00000, 0x3c400000,	RTL_GIGA_MAC_VER_22 },
2449
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2450 2451 2452 2453 2454 2455 2456 2457

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7cf00000, 0x38500000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2458 2459
		{ 0x7cf00000, 0x44900000,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2460
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2461
		{ 0x7cf00000, 0x40b00000,	RTL_GIGA_MAC_VER_30 },
2462 2463 2464
		{ 0x7cf00000, 0x40a00000,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2465 2466 2467 2468 2469 2470
		{ 0x7cf00000, 0x34a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x24a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2471
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2472
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2473
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2474 2475
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2489 2490
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2491 2492
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2493 2494
	u32 reg;

F
Francois Romieu 已提交
2495 2496
	reg = RTL_R32(TxConfig);
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2497 2498
		p++;
	tp->mac_version = p->mac_version;
2499 2500 2501 2502 2503

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2504 2505 2506 2507
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2508 2509 2510 2511 2512 2513 2514 2515
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2516
	}
L
Linus Torvalds 已提交
2517 2518 2519 2520
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2521
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2522 2523
}

F
Francois Romieu 已提交
2524 2525 2526 2527 2528
struct phy_reg {
	u16 reg;
	u16 val;
};

2529 2530
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2531 2532
{
	while (len-- > 0) {
2533
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2534 2535 2536 2537
		regs++;
	}
}

2538 2539 2540 2541
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2542
#define PHY_MDIO_CHG		0x40000000
2543 2544 2545 2546 2547 2548 2549 2550 2551
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2552 2553 2554 2555 2556 2557 2558 2559
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2560 2561 2562
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2563
{
2564
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2565
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2566 2567 2568 2569 2570 2571
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2613 2614
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2615
{
2616
	bool rc = false;
2617
	size_t index;
2618

2619 2620
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2621
		u32 regno = (action & 0x0fff0000) >> 16;
2622

2623 2624 2625 2626
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2627
		case PHY_MDIO_CHG:
2628 2629 2630 2631 2632 2633 2634 2635
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2636
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2637
					  "Out of range of firmware\n");
2638
				goto out;
2639 2640 2641
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2642
			if (index + 2 >= pa->size) {
2643
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2644
					  "Out of range of firmware\n");
2645
				goto out;
2646 2647 2648 2649 2650
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2651
			if (index + 1 + regno >= pa->size) {
2652
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2653
					  "Out of range of firmware\n");
2654
				goto out;
2655
			}
2656 2657
			break;

2658
		default:
2659
			netif_err(tp, ifup, tp->dev,
2660
				  "Invalid action 0x%08x\n", action);
2661
			goto out;
2662 2663
		}
	}
2664 2665 2666 2667
	rc = true;
out:
	return rc;
}
2668

2669 2670 2671 2672 2673 2674
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2675
		netif_err(tp, ifup, dev, "invalid firmware\n");
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2688
	struct mdio_ops org, *ops = &tp->mdio_ops;
2689 2690 2691 2692
	u32 predata, count;
	size_t index;

	predata = count = 0;
2693 2694
	org.write = ops->write;
	org.read = ops->read;
2695

2696 2697
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2698
		u32 data = action & 0x0000ffff;
2699 2700 2701 2702
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2703 2704

		switch(action & 0xf0000000) {
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2721 2722 2723 2724 2725 2726 2727 2728 2729
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2730 2731 2732 2733 2734 2735
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2736
		case PHY_WRITE:
2737 2738 2739 2740
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2741
			index += (count == data) ? 2 : 1;
2742
			break;
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2765 2766 2767 2768
		default:
			BUG();
		}
	}
2769 2770 2771

	ops->write = org.write;
	ops->read = org.read;
2772 2773
}

2774 2775
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2776 2777 2778 2779 2780
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2781 2782
}

2783
static void rtl_apply_firmware(struct rtl8169_private *tp)
2784
{
2785
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2786 2787

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2788
	if (!IS_ERR_OR_NULL(rtl_fw))
2789
		rtl_phy_write_fw(tp, rtl_fw);
2790 2791 2792 2793 2794 2795 2796 2797
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2798 2799
}

2800
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2801
{
2802
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2803 2804 2805 2806 2807
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2808

F
françois romieu 已提交
2809 2810 2811 2812 2813 2814 2815
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2816

F
françois romieu 已提交
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2863

2864
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2865 2866
}

2867
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2868
{
2869
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2870 2871 2872 2873 2874
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2875
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2876 2877
}

2878
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2879 2880 2881
{
	struct pci_dev *pdev = tp->pci_dev;

2882 2883
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2884 2885
		return;

2886 2887 2888
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2889 2890
}

2891
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2892
{
2893
	static const struct phy_reg phy_reg_init[] = {
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2933
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2934

2935
	rtl8169scd_hw_phy_config_quirk(tp);
2936 2937
}

2938
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2939
{
2940
	static const struct phy_reg phy_reg_init[] = {
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2988
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2989 2990
}

2991
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2992
{
2993
	static const struct phy_reg phy_reg_init[] = {
2994 2995 2996 2997
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2998 2999
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3000

3001
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3002 3003
}

3004
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3005
{
3006
	static const struct phy_reg phy_reg_init[] = {
3007 3008 3009 3010 3011
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3012
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3013 3014
}

3015
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3016
{
3017
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3018 3019 3020 3021 3022 3023 3024
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3025
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3026 3027
}

3028
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3029
{
3030
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3031 3032 3033 3034 3035
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3036 3037 3038
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3039

3040
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3041 3042
}

3043
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3044
{
3045
	static const struct phy_reg phy_reg_init[] = {
3046 3047
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3059 3060 3061 3062
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3063 3064
	};

3065
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3066

3067 3068 3069
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3070 3071
}

3072
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3073
{
3074
	static const struct phy_reg phy_reg_init[] = {
3075
		{ 0x1f, 0x0001 },
3076
		{ 0x12, 0x2300 },
3077 3078 3079 3080 3081 3082 3083
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3084 3085
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3086 3087 3088
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3089 3090 3091
		{ 0x1f, 0x0000 }
	};

3092
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3093

3094 3095 3096 3097
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3098 3099
}

3100
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3101
{
3102
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3114
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3115

3116 3117 3118 3119
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3120 3121
}

3122
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3123
{
3124
	rtl8168c_3_hw_phy_config(tp);
3125 3126
}

3127
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3128
{
3129
	static const struct phy_reg phy_reg_init_0[] = {
3130
		/* Channel Estimation */
F
Francois Romieu 已提交
3131
		{ 0x1f, 0x0001 },
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3143
		{ 0x1f, 0x0003 },
3144 3145 3146
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3147 3148 3149 3150
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3151
		 * Enhance line driver power
3152
		 */
F
Francois Romieu 已提交
3153
		{ 0x1f, 0x0002 },
3154 3155 3156
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3157 3158 3159 3160 3161 3162 3163 3164
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3165

F
Francois Romieu 已提交
3166
		{ 0x1f, 0x0000 },
3167
		{ 0x0d, 0xf880 }
3168 3169
	};

3170
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3171

3172 3173 3174 3175
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3176
	rtl_writephy(tp, 0x1f, 0x0002);
3177 3178
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3179

3180
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3181
		static const struct phy_reg phy_reg_init[] = {
3182 3183 3184 3185 3186 3187 3188 3189 3190
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3191
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3192

3193
		val = rtl_readphy(tp, 0x0d);
3194 3195

		if ((val & 0x00ff) != 0x006c) {
3196
			static const u32 set[] = {
3197 3198 3199 3200 3201
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3202
			rtl_writephy(tp, 0x1f, 0x0002);
3203 3204 3205

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3206
				rtl_writephy(tp, 0x0d, val | set[i]);
3207 3208
		}
	} else {
3209
		static const struct phy_reg phy_reg_init[] = {
3210 3211 3212 3213 3214 3215 3216
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3217
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3218 3219
	}

3220
	/* RSET couple improve */
3221 3222 3223
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3224

3225
	/* Fine tune PLL performance */
3226
	rtl_writephy(tp, 0x1f, 0x0002);
3227 3228
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3229

3230 3231
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3232 3233

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3234

3235
	rtl_writephy(tp, 0x1f, 0x0000);
3236 3237
}

3238
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3239
{
3240
	static const struct phy_reg phy_reg_init_0[] = {
3241
		/* Channel Estimation */
3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3260 3261
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3262
		 * Enhance line driver power
3263
		 */
3264 3265 3266 3267
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3268 3269 3270 3271 3272 3273 3274 3275
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3276 3277

		{ 0x1f, 0x0000 },
3278
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3279 3280
	};

3281
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3282

3283
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3284
		static const struct phy_reg phy_reg_init[] = {
3285 3286
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3287
			{ 0x1f, 0x0005 },
3288 3289 3290 3291 3292 3293 3294
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3295
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3296

3297
		val = rtl_readphy(tp, 0x0d);
3298
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3299
			static const u32 set[] = {
3300 3301 3302 3303 3304
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3305
			rtl_writephy(tp, 0x1f, 0x0002);
3306 3307 3308

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3309
				rtl_writephy(tp, 0x0d, val | set[i]);
3310 3311
		}
	} else {
3312
		static const struct phy_reg phy_reg_init[] = {
3313 3314
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3315
			{ 0x1f, 0x0005 },
3316 3317
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3318 3319
		};

3320
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3321 3322
	}

3323
	/* Fine tune PLL performance */
3324
	rtl_writephy(tp, 0x1f, 0x0002);
3325 3326
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3327

3328
	/* Switching regulator Slew rate */
3329 3330
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3331

3332 3333
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3334 3335

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3336

3337
	rtl_writephy(tp, 0x1f, 0x0000);
3338 3339
}

3340
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3341
{
3342
	static const struct phy_reg phy_reg_init[] = {
3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3398
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3399 3400
}

F
françois romieu 已提交
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3417
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3447 3448
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3449 3450 3451 3452 3453
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3454
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3455 3456 3457 3458
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3459
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3460
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3461 3462 3463 3464

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3465
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3466
	rtl_writephy(tp, 0x1f, 0x0000);
3467
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3468 3469 3470

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3471
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3472 3473 3474 3475
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3476
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3477 3478
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3479
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3543
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3544 3545 3546 3547 3548 3549
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3550
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3551 3552
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3553
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3554 3555 3556 3557

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3558
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3559 3560 3561 3562 3563
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3564
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3565 3566 3567
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3568
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3569 3570
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3571
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
Hayes Wang 已提交
3572 3573 3574
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3575
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
H
Hayes Wang 已提交
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3586 3587
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
H
Hayes Wang 已提交
3588
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3589

3590 3591
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3592 3593
}

3594 3595 3596 3597 3598
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3599
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3600 3601 3602 3603 3604
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3605
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3606
	rtl_writephy(tp, 0x1f, 0x0000);
3607
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3608 3609 3610 3611

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3612
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3613 3614 3615
	rtl_writephy(tp, 0x1f, 0x0000);
}

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3657
	rtl8168f_hw_phy_config(tp);
3658 3659 3660 3661

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3662
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3663 3664 3665 3666 3667 3668 3669
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3670
	rtl8168f_hw_phy_config(tp);
3671 3672
}

3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3718
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3719 3720 3721 3722 3723 3724 3725
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3726
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3727
	rtl_writephy(tp, 0x05, 0x8b5d);
3728
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3729
	rtl_writephy(tp, 0x05, 0x8a7c);
3730
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3731
	rtl_writephy(tp, 0x05, 0x8a7f);
3732
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3733
	rtl_writephy(tp, 0x05, 0x8a82);
3734
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3735
	rtl_writephy(tp, 0x05, 0x8a85);
3736
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3737
	rtl_writephy(tp, 0x05, 0x8a88);
3738
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3739 3740 3741 3742 3743
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3744
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3745 3746 3747
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3748
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3749 3750
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3751
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3752 3753 3754
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3755
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3756 3757 3758 3759 3760 3761 3762 3763 3764
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3765 3766
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3767 3768 3769
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3770 3771 3772 3773
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3774 3775 3776
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3777
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3778 3779
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3780
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3781
	}
H
Hayes Wang 已提交
3782

3783 3784 3785
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3786
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3787
	} else {
3788
		rtl_writephy(tp, 0x1f, 0x0c41);
3789
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3790
	}
H
Hayes Wang 已提交
3791

3792 3793
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3794
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3795

3796
	rtl_writephy(tp, 0x1f, 0x0bcc);
3797
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3798
	rtl_writephy(tp, 0x1f, 0x0a44);
3799
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3800 3801
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3802 3803
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3804

3805 3806
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3807
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3808

3809 3810 3811
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3812
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3813 3814

	rtl_writephy(tp, 0x1f, 0x0c42);
3815
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3816

3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3828 3829 3830
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3831
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3832

3833
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3834 3835
}

H
hayeswang 已提交
3836 3837 3838 3839 3840
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3851
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3852
	rtl_writephy(tp, 0x13, 0x80a2);
3853
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3854
	rtl_writephy(tp, 0x13, 0x80a4);
3855
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3856
	rtl_writephy(tp, 0x13, 0x809c);
3857
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3858 3859 3860 3861 3862
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3863
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3864
	rtl_writephy(tp, 0x13, 0x80b4);
3865
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3866
	rtl_writephy(tp, 0x13, 0x80ac);
3867
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3868 3869 3870 3871 3872
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3873
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3874
	rtl_writephy(tp, 0x13, 0x8090);
3875
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3876
	rtl_writephy(tp, 0x13, 0x8092);
3877
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3896
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3897
	rtl_writephy(tp, 0x13, 0x827b);
3898
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3899
	rtl_writephy(tp, 0x13, 0x827c);
3900
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3901
	rtl_writephy(tp, 0x13, 0x827d);
3902
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3903 3904 3905

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3906
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3907
	rtl_writephy(tp, 0x1f, 0x0a42);
3908
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3909 3910 3911 3912
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3913
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3914 3915 3916 3917
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3918
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3919 3920 3921 3922
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3923
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3924
	rtl_writephy(tp, 0x13, 0x8047);
3925
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3926
	rtl_writephy(tp, 0x13, 0x804f);
3927
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3928
	rtl_writephy(tp, 0x13, 0x8057);
3929
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3930
	rtl_writephy(tp, 0x13, 0x805f);
3931
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3932
	rtl_writephy(tp, 0x13, 0x8067);
3933
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3934
	rtl_writephy(tp, 0x13, 0x806f);
3935
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3936 3937 3938 3939
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3940
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
3941 3942 3943 3944 3945
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3946
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3962
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3963 3964 3965 3966 3967
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3968
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3969
	rtl_writephy(tp, 0x1f, 0x0a42);
3970
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3971 3972 3973 3974
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3975
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3992 3993
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
	    (ioffset_p1 != 0x0f) || (ioffset_p0 == 0x0f)) {
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4013
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
4014 4015 4016 4017 4018
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4019
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4020 4021 4022 4023

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4157
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4158
{
4159
	static const struct phy_reg phy_reg_init[] = {
4160 4161 4162 4163 4164 4165
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4166 4167 4168 4169
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4170

4171
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4172 4173
}

4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4191 4192 4193
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4194

4195
	rtl_apply_firmware(tp);
4196 4197 4198 4199

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4200 4201 4202
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4203 4204 4205
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4206 4207 4208 4209

	rtl_apply_firmware(tp);

	/* EEE setting */
4210
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4211 4212 4213 4214 4215 4216
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4227 4228 4229
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4230 4231 4232

	rtl_apply_firmware(tp);

4233
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4234 4235
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4236
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4237 4238
}

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4250
		rtl8169s_hw_phy_config(tp);
4251 4252
		break;
	case RTL_GIGA_MAC_VER_04:
4253
		rtl8169sb_hw_phy_config(tp);
4254
		break;
4255
	case RTL_GIGA_MAC_VER_05:
4256
		rtl8169scd_hw_phy_config(tp);
4257
		break;
4258
	case RTL_GIGA_MAC_VER_06:
4259
		rtl8169sce_hw_phy_config(tp);
4260
		break;
4261 4262 4263
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4264
		rtl8102e_hw_phy_config(tp);
4265
		break;
4266
	case RTL_GIGA_MAC_VER_11:
4267
		rtl8168bb_hw_phy_config(tp);
4268 4269
		break;
	case RTL_GIGA_MAC_VER_12:
4270
		rtl8168bef_hw_phy_config(tp);
4271 4272
		break;
	case RTL_GIGA_MAC_VER_17:
4273
		rtl8168bef_hw_phy_config(tp);
4274
		break;
F
Francois Romieu 已提交
4275
	case RTL_GIGA_MAC_VER_18:
4276
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4277 4278
		break;
	case RTL_GIGA_MAC_VER_19:
4279
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4280
		break;
4281
	case RTL_GIGA_MAC_VER_20:
4282
		rtl8168c_2_hw_phy_config(tp);
4283
		break;
F
Francois Romieu 已提交
4284
	case RTL_GIGA_MAC_VER_21:
4285
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4286
		break;
4287
	case RTL_GIGA_MAC_VER_22:
4288
		rtl8168c_4_hw_phy_config(tp);
4289
		break;
F
Francois Romieu 已提交
4290
	case RTL_GIGA_MAC_VER_23:
4291
	case RTL_GIGA_MAC_VER_24:
4292
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4293
		break;
F
Francois Romieu 已提交
4294
	case RTL_GIGA_MAC_VER_25:
4295
		rtl8168d_1_hw_phy_config(tp);
4296 4297
		break;
	case RTL_GIGA_MAC_VER_26:
4298
		rtl8168d_2_hw_phy_config(tp);
4299 4300
		break;
	case RTL_GIGA_MAC_VER_27:
4301
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4302
		break;
F
françois romieu 已提交
4303 4304 4305
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4306 4307 4308 4309
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4310 4311 4312
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4313 4314
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4315 4316 4317 4318
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4319
		break;
4320 4321 4322 4323 4324 4325
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4326

4327 4328 4329 4330
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4331 4332 4333 4334
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4335 4336 4337 4338
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4339 4340 4341
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4342
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4343
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4344
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4345 4346
		rtl8168g_2_hw_phy_config(tp);
		break;
4347 4348 4349 4350 4351 4352 4353 4354
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4355

C
Chun-Hao Lin 已提交
4356 4357 4358 4359 4360 4361 4362 4363
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4364
	case RTL_GIGA_MAC_VER_41:
4365 4366 4367 4368 4369
	default:
		break;
	}
}

4370
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4371 4372 4373 4374 4375
{
	struct timer_list *timer = &tp->timer;
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4376
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4377

4378
	if (tp->phy_reset_pending(tp)) {
4379
		/*
L
Linus Torvalds 已提交
4380 4381 4382 4383 4384 4385 4386 4387
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

	if (tp->link_ok(ioaddr))
4388
		return;
L
Linus Torvalds 已提交
4389

4390
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4391

4392
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4393 4394 4395

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

static void rtl8169_phy_timer(unsigned long __opaque)
{
	struct net_device *dev = (struct net_device *)__opaque;
	struct rtl8169_private *tp = netdev_priv(dev);

4409
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4410 4411 4412 4413 4414 4415 4416
}

static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
				  void __iomem *ioaddr)
{
	iounmap(ioaddr);
	pci_release_regions(pdev);
4417
	pci_clear_mwi(pdev);
L
Linus Torvalds 已提交
4418 4419 4420 4421
	pci_disable_device(pdev);
	free_netdev(dev);
}

4422 4423 4424 4425 4426
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4427 4428 4429
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4430
	tp->phy_reset_enable(tp);
4431
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4432 4433
}

4434 4435 4436 4437 4438 4439 4440 4441
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
	    (RTL_R8(PHYstatus) & TBI_Enable);
}

4442 4443 4444 4445
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4446
	rtl_hw_phy_config(dev);
4447

4448 4449 4450 4451
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
	}
4452

4453 4454 4455 4456
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4457

4458
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4459 4460 4461
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4462
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4463 4464
	}

4465 4466
	rtl8169_phy_reset(dev, tp);

4467
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4468 4469 4470 4471 4472
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4473

4474
	if (rtl_tbi_enabled(tp))
4475
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4476 4477
}

4478 4479 4480 4481
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

4482
	rtl_lock_work(tp);
4483 4484

	RTL_W8(Cfg9346, Cfg9346_Unlock);
4485

4486
	RTL_W32(MAC4, addr[4] | addr[5] << 8);
4487 4488
	RTL_R32(MAC4);

4489
	RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4490 4491
	RTL_R32(MAC0);

4492 4493
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4494

4495 4496
	RTL_W8(Cfg9346, Cfg9346_Lock);

4497
	rtl_unlock_work(tp);
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);

	rtl_rar_set(tp, dev->dev_addr);

	return 0;
}

4515 4516 4517 4518 4519
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4520 4521
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4522

F
Francois Romieu 已提交
4523 4524
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4525
{
4526 4527 4528 4529 4530 4531
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4532
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4533 4534 4535
		return 0;

	case SIOCSMIIREG:
4536
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4537 4538 4539 4540 4541
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4542 4543 4544 4545 4546
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4547 4548 4549 4550 4551 4552 4553 4554
static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
{
	if (tp->features & RTL_FEATURE_MSI) {
		pci_disable_msi(pdev);
		tp->features &= ~RTL_FEATURE_MSI;
	}
}

B
Bill Pemberton 已提交
4555
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4556 4557 4558 4559 4560 4561 4562 4563
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4564
	case RTL_GIGA_MAC_VER_28:
4565
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4566 4567 4568
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4569 4570
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4571
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4572
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4573
	case RTL_GIGA_MAC_VER_44:
4574 4575 4576 4577
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4578 4579 4580
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4581 4582 4583
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4584 4585 4586 4587 4588 4589 4590
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4615 4616 4617 4618 4619
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
4620 4621
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4622 4623 4624 4625 4626
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4627
	case RTL_GIGA_MAC_VER_37:
4628
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4629
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4630 4631
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4632
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4633
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4634
	case RTL_GIGA_MAC_VER_44:
4635 4636 4637 4638
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4639 4640 4641
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654
		RTL_W32(RxConfig, RTL_R32(RxConfig) |
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4655
	rtl_speed_down(tp);
4656 4657 4658 4659 4660
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4675 4676
	void __iomem *ioaddr = tp->mmio_addr;

4677
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4678 4679 4680
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
	}
F
françois romieu 已提交
4694 4695 4696 4697
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4698 4699
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
4700
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4701 4702 4703 4704 4705 4706 4707 4708 4709

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4710 4711
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4712
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4713
		break;
H
Hayes Wang 已提交
4714 4715 4716 4717
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
	}
F
françois romieu 已提交
4718 4719 4720 4721 4722
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4744 4745 4746 4747 4748 4749
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4750 4751 4752
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4753 4754
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4778 4779 4780 4781 4782 4783
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

F
Francois Romieu 已提交
4784 4785
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
4786 4787 4788 4789
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
4790
	    r8168_check_dash(tp)) {
F
françois romieu 已提交
4791
		return;
4792
	}
F
françois romieu 已提交
4793

F
Francois Romieu 已提交
4794 4795
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
F
françois romieu 已提交
4796 4797 4798 4799
	    (RTL_R16(CPlusCmd) & ASF)) {
		return;
	}

H
hayeswang 已提交
4800 4801
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4802
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4803

4804
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4805 4806 4807 4808 4809 4810 4811
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4812 4813
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4814
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4815 4816
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4817
	case RTL_GIGA_MAC_VER_44:
4818 4819
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4820 4821
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
4822 4823
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
4824 4825
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4826
	case RTL_GIGA_MAC_VER_49:
4827
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4828
			     0xfc000000, ERIAR_EXGMAC);
4829
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4830
		break;
F
françois romieu 已提交
4831 4832 4833 4834 4835 4836 4837 4838 4839 4840
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4841 4842
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4843
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4844 4845
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
F
françois romieu 已提交
4846 4847
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
4848
	case RTL_GIGA_MAC_VER_44:
4849 4850
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4851 4852
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4853
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4854
		break;
4855 4856
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4857
	case RTL_GIGA_MAC_VER_49:
4858
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4859
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4860 4861
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4862 4863 4864 4865 4866
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
4867 4868
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
4869 4870 4871 4872 4873 4874 4875
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4876
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
4877 4878 4879 4880
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4881
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
4882 4883
}

B
Bill Pemberton 已提交
4884
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
4885 4886 4887 4888 4889 4890 4891 4892 4893
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
4894 4895
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
4896
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
4897
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
4898
	case RTL_GIGA_MAC_VER_43:
4899 4900
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
4918
	case RTL_GIGA_MAC_VER_28:
4919
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4920 4921
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4922
	case RTL_GIGA_MAC_VER_34:
4923 4924
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
4925
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4926 4927
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4928
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4929
	case RTL_GIGA_MAC_VER_44:
4930 4931
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4932 4933 4934
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
4974
	case RTL_GIGA_MAC_VER_34:
4975
	case RTL_GIGA_MAC_VER_35:
4976 4977
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
		break;
4978
	case RTL_GIGA_MAC_VER_40:
4979 4980
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
4981
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4982
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4983
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4984
	case RTL_GIGA_MAC_VER_44:
4985 4986 4987 4988
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4989 4990
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
C
Chun-Hao Lin 已提交
4991 4992 4993
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4994
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4995
		break;
4996 4997 4998 4999 5000 5001
	default:
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
		break;
	}
}

5002 5003
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
5004
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
5005 5006
}

F
Francois Romieu 已提交
5007 5008
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
5009 5010 5011
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5012
	rtl_generic_op(tp, tp->jumbo_ops.enable);
5013
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5014 5015 5016 5017
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
5018 5019 5020
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5021
	rtl_generic_op(tp, tp->jumbo_ops.disable);
5022
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5023 5024 5025 5026 5027 5028 5029 5030
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
5031
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x3f);
	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | 0x01);
5064
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5065 5066 5067 5068 5069 5070 5071 5072 5073
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x0c);
	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
5074
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5075 5076 5077 5078 5079
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
5080
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
		(0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_enable(tp);

	RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_disable(tp);

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
}

B
Bill Pemberton 已提交
5107
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
5150 5151
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5152
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5153
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5154
	case RTL_GIGA_MAC_VER_44:
5155 5156 5157 5158
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5159 5160 5161
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
5162 5163 5164 5165 5166 5167 5168
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

5169 5170 5171 5172 5173 5174 5175
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(ChipCmd) & CmdReset;
}

5176 5177 5178 5179 5180 5181
static void rtl_hw_reset(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(ChipCmd, CmdReset);

5182
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
5183 5184
}

5185
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5186
{
5187 5188 5189
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
5190

5191 5192 5193
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
5194

5195 5196 5197
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
5198

5199 5200 5201 5202
	rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
	if (rc < 0)
		goto err_free;

5203 5204 5205 5206
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

5207 5208 5209 5210
	tp->rtl_fw = rtl_fw;
out:
	return;

5211 5212
err_release_firmware:
	release_firmware(rtl_fw->fw);
5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
5227 5228
}

5229 5230 5231 5232
static void rtl_rx_close(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

5233
	RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
5234 5235
}

5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249
DECLARE_RTL_COND(rtl_npq_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(TxPoll) & NPQ;
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(TxConfig) & TXCFG_EMPTY;
}

F
françois romieu 已提交
5250
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5251
{
F
françois romieu 已提交
5252 5253
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
5254
	/* Disable interrupts */
F
françois romieu 已提交
5255
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5256

5257 5258
	rtl_rx_close(tp);

5259
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
5260 5261
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
5262
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5263
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
5276 5277 5278 5279
		   tp->mac_version == RTL_GIGA_MAC_VER_48 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_49 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_50 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_51) {
5280
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
5281
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5282 5283 5284
	} else {
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
		udelay(100);
F
françois romieu 已提交
5285 5286
	}

5287
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5288 5289
}

5290
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5291 5292 5293 5294 5295 5296 5297 5298
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Set DMA burst size and Interframe Gap Time */
	RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
		(InterFrameGap << TxInterFrameGapShift));
}

5299
static void rtl_hw_start(struct net_device *dev)
L
Linus Torvalds 已提交
5300 5301 5302
{
	struct rtl8169_private *tp = netdev_priv(dev);

5303 5304
	tp->hw_start(dev);

5305
	rtl_irq_enable_all(tp);
5306 5307
}

5308 5309 5310 5311 5312 5313 5314 5315 5316
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
					 void __iomem *ioaddr)
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
	RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5317
	RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5318
	RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5319
	RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330
}

static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
{
	u16 cmd;

	cmd = RTL_R16(CPlusCmd);
	RTL_W16(CPlusCmd, cmd);
	return cmd;
}

5331
static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
5332 5333
{
	/* Low hurts. Let's disable the filtering. */
5334
	RTL_W16(RxMaxSize, rx_buf_sz + 1);
5335 5336
}

5337 5338
static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
{
5339
	static const struct rtl_cfg2_info {
5340 5341 5342 5343 5344 5345 5346 5347
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5348 5349
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5350 5351 5352 5353
	unsigned int i;
	u32 clk;

	clk = RTL_R8(Config2) & PCI_Clock_66MHz;
5354
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5355 5356 5357 5358 5359 5360 5361
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
			RTL_W32(0x7c, p->val);
			break;
		}
	}
}

5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

	tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5406 5407 5408
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5409 5410 5411 5412 5413 5414
	RTL_W32(MAR0 + 4, mc_filter[1]);
	RTL_W32(MAR0 + 0, mc_filter[0]);

	RTL_W32(RxConfig, tmp);
}

5415 5416 5417 5418 5419 5420
static void rtl_hw_start_8169(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5421 5422 5423 5424 5425
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
		RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
	}

L
Linus Torvalds 已提交
5426
	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5427 5428 5429 5430
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5431 5432
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

5433 5434
	rtl_init_rxcfg(tp);

5435
	RTL_W8(EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5436

E
Eric Dumazet 已提交
5437
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
L
Linus Torvalds 已提交
5438

F
Francois Romieu 已提交
5439 5440 5441 5442
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5443
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
5444

5445
	tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
L
Linus Torvalds 已提交
5446

F
Francois Romieu 已提交
5447 5448
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5449
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5450
			"Bit-3 and bit-14 MUST be 1\n");
5451
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5452 5453
	}

5454 5455
	RTL_W16(CPlusCmd, tp->cp_cmd);

5456 5457
	rtl8169_set_magic_reg(ioaddr, tp->mac_version);

L
Linus Torvalds 已提交
5458 5459 5460 5461 5462 5463
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
	RTL_W16(IntrMitigate, 0x0000);

5464
	rtl_set_rx_tx_desc_registers(tp, ioaddr);
5465

F
Francois Romieu 已提交
5466 5467 5468 5469
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5470 5471 5472 5473
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
		rtl_set_rx_tx_config_registers(tp);
	}

L
Linus Torvalds 已提交
5474
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5475 5476 5477

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(IntrMask);
L
Linus Torvalds 已提交
5478 5479 5480

	RTL_W32(RxMissed, 0);

5481
	rtl_set_rx_mode(dev);
L
Linus Torvalds 已提交
5482 5483

	/* no early-rx interrupts */
5484
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
5485
}
L
Linus Torvalds 已提交
5486

5487 5488 5489
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5490
		tp->csi_ops.write(tp, addr, value);
5491 5492 5493 5494
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5495
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5496 5497 5498
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5499 5500 5501
{
	u32 csi;

5502 5503 5504 5505 5506 5507 5508
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5509 5510
}

5511
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5512
{
5513
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5514 5515
}

5516 5517 5518 5519 5520 5521 5522
DECLARE_RTL_COND(rtl_csiar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CSIAR) & CSIAR_FLAG;
}

5523
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5524
{
5525
	void __iomem *ioaddr = tp->mmio_addr;
5526 5527 5528 5529 5530

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5531
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5532 5533
}

5534
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5535
{
5536
	void __iomem *ioaddr = tp->mmio_addr;
5537 5538 5539 5540

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5541 5542
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5543 5544
}

5545
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5546
{
5547
	void __iomem *ioaddr = tp->mmio_addr;
5548 5549 5550 5551 5552 5553

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5554
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5555 5556
}

5557
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5558
{
5559
	void __iomem *ioaddr = tp->mmio_addr;
5560 5561 5562 5563

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5564 5565
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5566 5567
}

H
hayeswang 已提交
5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
}

B
Bill Pemberton 已提交
5591
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5614
	case RTL_GIGA_MAC_VER_37:
5615
	case RTL_GIGA_MAC_VER_38:
5616 5617 5618 5619
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5620 5621 5622 5623 5624
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5625 5626 5627 5628 5629
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5630 5631 5632 5633 5634 5635 5636 5637
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5638 5639
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5640 5641 5642 5643
{
	u16 w;

	while (len-- > 0) {
5644 5645
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5646 5647 5648 5649
		e++;
	}
}

5650 5651
static void rtl_disable_clock_request(struct pci_dev *pdev)
{
5652 5653
	pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5654 5655
}

F
françois romieu 已提交
5656 5657
static void rtl_enable_clock_request(struct pci_dev *pdev)
{
5658 5659
	pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5660 5661
}

H
hayeswang 已提交
5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 data;

	data = RTL_R8(Config3);

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

	RTL_W8(Config3, data);
}

5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5688
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5689
{
5690 5691 5692
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5693 5694 5695 5696
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);

5697 5698 5699 5700
	if (tp->dev->mtu <= ETH_DATA_LEN) {
		rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5701 5702
}

5703
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5704
{
5705 5706 5707
	void __iomem *ioaddr = tp->mmio_addr;

	rtl_hw_start_8168bb(tp);
5708

5709
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5710 5711

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5712 5713
}

5714
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5715
{
5716 5717 5718
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5719 5720 5721 5722
	RTL_W8(Config1, RTL_R8(Config1) | Speed_down);

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5723 5724
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5725 5726 5727 5728

	rtl_disable_clock_request(pdev);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5729 5730
}

5731
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5732
{
5733
	static const struct ephy_info e_info_8168cp[] = {
5734 5735 5736 5737 5738 5739 5740
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5741
	rtl_csi_access_enable_2(tp);
5742

5743
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5744

5745
	__rtl_hw_start_8168cp(tp);
5746 5747
}

5748
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5749
{
5750 5751 5752 5753
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5754 5755 5756

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5757 5758
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5759 5760 5761 5762

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5763
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5764
{
5765 5766 5767 5768
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
5769 5770 5771 5772 5773 5774

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	/* Magic. */
	RTL_W8(DBG_REG, 0x20);

5775
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5776

5777 5778
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5779 5780 5781 5782

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5783
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5784
{
5785
	void __iomem *ioaddr = tp->mmio_addr;
5786
	static const struct ephy_info e_info_8168c_1[] = {
5787 5788 5789 5790 5791
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5792
	rtl_csi_access_enable_2(tp);
5793 5794 5795

	RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);

5796
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5797

5798
	__rtl_hw_start_8168cp(tp);
5799 5800
}

5801
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5802
{
5803
	static const struct ephy_info e_info_8168c_2[] = {
5804 5805 5806 5807
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5808
	rtl_csi_access_enable_2(tp);
5809

5810
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5811

5812
	__rtl_hw_start_8168cp(tp);
5813 5814
}

5815
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5816
{
5817
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5818 5819
}

5820
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5821
{
5822
	rtl_csi_access_enable_2(tp);
5823

5824
	__rtl_hw_start_8168cp(tp);
5825 5826
}

5827
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5828
{
5829 5830 5831 5832
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5833 5834 5835

	rtl_disable_clock_request(pdev);

5836
	RTL_W8(MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5837

5838 5839
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5840 5841 5842 5843

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5844
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5845
{
5846 5847 5848 5849
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_1(tp);
5850

5851 5852
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5853 5854 5855 5856 5857 5858

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);
}

5859
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5860
{
5861 5862
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
F
françois romieu 已提交
5863 5864 5865 5866 5867 5868 5869
	static const struct ephy_info e_info_8168d_4[] = {
		{ 0x0b, ~0,	0x48 },
		{ 0x19, 0x20,	0x50 },
		{ 0x0c, ~0,	0x20 }
	};
	int i;

5870
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5871 5872 5873 5874 5875 5876 5877 5878 5879

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
		const struct ephy_info *e = e_info_8168d_4 + i;
		u16 w;

5880 5881
		w = rtl_ephy_read(tp, e->offset);
		rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
F
françois romieu 已提交
5882 5883 5884 5885 5886
	}

	rtl_enable_clock_request(pdev);
}

5887
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5888
{
5889 5890
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5891
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5907
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5908

5909
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5910

5911 5912
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
hayeswang 已提交
5913 5914 5915 5916 5917 5918

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);

	/* Reset tx FIFO pointer */
F
Francois Romieu 已提交
5919 5920
	RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
	RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5921

F
Francois Romieu 已提交
5922
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
hayeswang 已提交
5923 5924
}

5925
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5926
{
5927 5928
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5929 5930 5931 5932 5933
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5934
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5935

5936
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5937

5938 5939
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
Hayes Wang 已提交
5940

5941 5942 5943 5944 5945 5946
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5947 5948
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5949

5950
	RTL_W8(MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5951

5952 5953
	rtl_disable_clock_request(pdev);

H
Hayes Wang 已提交
5954 5955 5956 5957 5958 5959 5960 5961
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5962
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
Hayes Wang 已提交
5963 5964
}

5965
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5966
{
5967 5968
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
5969

5970
	rtl_csi_access_enable_2(tp);
5971 5972 5973

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5974 5975 5976 5977
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5978 5979 5980 5981
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5982 5983
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5984 5985 5986

	RTL_W8(MaxTxPacketSize, EarlySize);

5987 5988
	rtl_disable_clock_request(pdev);

5989 5990 5991
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5992 5993
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
5994 5995
}

5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

6008
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
6009

6010
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
6011 6012 6013 6014 6015

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
}

6016 6017 6018 6019 6020 6021 6022 6023 6024 6025
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
6026
	rtl_pcie_state_l2l3_enable(tp, false);
6027

6028
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
6029

6030
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
6031 6032
}

6033
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6034 6035 6036 6037
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6038 6039
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

H
Hayes Wang 已提交
6040 6041 6042 6043 6044 6045 6046 6047 6048
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6049 6050
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6051
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
6052

6053
	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
6054 6055 6056 6057 6058 6059 6060 6061
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

6062 6063
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
6064 6065

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6066 6067
}

6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
6086 6087 6088 6089 6090 6091 6092 6093 6094 6095
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

6096
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6097 6098 6099 6100 6101 6102 6103

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

6115
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6116 6117 6118 6119 6120 6121 6122

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	u16 rg_saw_cnt;
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6154 6155
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6156

6157
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
6158

6159
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

6177
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
	rg_saw_cnt = rtl_readphy(tp, 0x13);
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
		data &= 0x0fff;
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
	data &= 0xf0;
	data |= 0x07;
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
	data &= 0x8008;
	data |= 0x6000;
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
	data &= 0x01ff;
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
	data &= 0x0fff;
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
6221 6222 6223 6224 6225
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

C
Chun-Hao Lin 已提交
6226 6227
	rtl8168ep_stop_cmac(tp);

C
Chun-Hao Lin 已提交
6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

6336 6337
static void rtl_hw_start_8168(struct net_device *dev)
{
6338 6339 6340 6341 6342
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);

6343
	RTL_W8(MaxTxPacketSize, TxPacketMax);
6344

E
Eric Dumazet 已提交
6345
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6346

6347
	tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
6348 6349 6350

	RTL_W16(CPlusCmd, tp->cp_cmd);

6351
	RTL_W16(IntrMitigate, 0x5151);
6352

6353
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
6354
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
6355 6356
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
6357 6358 6359
	}

	rtl_set_rx_tx_desc_registers(tp, ioaddr);
6360

H
hayeswang 已提交
6361
	rtl_set_rx_tx_config_registers(tp);
6362 6363 6364

	RTL_R8(IntrMask);

6365 6366
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
6367
		rtl_hw_start_8168bb(tp);
6368
		break;
6369 6370 6371

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
6372
		rtl_hw_start_8168bef(tp);
6373
		break;
6374 6375

	case RTL_GIGA_MAC_VER_18:
6376
		rtl_hw_start_8168cp_1(tp);
6377
		break;
6378 6379

	case RTL_GIGA_MAC_VER_19:
6380
		rtl_hw_start_8168c_1(tp);
6381
		break;
6382 6383

	case RTL_GIGA_MAC_VER_20:
6384
		rtl_hw_start_8168c_2(tp);
6385
		break;
6386

F
Francois Romieu 已提交
6387
	case RTL_GIGA_MAC_VER_21:
6388
		rtl_hw_start_8168c_3(tp);
6389
		break;
F
Francois Romieu 已提交
6390

6391
	case RTL_GIGA_MAC_VER_22:
6392
		rtl_hw_start_8168c_4(tp);
6393
		break;
6394

F
Francois Romieu 已提交
6395
	case RTL_GIGA_MAC_VER_23:
6396
		rtl_hw_start_8168cp_2(tp);
6397
		break;
F
Francois Romieu 已提交
6398

6399
	case RTL_GIGA_MAC_VER_24:
6400
		rtl_hw_start_8168cp_3(tp);
6401
		break;
6402

F
Francois Romieu 已提交
6403
	case RTL_GIGA_MAC_VER_25:
6404 6405
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
6406
		rtl_hw_start_8168d(tp);
6407
		break;
F
Francois Romieu 已提交
6408

F
françois romieu 已提交
6409
	case RTL_GIGA_MAC_VER_28:
6410
		rtl_hw_start_8168d_4(tp);
6411
		break;
F
Francois Romieu 已提交
6412

6413
	case RTL_GIGA_MAC_VER_31:
6414
		rtl_hw_start_8168dp(tp);
6415 6416
		break;

H
hayeswang 已提交
6417 6418
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
6419
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
6420 6421
		break;
	case RTL_GIGA_MAC_VER_34:
6422
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
6423
		break;
F
françois romieu 已提交
6424

6425 6426
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
6427
		rtl_hw_start_8168f_1(tp);
6428 6429
		break;

6430 6431 6432 6433
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
6434 6435 6436 6437
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
6438 6439 6440
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
6441

H
hayeswang 已提交
6442 6443 6444 6445
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

6446 6447 6448 6449 6450
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6463 6464 6465
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
			dev->name, tp->mac_version);
6466
		break;
6467
	}
6468

H
hayeswang 已提交
6469 6470
	RTL_W8(Cfg9346, Cfg9346_Lock);

6471 6472
	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

H
hayeswang 已提交
6473
	rtl_set_rx_mode(dev);
6474

6475
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
6476
}
L
Linus Torvalds 已提交
6477

6478 6479 6480 6481
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
6482
	Force_rxflow_en | \
6483 6484 6485 6486
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
6487
	Mac_dbgo_sel)
6488

6489
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6490
{
6491 6492
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
6493
	static const struct ephy_info e_info_8102e_1[] = {
6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6505
	rtl_csi_access_enable_2(tp);
6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518

	RTL_W8(DBG_REG, FIX_NAK_1);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1,
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	cfg1 = RTL_R8(Config1);
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
		RTL_W8(Config1, cfg1 & ~LEDS0);

6519
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6520 6521
}

6522
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6523
{
6524 6525 6526 6527
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
6528 6529 6530 6531 6532 6533 6534

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
}

6535
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6536
{
6537
	rtl_hw_start_8102e_2(tp);
6538

6539
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6540 6541
}

6542
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6543
{
6544
	void __iomem *ioaddr = tp->mmio_addr;
6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6556
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6557 6558
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

F
Francois Romieu 已提交
6559
	/* Disable Early Tally Counter */
6560 6561 6562
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);

	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
H
Hayes Wang 已提交
6563
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
6564

6565
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6566 6567

	rtl_pcie_state_l2l3_enable(tp, false);
6568 6569
}

6570
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6571
{
6572
	rtl_hw_start_8105e_1(tp);
6573
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6574 6575
}

6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

6592
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6593 6594 6595

	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);

6596 6597
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6598 6599
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6600 6601
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6602
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6603 6604

	rtl_pcie_state_l2l3_enable(tp, false);
6605 6606
}

H
Hayes Wang 已提交
6607 6608 6609 6610 6611 6612 6613
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

6614
	RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
H
Hayes Wang 已提交
6615 6616
	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6617 6618

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6619 6620
}

6621 6622
static void rtl_hw_start_8101(struct net_device *dev)
{
6623 6624 6625 6626
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6627 6628
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6629

F
Francois Romieu 已提交
6630
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6631
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6632 6633
		pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6634

6635 6636
	RTL_W8(Cfg9346, Cfg9346_Unlock);

H
hayeswang 已提交
6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647
	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_set_rx_max_size(ioaddr, rx_buf_sz);

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
	RTL_W16(CPlusCmd, tp->cp_cmd);

	rtl_set_rx_tx_desc_registers(tp, ioaddr);

	rtl_set_rx_tx_config_registers(tp);

6648 6649
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6650
		rtl_hw_start_8102e_1(tp);
6651 6652 6653
		break;

	case RTL_GIGA_MAC_VER_08:
6654
		rtl_hw_start_8102e_3(tp);
6655 6656 6657
		break;

	case RTL_GIGA_MAC_VER_09:
6658
		rtl_hw_start_8102e_2(tp);
6659
		break;
6660 6661

	case RTL_GIGA_MAC_VER_29:
6662
		rtl_hw_start_8105e_1(tp);
6663 6664
		break;
	case RTL_GIGA_MAC_VER_30:
6665
		rtl_hw_start_8105e_2(tp);
6666
		break;
6667 6668 6669 6670

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6671 6672 6673 6674

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6675 6676 6677
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6678 6679 6680 6681
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6682 6683
	}

6684
	RTL_W8(Cfg9346, Cfg9346_Lock);
6685 6686 6687 6688 6689 6690 6691

	RTL_W16(IntrMitigate, 0x0000);

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

	rtl_set_rx_mode(dev);

H
hayeswang 已提交
6692 6693
	RTL_R8(IntrMask);

6694
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6695 6696 6697 6698
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6699 6700 6701 6702
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu < ETH_ZLEN ||
	    new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
L
Linus Torvalds 已提交
6703 6704
		return -EINVAL;

F
Francois Romieu 已提交
6705 6706 6707 6708 6709
	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6710
	dev->mtu = new_mtu;
6711 6712
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6713
	return 0;
L
Linus Torvalds 已提交
6714 6715 6716 6717
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6718
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6719 6720 6721
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6722 6723
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6724
{
6725
	dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
6726
			 DMA_FROM_DEVICE);
6727

E
Eric Dumazet 已提交
6728 6729
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6730 6731 6732 6733 6734 6735 6736
	rtl8169_make_unusable_by_asic(desc);
}

static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6737 6738 6739
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

L
Linus Torvalds 已提交
6740 6741 6742 6743 6744 6745 6746 6747 6748 6749
	desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
}

static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
				       u32 rx_buf_sz)
{
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc, rx_buf_sz);
}

E
Eric Dumazet 已提交
6750 6751 6752 6753 6754
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6755 6756
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6757
{
E
Eric Dumazet 已提交
6758
	void *data;
L
Linus Torvalds 已提交
6759
	dma_addr_t mapping;
6760
	struct device *d = &tp->pci_dev->dev;
S
Stanislaw Gruszka 已提交
6761
	struct net_device *dev = tp->dev;
E
Eric Dumazet 已提交
6762
	int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
L
Linus Torvalds 已提交
6763

E
Eric Dumazet 已提交
6764 6765 6766
	data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
	if (!data)
		return NULL;
6767

E
Eric Dumazet 已提交
6768 6769 6770 6771 6772 6773
	if (rtl8169_align(data) != data) {
		kfree(data);
		data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
		if (!data)
			return NULL;
	}
6774

6775
	mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
6776
				 DMA_FROM_DEVICE);
6777 6778 6779
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6780
		goto err_out;
6781
	}
L
Linus Torvalds 已提交
6782 6783

	rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
E
Eric Dumazet 已提交
6784
	return data;
6785 6786 6787 6788

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6789 6790 6791 6792
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6793
	unsigned int i;
L
Linus Torvalds 已提交
6794 6795

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6796 6797
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6798 6799 6800 6801 6802
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6803
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6804
{
S
Stanislaw Gruszka 已提交
6805 6806
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6807

S
Stanislaw Gruszka 已提交
6808 6809 6810
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6811

S
Stanislaw Gruszka 已提交
6812 6813
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6814

E
Eric Dumazet 已提交
6815
		if (tp->Rx_databuff[i])
L
Linus Torvalds 已提交
6816
			continue;
6817

S
Stanislaw Gruszka 已提交
6818
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6819 6820
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6821
			goto err_out;
E
Eric Dumazet 已提交
6822 6823
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6824 6825
	}

S
Stanislaw Gruszka 已提交
6826 6827 6828 6829 6830 6831
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6832 6833 6834 6835 6836 6837 6838 6839 6840
}

static int rtl8169_init_ring(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_ring_indexes(tp);

	memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
E
Eric Dumazet 已提交
6841
	memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
L
Linus Torvalds 已提交
6842

S
Stanislaw Gruszka 已提交
6843
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6844 6845
}

6846
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6847 6848 6849 6850
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6851 6852
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6853 6854 6855 6856 6857 6858
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6859 6860
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6861 6862 6863
{
	unsigned int i;

6864 6865
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6866 6867 6868 6869 6870 6871
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

6872
			rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
L
Linus Torvalds 已提交
6873 6874
					     tp->TxDescArray + entry);
			if (skb) {
6875
				tp->dev->stats.tx_dropped++;
6876
				dev_kfree_skb_any(skb);
L
Linus Torvalds 已提交
6877 6878 6879 6880
				tx_skb->skb = NULL;
			}
		}
	}
6881 6882 6883 6884 6885
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6886 6887 6888
	tp->cur_tx = tp->dirty_tx = 0;
}

6889
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6890
{
D
David Howells 已提交
6891
	struct net_device *dev = tp->dev;
6892
	int i;
L
Linus Torvalds 已提交
6893

6894 6895 6896
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6897

6898 6899
	rtl8169_hw_reset(tp);

6900 6901 6902
	for (i = 0; i < NUM_RX_DESC; i++)
		rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);

L
Linus Torvalds 已提交
6903
	rtl8169_tx_clear(tp);
6904
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6905

6906
	napi_enable(&tp->napi);
6907 6908 6909
	rtl_hw_start(dev);
	netif_wake_queue(dev);
	rtl8169_check_link_status(dev, tp, tp->mmio_addr);
L
Linus Torvalds 已提交
6910 6911 6912 6913
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6914 6915 6916
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6917 6918 6919
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6920
			      u32 *opts)
L
Linus Torvalds 已提交
6921 6922 6923
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6924
	struct TxDesc *uninitialized_var(txd);
6925
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
6926 6927 6928

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6929
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6930 6931 6932 6933 6934 6935 6936
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6937
		len = skb_frag_size(frag);
6938
		addr = skb_frag_address(frag);
6939
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6940 6941 6942 6943
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6944
			goto err_out;
6945
		}
L
Linus Torvalds 已提交
6946

F
Francois Romieu 已提交
6947
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6948 6949
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6950 6951

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6952
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6964 6965 6966 6967

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6968 6969
}

6970 6971 6972 6973 6974
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

7000
		dev_consume_skb_any(skb);
H
hayeswang 已提交
7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
7012
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
7051 7052
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
7053
{
7054 7055
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
7056 7057
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
7076
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
7077 7078 7079
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
7104
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
7105
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
7106
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
7107
		u8 ip_protocol;
L
Linus Torvalds 已提交
7108

7109
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7110
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
7111

H
hayeswang 已提交
7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
7139 7140
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
7141 7142

		opts[1] |= transport_offset << TCPHO_SHIFT;
7143 7144
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7145
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
7146
	}
H
hayeswang 已提交
7147

7148
	return true;
L
Linus Torvalds 已提交
7149 7150
}

7151 7152
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
7153 7154
{
	struct rtl8169_private *tp = netdev_priv(dev);
7155
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
7156 7157
	struct TxDesc *txd = tp->TxDescArray + entry;
	void __iomem *ioaddr = tp->mmio_addr;
7158
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
7159 7160
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
7161
	u32 opts[2];
7162
	int frags;
7163

7164
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
7165
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
7166
		goto err_stop_0;
L
Linus Torvalds 已提交
7167 7168 7169
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
7170 7171
		goto err_stop_0;

7172 7173 7174
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
7175 7176 7177 7178
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
7179

7180
	len = skb_headlen(skb);
7181
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
7182 7183 7184
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
7185
		goto err_dma_0;
7186
	}
7187 7188 7189

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
7190

F
Francois Romieu 已提交
7191
	frags = rtl8169_xmit_frags(tp, skb, opts);
7192 7193 7194
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
7195
		opts[0] |= FirstFrag;
7196
	else {
F
Francois Romieu 已提交
7197
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
7198 7199 7200
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
7201 7202
	txd->opts2 = cpu_to_le32(opts[1]);

7203 7204
	skb_tx_timestamp(skb);

7205 7206
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
7207

F
Francois Romieu 已提交
7208
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7209
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7210 7211
	txd->opts1 = cpu_to_le32(status);

7212
	/* Force all memory writes to complete before notifying device */
7213
	wmb();
L
Linus Torvalds 已提交
7214

7215 7216
	tp->cur_tx += frags + 1;

7217
	RTL_W8(TxPoll, NPQ);
L
Linus Torvalds 已提交
7218

7219
	mmiowb();
7220

7221
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
7222 7223 7224 7225
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
7226
		netif_stop_queue(dev);
7227 7228 7229 7230 7231 7232 7233
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
7234
		smp_mb();
7235
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
7236 7237 7238
			netif_wake_queue(dev);
	}

7239
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
7240

7241
err_dma_1:
7242
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
7243
err_dma_0:
7244
	dev_kfree_skb_any(skb);
7245 7246 7247 7248
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
7249
	netif_stop_queue(dev);
7250
	dev->stats.tx_dropped++;
7251
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

7263 7264
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
7265 7266 7267 7268

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
7269 7270
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
7271 7272 7273
	 *
	 * Feel free to adjust to your needs.
	 */
7274
	if (pdev->broken_parity_status)
7275 7276 7277 7278 7279
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
7280 7281 7282 7283 7284 7285 7286

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
7287
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
F
françois romieu 已提交
7288 7289
		void __iomem *ioaddr = tp->mmio_addr;

7290
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
7291 7292 7293 7294 7295
		tp->cp_cmd &= ~PCIDAC;
		RTL_W16(CPlusCmd, tp->cp_cmd);
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
7296
	rtl8169_hw_reset(tp);
7297

7298
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7299 7300
}

7301
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

7318 7319 7320 7321 7322 7323
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

7324 7325
		rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
7326
		if (status & LastFrag) {
7327 7328 7329 7330
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
7331
			dev_kfree_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
7332 7333 7334 7335 7336 7337 7338 7339
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
7340 7341 7342 7343 7344 7345 7346
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
7347
		smp_mb();
L
Linus Torvalds 已提交
7348
		if (netif_queue_stopped(dev) &&
7349
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
7350 7351
			netif_wake_queue(dev);
		}
7352 7353 7354 7355 7356 7357
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
7358 7359 7360
		if (tp->cur_tx != dirty_tx) {
			void __iomem *ioaddr = tp->mmio_addr;

7361
			RTL_W8(TxPoll, NPQ);
7362
		}
L
Linus Torvalds 已提交
7363 7364 7365
	}
}

7366 7367 7368 7369 7370
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
7371
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
7372 7373 7374 7375
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
7376
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
7377 7378
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
7379
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
7380 7381
}

E
Eric Dumazet 已提交
7382 7383 7384 7385
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
7386
{
S
Stephen Hemminger 已提交
7387
	struct sk_buff *skb;
7388
	struct device *d = &tp->pci_dev->dev;
S
Stephen Hemminger 已提交
7389

E
Eric Dumazet 已提交
7390
	data = rtl8169_align(data);
7391
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
7392
	prefetch(data);
7393
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
7394 7395
	if (skb)
		memcpy(skb->data, data, pkt_size);
7396 7397
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
7398
	return skb;
L
Linus Torvalds 已提交
7399 7400
}

7401
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
7402 7403
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
7404
	unsigned int count;
L
Linus Torvalds 已提交
7405 7406 7407

	cur_rx = tp->cur_rx;

7408
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
7409
		unsigned int entry = cur_rx % NUM_RX_DESC;
7410
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
7411 7412
		u32 status;

7413
		status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
L
Linus Torvalds 已提交
7414 7415
		if (status & DescOwn)
			break;
7416 7417 7418 7419 7420 7421 7422

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
7423
		if (unlikely(status & RxRES)) {
7424 7425
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
7426
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
7427
			if (status & (RxRWT | RxRUNT))
7428
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
7429
			if (status & RxCRC)
7430
				dev->stats.rx_crc_errors++;
7431
			if (status & RxFOVF) {
7432
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7433
				dev->stats.rx_fifo_errors++;
7434
			}
B
Ben Greear 已提交
7435 7436 7437 7438
			if ((status & (RxRUNT | RxCRC)) &&
			    !(status & (RxRWT | RxFOVF)) &&
			    (dev->features & NETIF_F_RXALL))
				goto process_pkt;
L
Linus Torvalds 已提交
7439
		} else {
E
Eric Dumazet 已提交
7440
			struct sk_buff *skb;
B
Ben Greear 已提交
7441 7442 7443 7444 7445
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
7446 7447 7448 7449
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
7450

7451 7452 7453 7454 7455 7456
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
7457 7458
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
7459
				goto release_descriptor;
7460 7461
			}

E
Eric Dumazet 已提交
7462 7463 7464 7465
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
7466
				goto release_descriptor;
L
Linus Torvalds 已提交
7467 7468
			}

E
Eric Dumazet 已提交
7469
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
7470 7471 7472
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

7473 7474
			rtl8169_rx_vlan_tag(desc, skb);

7475
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
7476

J
Junchang Wang 已提交
7477 7478 7479 7480
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
7481 7482 7483

			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;
L
Linus Torvalds 已提交
7484
		}
7485 7486 7487
release_descriptor:
		desc->opts2 = 0;
		rtl8169_mark_to_asic(desc, rx_buf_sz);
L
Linus Torvalds 已提交
7488 7489 7490 7491 7492 7493 7494 7495
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
7496
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
7497
{
F
Francois Romieu 已提交
7498
	struct net_device *dev = dev_instance;
L
Linus Torvalds 已提交
7499 7500
	struct rtl8169_private *tp = netdev_priv(dev);
	int handled = 0;
F
Francois Romieu 已提交
7501
	u16 status;
L
Linus Torvalds 已提交
7502

F
Francois Romieu 已提交
7503
	status = rtl_get_events(tp);
7504 7505 7506 7507
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
7508

7509 7510
			rtl_irq_disable(tp);
			napi_schedule(&tp->napi);
7511
		}
7512 7513 7514
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
7515

7516 7517 7518 7519 7520 7521 7522 7523 7524 7525
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
7526

7527 7528 7529 7530 7531
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7532 7533
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7534
		default:
7535 7536
			break;
		}
7537
	}
L
Linus Torvalds 已提交
7538

7539 7540
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7541

7542 7543
	if (status & LinkChg)
		__rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
L
Linus Torvalds 已提交
7544

7545
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7546 7547
}

7548 7549
static void rtl_task(struct work_struct *work)
{
7550 7551 7552 7553
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7554
		/* XXX - keep rtl_slow_event_work() as first element. */
7555 7556 7557 7558
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7559 7560
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7561 7562 7563 7564 7565
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7566 7567
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7568 7569 7570 7571 7572 7573 7574 7575 7576
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7577

7578 7579
out_unlock:
	rtl_unlock_work(tp);
7580 7581
}

7582
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7583
{
7584 7585
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7598

7599 7600 7601 7602 7603
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7604

7605
	if (work_done < budget) {
7606
		napi_complete(napi);
7607

7608 7609
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7610 7611
	}

7612
	return work_done;
L
Linus Torvalds 已提交
7613 7614
}

7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625
static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

	dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
	RTL_W32(RxMissed, 0);
}

L
Linus Torvalds 已提交
7626 7627 7628 7629 7630
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

7631
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7632

7633
	napi_disable(&tp->napi);
7634
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7635

7636
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7637 7638
	/*
	 * At this point device interrupts can not be enabled in any function,
7639 7640
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7641
	 */
7642
	rtl8169_rx_missed(dev, ioaddr);
L
Linus Torvalds 已提交
7643 7644

	/* Give a racing hard_start_xmit a few cycles to complete. */
7645
	synchronize_sched();
L
Linus Torvalds 已提交
7646 7647 7648 7649

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7650 7651

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7652 7653 7654 7655 7656 7657 7658
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7659 7660
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7661
	/* Update counters before going down */
7662 7663
	rtl8169_update_counters(dev);

7664
	rtl_lock_work(tp);
7665
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7666

L
Linus Torvalds 已提交
7667
	rtl8169_down(dev);
7668
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7669

7670 7671
	cancel_work_sync(&tp->wk.work);

7672
	free_irq(pdev->irq, dev);
L
Linus Torvalds 已提交
7673

7674 7675 7676 7677
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7678 7679 7680
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7681 7682
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7683 7684 7685
	return 0;
}

7686 7687 7688 7689 7690 7691 7692 7693 7694
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_interrupt(tp->pci_dev->irq, dev);
}
#endif

7695 7696 7697 7698 7699 7700 7701 7702 7703 7704
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7705
	 * Rx and Tx descriptors needs 256 bytes alignment.
7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

	retval = rtl8169_init_ring(dev);
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7728
	retval = request_irq(pdev->irq, rtl8169_interrupt,
7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747
			     (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
			     dev->name, dev);
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

	rtl_hw_start(dev);

7748 7749 7750
	if (!rtl8169_init_counter_offsets(dev))
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777
	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
	pm_runtime_put_noidle(&pdev->dev);

	rtl8169_check_link_status(dev, tp, ioaddr);
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

J
Junchang Wang 已提交
7778 7779
static struct rtnl_link_stats64 *
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7780 7781 7782
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
J
Junchang Wang 已提交
7783
	unsigned int start;
L
Linus Torvalds 已提交
7784

7785
	if (netif_running(dev))
7786
		rtl8169_rx_missed(dev, ioaddr);
7787

J
Junchang Wang 已提交
7788
	do {
7789
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7790 7791
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7792
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7793 7794

	do {
7795
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7796 7797
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7798
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7799 7800 7801 7802 7803 7804 7805 7806

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7807
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7808

7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
	rtl8169_update_counters(dev);

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
	stats->tx_errors = le64_to_cpu(tp->counters.tx_errors) -
		le64_to_cpu(tp->tc_offset.tx_errors);
	stats->collisions = le32_to_cpu(tp->counters.tx_multi_collision) -
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
	stats->tx_aborted_errors = le16_to_cpu(tp->counters.tx_aborted) -
		le16_to_cpu(tp->tc_offset.tx_aborted);

J
Junchang Wang 已提交
7826
	return stats;
L
Linus Torvalds 已提交
7827 7828
}

7829
static void rtl8169_net_suspend(struct net_device *dev)
7830
{
F
françois romieu 已提交
7831 7832
	struct rtl8169_private *tp = netdev_priv(dev);

7833
	if (!netif_running(dev))
7834
		return;
7835 7836 7837

	netif_device_detach(dev);
	netif_stop_queue(dev);
7838 7839 7840

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7841
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7842 7843 7844
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7845 7846 7847 7848 7849 7850 7851 7852
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7853

7854
	rtl8169_net_suspend(dev);
7855

7856 7857 7858
	return 0;
}

7859 7860
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7861 7862
	struct rtl8169_private *tp = netdev_priv(dev);

7863
	netif_device_attach(dev);
F
françois romieu 已提交
7864 7865 7866

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7867 7868
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7869
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7870
	rtl_unlock_work(tp);
7871

7872
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7873 7874
}

7875
static int rtl8169_resume(struct device *device)
7876
{
7877
	struct pci_dev *pdev = to_pci_dev(device);
7878
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7879 7880 7881
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7882

7883 7884
	if (netif_running(dev))
		__rtl8169_resume(dev);
7885

7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7898
	rtl_lock_work(tp);
7899 7900
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7901
	rtl_unlock_work(tp);
7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916

	rtl8169_net_suspend(dev);

	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7917
	rtl_lock_work(tp);
7918 7919
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7920
	rtl_unlock_work(tp);
7921

S
Stanislaw Gruszka 已提交
7922 7923
	rtl8169_init_phy(dev, tp);

7924
	__rtl8169_resume(dev);
7925 7926 7927 7928

	return 0;
}

7929 7930 7931 7932 7933 7934
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7935
	return tp->TxDescArray ? -EBUSY : 0;
7936 7937
}

7938
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7939 7940 7941 7942 7943 7944 7945 7946 7947
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7948 7949 7950 7951 7952 7953 7954 7955 7956 7957
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

		RTL_W8(ChipCmd, CmdRxEnb);
		/* PCI commit */
		RTL_R8(ChipCmd);
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7978 7979
static void rtl_shutdown(struct pci_dev *pdev)
{
7980
	struct net_device *dev = pci_get_drvdata(pdev);
7981
	struct rtl8169_private *tp = netdev_priv(dev);
7982 7983 7984
	struct device *d = &pdev->dev;

	pm_runtime_get_sync(d);
7985 7986

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7987

F
Francois Romieu 已提交
7988
	/* Restore original MAC address */
7989 7990
	rtl_rar_set(tp, dev->perm_addr);

7991
	rtl8169_hw_reset(tp);
7992

7993
	if (system_state == SYSTEM_POWER_OFF) {
7994 7995 7996
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7997 7998
		}

7999 8000 8001
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
8002 8003

	pm_runtime_put_noidle(d);
8004
}
8005

B
Bill Pemberton 已提交
8006
static void rtl_remove_one(struct pci_dev *pdev)
8007 8008 8009 8010
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

8011 8012
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
8013 8014 8015 8016
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
8017
	    r8168_check_dash(tp)) {
8018 8019 8020
		rtl8168_driver_stop(tp);
	}

8021 8022
	netif_napi_del(&tp->napi);

8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);

	rtl_disable_msi(pdev, tp);
	rtl8169_release_board(pdev, dev, tp->mmio_addr);
}

8037
static const struct net_device_ops rtl_netdev_ops = {
8038
	.ndo_open		= rtl_open,
8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112
static const struct rtl_cfg_info {
	void (*hw_start)(struct net_device *);
	unsigned int region;
	unsigned int align;
	u16 event_slow;
	unsigned features;
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.region		= 1,
		.align		= 0,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
		.features	= RTL_FEATURE_GMII,
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
		.features	= RTL_FEATURE_GMII | RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
		.features	= RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

/* Cfg9346_Unlock assumed. */
static unsigned rtl_try_msi(struct rtl8169_private *tp,
			    const struct rtl_cfg_info *cfg)
{
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned msi = 0;
	u8 cfg2;

	cfg2 = RTL_R8(Config2) & ~MSIEnable;
	if (cfg->features & RTL_FEATURE_MSI) {
		if (pci_enable_msi(tp->pci_dev)) {
			netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
		} else {
			cfg2 |= MSIEnable;
			msi = RTL_FEATURE_MSI;
		}
	}
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		RTL_W8(Config2, cfg2);
	return msi;
}

H
Hayes Wang 已提交
8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(MCU) & LINK_LIST_RDY;
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

B
Bill Pemberton 已提交
8127
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

8146
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8147 8148 8149 8150 8151 8152
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

8153
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8154 8155 8156 8157 8158 8159 8160
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
8161 8162 8163 8164 8165 8166
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
8167
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8168 8169 8170 8171
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
8172
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
8173
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
8174
	case RTL_GIGA_MAC_VER_44:
8175 8176 8177 8178
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8179 8180
		rtl_hw_init_8168g(tp);
		break;
C
Chun-Hao Lin 已提交
8181 8182 8183
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
8184
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
8185 8186 8187 8188 8189 8190
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
8191
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	const unsigned int region = cfg->region;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
	void __iomem *ioaddr;
	int chipset, i;
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

	dev = alloc_etherdev(sizeof (*tp));
	if (!dev) {
		rc = -ENOMEM;
		goto out;
	}

	SET_NETDEV_DEV(dev, &pdev->dev);
8214
	dev->netdev_ops = &rtl_netdev_ops;
8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
	mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
	rc = pci_enable_device(pdev);
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
		goto err_out_free_dev_1;
	}

	if (pci_set_mwi(pdev) < 0)
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

	/* make sure PCI base addr 1 is MMIO */
	if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
		netif_err(tp, probe, dev,
			  "region #%d not an MMIO resource, aborting\n",
			  region);
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	rc = pci_request_regions(pdev, MODULENAME);
	if (rc < 0) {
		netif_err(tp, probe, dev, "could not request regions\n");
		goto err_out_mwi_2;
	}

H
hayeswang 已提交
8266
	tp->cp_cmd = 0;
8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298

	if ((sizeof(dma_addr_t) > 4) &&
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
		tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
			goto err_out_free_res_3;
		}
	}

	/* ioremap MMIO region */
	ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
	if (!ioaddr) {
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
		rc = -EIO;
		goto err_out_free_res_3;
	}
	tp->mmio_addr = ioaddr;

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
8299 8300
	rtl_hw_initialize(tp);

8301 8302 8303 8304 8305 8306 8307 8308 8309
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
8310
	rtl_init_csi_ops(tp);
8311 8312 8313 8314 8315 8316 8317 8318

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;
	tp->txd_version = rtl_chip_infos[chipset].txd_version;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
	RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
8319
	RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
8320
	switch (tp->mac_version) {
8321 8322 8323 8324 8325 8326 8327 8328 8329 8330
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
8331 8332
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
8333 8334
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8335 8336 8337
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
8338 8339 8340 8341 8342 8343 8344 8345 8346 8347
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			tp->features |= RTL_FEATURE_WOL;
		if ((RTL_R8(Config3) & LinkUp) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	default:
		if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	}
8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369
	if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
		tp->features |= RTL_FEATURE_WOL;
	tp->features |= rtl_try_msi(tp, cfg);
	RTL_W8(Cfg9346, Cfg9346_Lock);

	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
		tp->get_settings = rtl8169_gset_tbi;
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
		tp->get_settings = rtl8169_gset_xmii;
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
8370 8371
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
8372 8373

	/* Get MAC address */
8374 8375 8376 8377 8378 8379 8380 8381 8382 8383
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
8384 8385
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
8386 8387 8388 8389
	    tp->mac_version == RTL_GIGA_MAC_VER_48 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_51) {
8390 8391
		u16 mac_addr[3];

8392 8393
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
8394 8395 8396 8397

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
8398 8399 8400
	for (i = 0; i < ETH_ALEN; i++)
		dev->dev_addr[i] = RTL_R8(MAC0 + i);

8401
	dev->ethtool_ops = &rtl8169_ethtool_ops;
8402 8403 8404 8405 8406 8407 8408
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

	netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
8409
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8410 8411

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8412 8413
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
8414 8415 8416
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
8417 8418 8419 8420 8421 8422
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
8423
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
8424
		/* Disallow toggling */
8425
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8426

H
hayeswang 已提交
8427 8428
	if (tp->txd_version == RTL_TD_0)
		tp->tso_csum = rtl8169_tso_csum_v1;
H
hayeswang 已提交
8429
	else if (tp->txd_version == RTL_TD_1) {
H
hayeswang 已提交
8430
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
8431 8432
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
	} else
H
hayeswang 已提交
8433 8434
		WARN_ON_ONCE(1);

8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;

	tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
		~(RxBOVF | RxFOVF) : ~0;

	init_timer(&tp->timer);
	tp->timer.data = (unsigned long) dev;
	tp->timer.function = rtl8169_phy_timer;

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

	rc = register_netdev(dev);
	if (rc < 0)
		goto err_out_msi_4;

	pci_set_drvdata(pdev, dev);

8456 8457 8458
	netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
		   rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
		   (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
8459 8460 8461 8462 8463 8464 8465
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
			   rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
	}

8466 8467
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
8468 8469 8470 8471
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
8472
	    r8168_check_dash(tp)) {
8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486
		rtl8168_driver_start(tp);
	}

	device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);

	if (pci_dev_run_wake(pdev))
		pm_runtime_put_noidle(&pdev->dev);

	netif_carrier_off(dev);

out:
	return rc;

err_out_msi_4:
8487
	netif_napi_del(&tp->napi);
8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499
	rtl_disable_msi(pdev, tp);
	iounmap(ioaddr);
err_out_free_res_3:
	pci_release_regions(pdev);
err_out_mwi_2:
	pci_clear_mwi(pdev);
	pci_disable_device(pdev);
err_out_free_dev_1:
	free_netdev(dev);
	goto out;
}

L
Linus Torvalds 已提交
8500 8501 8502
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
8503
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
8504
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
8505
	.shutdown	= rtl_shutdown,
8506
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
8507 8508
};

8509
module_pci_driver(rtl8169_pci_driver);