r8169.c 212.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define MAX_READ_REQUEST_SHIFT	12
88
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
89 90 91 92 93
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
#define R8169_NAPI_WEIGHT	64
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
94
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
95 96 97 98 99 100 101 102 103 104 105 106
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
#define RTL_W8(reg, val8)	writeb ((val8), ioaddr + (reg))
#define RTL_W16(reg, val16)	writew ((val16), ioaddr + (reg))
#define RTL_W32(reg, val32)	writel ((val32), ioaddr + (reg))
#define RTL_R8(reg)		readb (ioaddr + (reg))
#define RTL_R16(reg)		readw (ioaddr + (reg))
107
#define RTL_R32(reg)		readl (ioaddr + (reg))
L
Linus Torvalds 已提交
108 109

enum mac_version {
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
143
	RTL_GIGA_MAC_VER_34,
144 145
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
146
	RTL_GIGA_MAC_VER_37,
147
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
148
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
149 150
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
153
	RTL_GIGA_MAC_VER_44,
154 155 156 157
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
158 159 160
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
161
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
162 163
};

F
Francois Romieu 已提交
164 165 166 167 168
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

#define _R(NAME,TD,FW,SZ,B) {	\
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
	.jumbo_tx_csum = B	\
}
L
Linus Torvalds 已提交
182

183
static const struct {
L
Linus Torvalds 已提交
184
	const char *name;
F
Francois Romieu 已提交
185
	enum rtl_tx_desc_version txd_version;
186
	const char *fw_name;
F
Francois Romieu 已提交
187 188
	u16 jumbo_max;
	bool jumbo_tx_csum;
189 190 191
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
F
Francois Romieu 已提交
192
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K, true),
193
	[RTL_GIGA_MAC_VER_02] =
F
Francois Romieu 已提交
194
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K, true),
195
	[RTL_GIGA_MAC_VER_03] =
F
Francois Romieu 已提交
196
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K, true),
197
	[RTL_GIGA_MAC_VER_04] =
F
Francois Romieu 已提交
198
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K, true),
199
	[RTL_GIGA_MAC_VER_05] =
F
Francois Romieu 已提交
200
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
201
	[RTL_GIGA_MAC_VER_06] =
F
Francois Romieu 已提交
202
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
203 204
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
F
Francois Romieu 已提交
205
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
206
	[RTL_GIGA_MAC_VER_08] =
F
Francois Romieu 已提交
207
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
208
	[RTL_GIGA_MAC_VER_09] =
F
Francois Romieu 已提交
209
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
210
	[RTL_GIGA_MAC_VER_10] =
F
Francois Romieu 已提交
211
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
212
	[RTL_GIGA_MAC_VER_11] =
F
Francois Romieu 已提交
213
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
214
	[RTL_GIGA_MAC_VER_12] =
F
Francois Romieu 已提交
215
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
216
	[RTL_GIGA_MAC_VER_13] =
F
Francois Romieu 已提交
217
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
218
	[RTL_GIGA_MAC_VER_14] =
F
Francois Romieu 已提交
219
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
220
	[RTL_GIGA_MAC_VER_15] =
F
Francois Romieu 已提交
221
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
222
	[RTL_GIGA_MAC_VER_16] =
F
Francois Romieu 已提交
223
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
224
	[RTL_GIGA_MAC_VER_17] =
225
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
226
	[RTL_GIGA_MAC_VER_18] =
F
Francois Romieu 已提交
227
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
228
	[RTL_GIGA_MAC_VER_19] =
F
Francois Romieu 已提交
229
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
230
	[RTL_GIGA_MAC_VER_20] =
F
Francois Romieu 已提交
231
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
232
	[RTL_GIGA_MAC_VER_21] =
F
Francois Romieu 已提交
233
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
234
	[RTL_GIGA_MAC_VER_22] =
F
Francois Romieu 已提交
235
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
236
	[RTL_GIGA_MAC_VER_23] =
F
Francois Romieu 已提交
237
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
238
	[RTL_GIGA_MAC_VER_24] =
F
Francois Romieu 已提交
239
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
240
	[RTL_GIGA_MAC_VER_25] =
F
Francois Romieu 已提交
241 242
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1,
							JUMBO_9K, false),
243
	[RTL_GIGA_MAC_VER_26] =
F
Francois Romieu 已提交
244 245
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2,
							JUMBO_9K, false),
246
	[RTL_GIGA_MAC_VER_27] =
F
Francois Romieu 已提交
247
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
248
	[RTL_GIGA_MAC_VER_28] =
F
Francois Romieu 已提交
249
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
250
	[RTL_GIGA_MAC_VER_29] =
F
Francois Romieu 已提交
251 252
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
253
	[RTL_GIGA_MAC_VER_30] =
F
Francois Romieu 已提交
254 255
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
256
	[RTL_GIGA_MAC_VER_31] =
F
Francois Romieu 已提交
257
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
258
	[RTL_GIGA_MAC_VER_32] =
F
Francois Romieu 已提交
259 260
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1,
							JUMBO_9K, false),
261
	[RTL_GIGA_MAC_VER_33] =
F
Francois Romieu 已提交
262 263
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2,
							JUMBO_9K, false),
H
Hayes Wang 已提交
264
	[RTL_GIGA_MAC_VER_34] =
F
Francois Romieu 已提交
265 266
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
							JUMBO_9K, false),
267
	[RTL_GIGA_MAC_VER_35] =
F
Francois Romieu 已提交
268 269
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1,
							JUMBO_9K, false),
270
	[RTL_GIGA_MAC_VER_36] =
F
Francois Romieu 已提交
271 272
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2,
							JUMBO_9K, false),
273 274 275
	[RTL_GIGA_MAC_VER_37] =
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,
							JUMBO_1K, true),
276 277 278
	[RTL_GIGA_MAC_VER_38] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,
							JUMBO_9K, false),
H
Hayes Wang 已提交
279 280 281
	[RTL_GIGA_MAC_VER_39] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1,
							JUMBO_1K, true),
H
Hayes Wang 已提交
282
	[RTL_GIGA_MAC_VER_40] =
283
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2,
H
Hayes Wang 已提交
284 285 286
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_41] =
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K, false),
H
hayeswang 已提交
287 288 289
	[RTL_GIGA_MAC_VER_42] =
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3,
							JUMBO_9K, false),
H
hayeswang 已提交
290 291 292
	[RTL_GIGA_MAC_VER_43] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2,
							JUMBO_1K, true),
H
hayeswang 已提交
293 294 295
	[RTL_GIGA_MAC_VER_44] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,
							JUMBO_9K, false),
296 297 298 299 300 301 302 303 304 305 306 307
	[RTL_GIGA_MAC_VER_45] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_46] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_47] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1,
							JUMBO_1K, false),
	[RTL_GIGA_MAC_VER_48] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2,
							JUMBO_1K, false),
C
Chun-Hao Lin 已提交
308 309 310 311 312 313 314 315 316
	[RTL_GIGA_MAC_VER_49] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_50] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_51] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
317
};
318
#undef _R
319

320 321 322 323 324 325
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

326
static const struct pci_device_id rtl8169_pci_tbl[] = {
327
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
328
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
329
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8161), 0, 0, RTL_CFG_1 },
330
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
331
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
332
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
333 334
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
335
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
336
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
337
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
338 339 340
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
341 342
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
343 344 345 346 347
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

E
Eric Dumazet 已提交
348
static int rx_buf_sz = 16383;
349
static int use_dac = -1;
350 351 352
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
353

F
Francois Romieu 已提交
354 355
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
356
	MAC4		= 4,
F
Francois Romieu 已提交
357 358 359 360 361 362 363 364 365 366 367 368 369
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
370

F
Francois Romieu 已提交
371
	TxConfig	= 0x40,
H
Hayes Wang 已提交
372 373
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
374

H
Hayes Wang 已提交
375 376 377 378 379 380
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
381
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
382 383 384
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
385

F
Francois Romieu 已提交
386 387 388 389 390
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
391 392
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
393 394 395 396 397 398 399 400 401
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
402 403 404 405 406 407

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
408 409
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
410 411 412 413 414 415 416
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
417
#define EarlySize	0x27
418

F
Francois Romieu 已提交
419 420 421
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
422 423 424 425
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
426
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
427 428
};

429 430 431 432 433 434 435 436 437 438 439 440 441 442
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
443 444 445
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
446
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
447
	PMCH			= 0x6f,
448 449 450 451 452 453
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
454
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
455
#define	PFM_EN				(1 << 6)
456
#define	TX_10M_PS_EN			(1 << 7)
457 458 459
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
460 461
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
462
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
463 464 465
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
466 467
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
468
#define	LINK_LIST_RDY			(1 << 1)
469 470 471 472 473 474 475
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
476 477
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
478 479
};

480
enum rtl8168_registers {
H
Hayes Wang 已提交
481 482
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
483 484 485 486 487 488 489
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
490 491 492
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
493
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
494 495 496
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
497
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
498
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
499
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
500 501 502 503 504 505 506 507 508 509 510
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
511
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
512 513
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
514
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
515
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
516
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
517
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
518
#define EARLY_TALLY_EN			(1 << 16)
519 520
};

F
Francois Romieu 已提交
521
enum rtl_register_content {
L
Linus Torvalds 已提交
522
	/* InterruptStatusBits */
F
Francois Romieu 已提交
523 524 525 526 527 528 529 530 531 532 533
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
534 535

	/* RxStatusDesc */
536
	RxBOVF	= (1 << 24),
537 538 539 540 541
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
542 543

	/* ChipCmdBits */
H
Hayes Wang 已提交
544
	StopReq		= 0x80,
F
Francois Romieu 已提交
545 546 547 548
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
549

550 551 552 553 554
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
555
	/* Cfg9346Bits */
F
Francois Romieu 已提交
556 557
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
558 559

	/* rx_mode_bits */
F
Francois Romieu 已提交
560 561 562 563 564 565
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
566
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
567 568 569 570 571

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

572
	/* Config1 register p.24 */
573 574 575 576 577 578
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
579 580
	PMEnable	= (1 << 0),	/* Power Management Enable */

581
	/* Config2 register p. 25 */
H
hayeswang 已提交
582
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
583
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
584 585 586
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
587 588 589
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
590
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
591
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
592
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
593

F
Francois Romieu 已提交
594 595 596
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

597
	/* Config5 register p.27 */
F
Francois Romieu 已提交
598 599 600
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
601
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
602
	LanWake		= (1 << 1),	/* LanWake enable/disable */
603
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
604
	ASPM_en		= (1 << 0),	/* ASPM enable */
605

L
Linus Torvalds 已提交
606 607 608 609 610 611 612 613 614
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
615 616 617 618 619 620 621 622 623 624
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
625 626 627 628
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
629 630 631 632
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
633 634

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
635 636 637 638 639 640 641 642
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
643 644

	/* _TBICSRBit */
F
Francois Romieu 已提交
645
	TBILinkOK	= 0x02000000,
646

647 648 649
	/* ResetCounterCommand */
	CounterReset	= 0x1,

650
	/* DumpCounterCommand */
F
Francois Romieu 已提交
651
	CounterDump	= 0x8,
652 653 654

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
655 656
};

F
Francois Romieu 已提交
657 658
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
659 660 661 662
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
663 664 665 666 667 668 669
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
670

F
Francois Romieu 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
686 687
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
688
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
689
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
690
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
691

F
Francois Romieu 已提交
692
	/* Second doubleword. */
H
hayeswang 已提交
693 694
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
695
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
696 697
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
698 699 700
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
701

F
Francois Romieu 已提交
702
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
703 704
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
705
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
721 722 723
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
724 725 726
};

struct RxDesc {
727 728 729
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
730 731 732 733 734 735 736 737
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

754 755 756 757 758 759 760
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

761
enum rtl_flag {
762
	RTL_FLAG_TASK_ENABLED,
763 764 765 766 767 768
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
769 770 771 772 773 774
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
775 776
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
777
	struct pci_dev *pci_dev;
D
David Howells 已提交
778
	struct net_device *dev;
779
	struct napi_struct napi;
780
	u32 msg_enable;
F
Francois Romieu 已提交
781 782
	u16 txd_version;
	u16 mac_version;
L
Linus Torvalds 已提交
783 784 785
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
786 787
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
788 789 790 791
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
792
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
793 794 795
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
796 797

	u16 event_slow;
798
	const struct rtl_coalesce_info *coalesce_info;
799 800

	struct mdio_ops {
801 802
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
803 804
	} mdio_ops;

F
françois romieu 已提交
805 806 807 808 809
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
810 811 812 813 814
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

815
	struct csi_ops {
816 817
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
818 819
	} csi_ops;

820
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
821 822
	int (*get_link_ksettings)(struct net_device *,
				  struct ethtool_link_ksettings *);
823
	void (*phy_reset_enable)(struct rtl8169_private *tp);
824
	void (*hw_start)(struct net_device *);
825
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
L
Linus Torvalds 已提交
826
	unsigned int (*link_ok)(void __iomem *);
F
Francois Romieu 已提交
827
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
828
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
829 830

	struct {
831 832
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
833 834 835
		struct work_struct work;
	} wk;

836
	unsigned features;
837 838

	struct mii_if_info mii;
839 840
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
841
	struct rtl8169_tc_offsets tc_offset;
842
	u32 saved_wolopts;
843
	u32 opts1_mask;
844

845 846
	struct rtl_fw {
		const struct firmware *fw;
847 848 849 850 851 852 853 854 855

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
856
	} *rtl_fw;
857
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
858 859

	u32 ocp_base;
L
Linus Torvalds 已提交
860 861
};

862
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
863 864
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
865
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
866 867
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
868 869
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
870 871
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
872 873
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
874
MODULE_FIRMWARE(FIRMWARE_8168E_3);
875
MODULE_FIRMWARE(FIRMWARE_8105E_1);
876 877
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
878
MODULE_FIRMWARE(FIRMWARE_8402_1);
879
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
880
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
881
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
882
MODULE_FIRMWARE(FIRMWARE_8106E_2);
883
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
884
MODULE_FIRMWARE(FIRMWARE_8168G_3);
885 886
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
887 888
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
889

890 891 892 893 894 895 896 897 898 899
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

F
Francois Romieu 已提交
900 901
static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
{
902 903
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
904 905
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
927 928
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(GPHY_OCP, reg << 15);

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
		(RTL_R32(GPHY_OCP) & 0xffff) : ~0;
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(OCPDR, reg << 15);

H
Hayes Wang 已提交
1030
	return RTL_R32(OCPDR);
H
Hayes Wang 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1071 1072 1073 1074 1075 1076 1077
DECLARE_RTL_COND(rtl_phyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(PHYAR) & 0x80000000;
}

1078
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1079
{
1080
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1081

1082
	RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1083

1084
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1085
	/*
1086 1087
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1088
	 */
1089
	udelay(20);
L
Linus Torvalds 已提交
1090 1091
}

1092
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1093
{
1094
	void __iomem *ioaddr = tp->mmio_addr;
1095
	int value;
L
Linus Torvalds 已提交
1096

1097
	RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1098

1099 1100 1101
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
		RTL_R32(PHYAR) & 0xffff : ~0;

1102 1103 1104 1105 1106 1107
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1108 1109 1110
	return value;
}

C
Chun-Hao Lin 已提交
1111 1112 1113 1114 1115 1116 1117
DECLARE_RTL_COND(rtl_ocpar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(OCPAR) & OCPAR_FLAG;
}

1118
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1119
{
1120
	void __iomem *ioaddr = tp->mmio_addr;
1121

1122
	RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1123 1124 1125
	RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1126
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1127 1128
}

1129
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1130
{
1131 1132
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1133 1134
}

1135
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1136
{
1137
	void __iomem *ioaddr = tp->mmio_addr;
1138

1139
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1140 1141 1142 1143 1144

	mdelay(1);
	RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1145 1146
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
		RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
1147 1148
}

F
françois romieu 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

static void r8168dp_2_mdio_start(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
}

static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
}

1161
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1162
{
1163 1164
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
1165 1166
	r8168dp_2_mdio_start(ioaddr);

1167
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1168 1169 1170 1171

	r8168dp_2_mdio_stop(ioaddr);
}

1172
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1173
{
1174
	void __iomem *ioaddr = tp->mmio_addr;
F
françois romieu 已提交
1175 1176 1177 1178
	int value;

	r8168dp_2_mdio_start(ioaddr);

1179
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1180 1181 1182 1183 1184 1185

	r8168dp_2_mdio_stop(ioaddr);

	return value;
}

1186
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1187
{
1188
	tp->mdio_ops.write(tp, location, val);
1189 1190
}

1191 1192
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1193
	return tp->mdio_ops.read(tp, location);
1194 1195 1196 1197 1198 1199 1200
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1201
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1202 1203 1204
{
	int val;

1205
	val = rtl_readphy(tp, reg_addr);
1206
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1207 1208
}

1209 1210 1211 1212 1213
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1214
	rtl_writephy(tp, location, val);
1215 1216 1217 1218 1219 1220
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1221
	return rtl_readphy(tp, location);
1222 1223
}

1224 1225 1226 1227 1228 1229 1230
DECLARE_RTL_COND(rtl_ephyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EPHYAR) & EPHYAR_FLAG;
}

1231
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1232
{
1233
	void __iomem *ioaddr = tp->mmio_addr;
1234 1235 1236 1237

	RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1238 1239 1240
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1241 1242
}

1243
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1244
{
1245
	void __iomem *ioaddr = tp->mmio_addr;
1246 1247 1248

	RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1249 1250
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
		RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
1251 1252
}

C
Chun-Hao Lin 已提交
1253 1254 1255 1256 1257 1258 1259
DECLARE_RTL_COND(rtl_eriar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(ERIAR) & ERIAR_FLAG;
}

1260 1261
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1262
{
1263
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1264 1265 1266 1267 1268

	BUG_ON((addr & 3) || (mask == 0));
	RTL_W32(ERIDR, val);
	RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);

1269
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1270 1271
}

1272
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1273
{
1274
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1275 1276 1277

	RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);

1278 1279
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
		RTL_R32(ERIDR) : ~0;
H
Hayes Wang 已提交
1280 1281
}

1282
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1283
			 u32 m, int type)
H
Hayes Wang 已提交
1284 1285 1286
{
	u32 val;

1287 1288
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1289 1290
}

C
Chun-Hao Lin 已提交
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
		RTL_R32(OCPDR) : ~0;
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPDR, data);
	RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1383
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1384
{
C
Chun-Hao Lin 已提交
1385 1386 1387 1388 1389 1390 1391
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

1392
	return RTL_R8(IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1393
}
1394

C
Chun-Hao Lin 已提交
1395 1396 1397 1398 1399
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(IBCR2, RTL_R8(IBCR2) & ~0x01);
1400
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
C
Chun-Hao Lin 已提交
1401 1402 1403 1404
	RTL_W8(IBISR0, RTL_R8(IBISR0) | 0x20);
	RTL_W8(IBCR0, RTL_R8(IBCR0) & ~0x01);
}

C
Chun-Hao Lin 已提交
1405 1406 1407
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1408 1409 1410
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1411
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1412
{
C
Chun-Hao Lin 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1436

C
Chun-Hao Lin 已提交
1437 1438 1439
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1440 1441 1442
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1443 1444
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1445
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1470
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1471 1472 1473
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1474
	return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
1475 1476
}

1477
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1478
{
1479
	return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1480 1481
}

1482
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1494
		return false;
C
Chun-Hao Lin 已提交
1495 1496 1497
	}
}

1498 1499 1500 1501 1502 1503
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1504
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1505 1506 1507
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1508
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1509 1510 1511 1512
		r++;
	}
}

1513 1514 1515 1516 1517 1518 1519
DECLARE_RTL_COND(rtl_efusear_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
}

1520
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1521
{
1522
	void __iomem *ioaddr = tp->mmio_addr;
1523 1524 1525

	RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);

1526 1527
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
		RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1528 1529
}

F
Francois Romieu 已提交
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
static u16 rtl_get_events(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R16(IntrStatus);
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrStatus, bits);
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, 0);
	mmiowb();
}

1553 1554 1555 1556 1557 1558 1559
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, bits);
}

1560 1561 1562 1563 1564 1565 1566 1567 1568
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1569
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1570
{
F
françois romieu 已提交
1571
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1572

F
Francois Romieu 已提交
1573
	rtl_irq_disable(tp);
1574
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
F
françois romieu 已提交
1575
	RTL_R8(ChipCmd);
L
Linus Torvalds 已提交
1576 1577
}

1578
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1579
{
1580 1581
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1582 1583 1584
	return RTL_R32(TBICSR) & TBIReset;
}

1585
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1586
{
1587
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
}

static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
{
	return RTL_R32(TBICSR) & TBILinkOk;
}

static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
{
	return RTL_R8(PHYstatus) & LinkStatus;
}

1600
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1601
{
1602 1603
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1604 1605 1606
	RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
}

1607
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1608 1609 1610
{
	unsigned int val;

1611 1612
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1613 1614
}

H
Hayes Wang 已提交
1615 1616 1617 1618 1619 1620 1621 1622
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1623 1624
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
H
Hayes Wang 已提交
1625
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1626 1627 1628 1629
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1630
		} else if (RTL_R8(PHYstatus) & _100bps) {
1631 1632 1633 1634
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1635
		} else {
1636 1637 1638 1639
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1640 1641
		}
		/* Reset packet filter */
1642
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1643
			     ERIAR_EXGMAC);
1644
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1645
			     ERIAR_EXGMAC);
1646 1647 1648
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1649 1650 1651 1652
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1653
		} else {
1654 1655 1656 1657
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1658
		}
1659 1660
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
		if (RTL_R8(PHYstatus) & _10bps) {
1661 1662 1663 1664
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1665
		} else {
1666 1667
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1668
		}
H
Hayes Wang 已提交
1669 1670 1671
	}
}

1672 1673 1674
static void rtl8169_check_link_status(struct net_device *dev,
				      struct rtl8169_private *tp,
				      void __iomem *ioaddr)
L
Linus Torvalds 已提交
1675 1676
{
	if (tp->link_ok(ioaddr)) {
H
Hayes Wang 已提交
1677
		rtl_link_chg_patch(tp);
1678
		/* This is to cancel a scheduled suspend if there's one. */
1679
		pm_request_resume(&tp->pci_dev->dev);
L
Linus Torvalds 已提交
1680
		netif_carrier_on(dev);
1681 1682
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1683
	} else {
L
Linus Torvalds 已提交
1684
		netif_carrier_off(dev);
1685
		netif_info(tp, ifdown, dev, "link down\n");
1686
		pm_runtime_idle(&tp->pci_dev->dev);
1687
	}
L
Linus Torvalds 已提交
1688 1689
}

1690 1691 1692
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1693 1694 1695
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 options;
1696
	u32 wolopts = 0;
F
Francois Romieu 已提交
1697 1698 1699

	options = RTL_R8(Config1);
	if (!(options & PMEnable))
1700
		return 0;
F
Francois Romieu 已提交
1701 1702 1703

	options = RTL_R8(Config3);
	if (options & LinkUp)
1704
		wolopts |= WAKE_PHY;
1705
	switch (tp->mac_version) {
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1716 1717
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1718 1719
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1720 1721 1722
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1723 1724 1725 1726 1727 1728 1729 1730
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1731 1732 1733

	options = RTL_R8(Config5);
	if (options & UWF)
1734
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1735
	if (options & BWF)
1736
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1737
	if (options & MWF)
1738
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1739

1740
	return wolopts;
F
Francois Romieu 已提交
1741 1742
}

1743
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1744 1745
{
	struct rtl8169_private *tp = netdev_priv(dev);
1746 1747 1748
	struct device *d = &tp->pci_dev->dev;

	pm_runtime_get_noresume(d);
1749

1750
	rtl_lock_work(tp);
1751 1752

	wol->supported = WAKE_ANY;
1753 1754 1755 1756
	if (pm_runtime_active(d))
		wol->wolopts = __rtl8169_get_wol(tp);
	else
		wol->wolopts = tp->saved_wolopts;
1757

1758
	rtl_unlock_work(tp);
1759 1760

	pm_runtime_put_noidle(d);
1761 1762 1763 1764
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
F
Francois Romieu 已提交
1765
	void __iomem *ioaddr = tp->mmio_addr;
1766
	unsigned int i, tmp;
1767
	static const struct {
F
Francois Romieu 已提交
1768 1769 1770 1771 1772 1773 1774 1775
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1776 1777
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1778
	};
1779
	u8 options;
F
Francois Romieu 已提交
1780 1781 1782

	RTL_W8(Cfg9346, Cfg9346_Unlock);

1783
	switch (tp->mac_version) {
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1794 1795
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1796 1797
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1798 1799 1800
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1801 1802
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1803
			rtl_w0w1_eri(tp,
1804 1805 1806 1807 1808 1809
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1810
			rtl_w0w1_eri(tp,
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1823
		options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
1824
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1825 1826 1827 1828
			options |= cfg[i].mask;
		RTL_W8(cfg[i].reg, options);
	}

1829 1830 1831 1832 1833 1834 1835 1836
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
		options = RTL_R8(Config1) & ~PMEnable;
		if (wolopts)
			options |= PMEnable;
		RTL_W8(Config1, options);
		break;
	default:
1837 1838 1839 1840
		options = RTL_R8(Config2) & ~PME_SIGNAL;
		if (wolopts)
			options |= PME_SIGNAL;
		RTL_W8(Config2, options);
1841 1842 1843
		break;
	}

F
Francois Romieu 已提交
1844
	RTL_W8(Cfg9346, Cfg9346_Lock);
1845 1846 1847 1848 1849
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1850 1851 1852
	struct device *d = &tp->pci_dev->dev;

	pm_runtime_get_noresume(d);
1853

1854
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1855

1856 1857 1858 1859
	if (pm_runtime_active(d))
		__rtl8169_set_wol(tp, wol->wolopts);
	else
		tp->saved_wolopts = wol->wolopts;
1860 1861

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1862

1863 1864
	device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);

1865 1866
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1867 1868 1869
	return 0;
}

1870 1871
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1872
	return rtl_chip_infos[tp->mac_version].fw_name;
1873 1874
}

L
Linus Torvalds 已提交
1875 1876 1877 1878
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1879
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1880

1881 1882 1883
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1884
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1885 1886 1887
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1888 1889 1890 1891 1892 1893 1894 1895
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1896
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	int ret = 0;
	u32 reg;

	reg = RTL_R32(TBICSR);
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
		RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
	} else if (autoneg == AUTONEG_ENABLE)
		RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
	else {
1910 1911
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1912 1913 1914 1915 1916 1917 1918
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1919
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1920 1921
{
	struct rtl8169_private *tp = netdev_priv(dev);
1922
	int giga_ctrl, bmcr;
1923
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1924

1925
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1926 1927

	if (autoneg == AUTONEG_ENABLE) {
1928 1929
		int auto_nego;

1930
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1943
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1944

1945
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1946
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1947

1948
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1949
		if (tp->mii.supports_gmii) {
1950 1951 1952 1953 1954 1955
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1956 1957
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1958
			goto out;
1959
		}
L
Linus Torvalds 已提交
1960

1961 1962
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1963 1964
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1965 1966 1967 1968 1969 1970
	} else {
		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1971
			goto out;
1972 1973 1974

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1975 1976
	}

1977
	rtl_writephy(tp, MII_BMCR, bmcr);
1978

F
Francois Romieu 已提交
1979 1980
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1981
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1982 1983
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1984
		} else {
1985 1986
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1987 1988 1989
		}
	}

1990 1991 1992
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1993 1994 1995
}

static int rtl8169_set_speed(struct net_device *dev,
1996
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1997 1998 1999 2000
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

2001
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
2002 2003
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
2004

2005
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
2006 2007
	    (advertising & ADVERTISED_1000baseT_Full) &&
	    !pci_is_pcie(tp->pci_dev)) {
L
Linus Torvalds 已提交
2008
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
2009 2010
	}
out:
L
Linus Torvalds 已提交
2011 2012 2013
	return ret;
}

2014 2015
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
2016
{
F
Francois Romieu 已提交
2017 2018
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
2019
	if (dev->mtu > TD_MSS_MAX)
2020
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
2021

F
Francois Romieu 已提交
2022 2023 2024 2025
	if (dev->mtu > JUMBO_1K &&
	    !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
		features &= ~NETIF_F_IP_CSUM;

2026
	return features;
L
Linus Torvalds 已提交
2027 2028
}

2029 2030
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
2031 2032
{
	struct rtl8169_private *tp = netdev_priv(dev);
2033
	void __iomem *ioaddr = tp->mmio_addr;
H
hayeswang 已提交
2034
	u32 rx_config;
L
Linus Torvalds 已提交
2035

H
hayeswang 已提交
2036 2037 2038 2039 2040
	rx_config = RTL_R32(RxConfig);
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
2041

H
hayeswang 已提交
2042
	RTL_W32(RxConfig, rx_config);
2043

H
hayeswang 已提交
2044 2045 2046 2047
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
2048

H
hayeswang 已提交
2049 2050 2051 2052 2053 2054 2055 2056 2057
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

	tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);

	RTL_W16(CPlusCmd, tp->cp_cmd);
	RTL_R16(CPlusCmd);
2058
}
L
Linus Torvalds 已提交
2059

2060 2061 2062 2063 2064
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
2065 2066
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

2067
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
2068
	if (features ^ dev->features)
H
hayeswang 已提交
2069
		__rtl8169_set_features(dev, features);
2070
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2071 2072 2073 2074

	return 0;
}

2075

2076
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
2077
{
2078 2079
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
2080 2081
}

2082
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
2083 2084 2085
{
	u32 opts2 = le32_to_cpu(desc->opts2);

2086
	if (opts2 & RxVlanTag)
2087
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
2088 2089
}

2090 2091
static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
					  struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2092 2093 2094 2095
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 status;
2096
	u32 supported, advertising;
L
Linus Torvalds 已提交
2097

2098
	supported =
L
Linus Torvalds 已提交
2099
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
2100
	cmd->base.port = PORT_FIBRE;
L
Linus Torvalds 已提交
2101 2102

	status = RTL_R32(TBICSR);
2103 2104
	advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->base.autoneg = !!(status & TBINwEnable);
L
Linus Torvalds 已提交
2105

2106 2107 2108 2109 2110 2111 2112
	cmd->base.speed = SPEED_1000;
	cmd->base.duplex = DUPLEX_FULL; /* Always set */

	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
						supported);
	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
						advertising);
2113 2114

	return 0;
L
Linus Torvalds 已提交
2115 2116
}

2117 2118
static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
					   struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2119 2120
{
	struct rtl8169_private *tp = netdev_priv(dev);
2121

2122 2123 2124
	mii_ethtool_get_link_ksettings(&tp->mii, cmd);

	return 0;
L
Linus Torvalds 已提交
2125 2126
}

2127 2128
static int rtl8169_get_link_ksettings(struct net_device *dev,
				      struct ethtool_link_ksettings *cmd)
L
Linus Torvalds 已提交
2129 2130
{
	struct rtl8169_private *tp = netdev_priv(dev);
2131
	int rc;
L
Linus Torvalds 已提交
2132

2133
	rtl_lock_work(tp);
2134
	rc = tp->get_link_ksettings(dev, cmd);
2135
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2136

2137
	return rc;
L
Linus Torvalds 已提交
2138 2139
}

2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
static int rtl8169_set_link_ksettings(struct net_device *dev,
				      const struct ethtool_link_ksettings *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int rc;
	u32 advertising;

	if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
	    cmd->link_modes.advertising))
		return -EINVAL;

	del_timer_sync(&tp->timer);

	rtl_lock_work(tp);
	rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
			       cmd->base.duplex, advertising);
	rtl_unlock_work(tp);

	return rc;
}

L
Linus Torvalds 已提交
2161 2162 2163
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2164
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2165 2166 2167
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2168

2169
	rtl_lock_work(tp);
P
Peter Wu 已提交
2170 2171
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2172
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2173 2174
}

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2205
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2206
{
2207 2208 2209 2210 2211 2212
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2213 2214
}

2215
DECLARE_RTL_COND(rtl_counters_cond)
2216 2217 2218
{
	void __iomem *ioaddr = tp->mmio_addr;

2219
	return RTL_R32(CounterAddrLow) & (CounterReset | CounterDump);
2220 2221
}

2222
static bool rtl8169_do_counters(struct net_device *dev, u32 counter_cmd)
2223 2224 2225
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
2226 2227
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
2228

2229
	RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
2230
	RTL_R32(CounterAddrHigh);
2231 2232 2233
	cmd = (u64)paddr & DMA_BIT_MASK(32);
	RTL_W32(CounterAddrLow, cmd);
	RTL_W32(CounterAddrLow, cmd | counter_cmd);
2234

2235
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
}

static bool rtl8169_reset_counters(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

2249
	return rtl8169_do_counters(dev, CounterReset);
2250 2251
}

2252
static bool rtl8169_update_counters(struct net_device *dev)
2253 2254 2255 2256
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

2257 2258 2259 2260 2261
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
	if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
2262
		return true;
2263

2264
	return rtl8169_do_counters(dev, CounterDump);
2265 2266 2267 2268 2269
}

static bool rtl8169_init_counter_offsets(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2270
	struct rtl8169_counters *counters = tp->counters;
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
	if (rtl8169_reset_counters(dev))
		ret = true;

	if (rtl8169_update_counters(dev))
		ret = true;

2298 2299 2300
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
2301 2302 2303
	tp->tc_offset.inited = true;

	return ret;
2304 2305
}

2306 2307 2308 2309
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2310
	struct device *d = &tp->pci_dev->dev;
2311
	struct rtl8169_counters *counters = tp->counters;
2312 2313 2314

	ASSERT_RTNL();

2315 2316 2317 2318 2319 2320
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl8169_update_counters(dev);

	pm_runtime_put_noidle(d);
2321

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
2335 2336
}

2337 2338 2339 2340 2341 2342 2343 2344 2345
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2346 2347 2348 2349 2350 2351 2352
static int rtl8169_nway_reset(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return mii_nway_restart(&tp->mii);
}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

	rc = rtl8169_get_link_ksettings(dev, &ecmd);
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

	scale = &ci->scalev[RTL_R16(CPlusCmd) & 3];

	/* read IntrMitigate and adjust according to scale */
	for (w = RTL_R16(IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

	RTL_W16(IntrMitigate, swab16(w));

	tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
	RTL_W16(CPlusCmd, tp->cp_cmd);
	RTL_R16(CPlusCmd);

	rtl_unlock_work(tp);

	return 0;
}

2570
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2571 2572 2573
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2574 2575
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2576 2577
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2578
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2579 2580
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2581
	.get_strings		= rtl8169_get_strings,
2582
	.get_sset_count		= rtl8169_get_sset_count,
2583
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2584
	.get_ts_info		= ethtool_op_get_ts_info,
2585
	.nway_reset		= rtl8169_nway_reset,
2586
	.get_link_ksettings	= rtl8169_get_link_ksettings,
2587
	.set_link_ksettings	= rtl8169_set_link_ksettings,
L
Linus Torvalds 已提交
2588 2589
};

F
Francois Romieu 已提交
2590
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2591
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2592
{
2593
	void __iomem *ioaddr = tp->mmio_addr;
2594 2595 2596 2597 2598 2599
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2600 2601 2602 2603
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2604
	 */
2605
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2606
		u32 mask;
F
Francois Romieu 已提交
2607
		u32 val;
L
Linus Torvalds 已提交
2608 2609
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2610 2611 2612 2613 2614
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2615 2616 2617 2618
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2619
		/* 8168G family. */
H
hayeswang 已提交
2620
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2621
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2622 2623 2624
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2625
		/* 8168F family. */
2626
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2627 2628 2629
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2630
		/* 8168E family. */
H
Hayes Wang 已提交
2631
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2632 2633 2634 2635
		{ 0x7cf00000, 0x2c200000,	RTL_GIGA_MAC_VER_33 },
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2636
		/* 8168D family. */
2637 2638 2639
		{ 0x7cf00000, 0x28300000,	RTL_GIGA_MAC_VER_26 },
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2640

F
françois romieu 已提交
2641 2642 2643
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2644
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2645

2646
		/* 8168C family. */
2647
		{ 0x7cf00000, 0x3cb00000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2648
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2649
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2650
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2651 2652
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2653
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2654
		{ 0x7cf00000, 0x3c400000,	RTL_GIGA_MAC_VER_22 },
2655
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2656 2657 2658 2659 2660 2661 2662 2663

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7cf00000, 0x38500000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2664 2665
		{ 0x7cf00000, 0x44900000,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2666
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2667
		{ 0x7cf00000, 0x40b00000,	RTL_GIGA_MAC_VER_30 },
2668 2669 2670
		{ 0x7cf00000, 0x40a00000,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2671 2672 2673 2674 2675 2676
		{ 0x7cf00000, 0x34a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x24a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2677
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2678
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2679
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2680 2681
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2695 2696
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2697 2698
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2699 2700
	u32 reg;

F
Francois Romieu 已提交
2701 2702
	reg = RTL_R32(TxConfig);
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2703 2704
		p++;
	tp->mac_version = p->mac_version;
2705 2706 2707 2708 2709

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2710 2711 2712 2713
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2714 2715 2716 2717 2718 2719 2720 2721
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2722
	}
L
Linus Torvalds 已提交
2723 2724 2725 2726
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2727
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2728 2729
}

F
Francois Romieu 已提交
2730 2731 2732 2733 2734
struct phy_reg {
	u16 reg;
	u16 val;
};

2735 2736
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2737 2738
{
	while (len-- > 0) {
2739
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2740 2741 2742 2743
		regs++;
	}
}

2744 2745 2746 2747
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2748
#define PHY_MDIO_CHG		0x40000000
2749 2750 2751 2752 2753 2754 2755 2756 2757
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2758 2759 2760 2761 2762 2763 2764 2765
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2766 2767 2768
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2769
{
2770
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2771
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2772 2773 2774 2775 2776 2777
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2819 2820
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2821
{
2822
	bool rc = false;
2823
	size_t index;
2824

2825 2826
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2827
		u32 regno = (action & 0x0fff0000) >> 16;
2828

2829 2830 2831 2832
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2833
		case PHY_MDIO_CHG:
2834 2835 2836 2837 2838 2839 2840 2841
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2842
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2843
					  "Out of range of firmware\n");
2844
				goto out;
2845 2846 2847
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2848
			if (index + 2 >= pa->size) {
2849
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2850
					  "Out of range of firmware\n");
2851
				goto out;
2852 2853 2854 2855 2856
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2857
			if (index + 1 + regno >= pa->size) {
2858
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2859
					  "Out of range of firmware\n");
2860
				goto out;
2861
			}
2862 2863
			break;

2864
		default:
2865
			netif_err(tp, ifup, tp->dev,
2866
				  "Invalid action 0x%08x\n", action);
2867
			goto out;
2868 2869
		}
	}
2870 2871 2872 2873
	rc = true;
out:
	return rc;
}
2874

2875 2876 2877 2878 2879 2880
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2881
		netif_err(tp, ifup, dev, "invalid firmware\n");
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2894
	struct mdio_ops org, *ops = &tp->mdio_ops;
2895 2896 2897 2898
	u32 predata, count;
	size_t index;

	predata = count = 0;
2899 2900
	org.write = ops->write;
	org.read = ops->read;
2901

2902 2903
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2904
		u32 data = action & 0x0000ffff;
2905 2906 2907 2908
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2909 2910

		switch(action & 0xf0000000) {
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2927 2928 2929 2930 2931 2932 2933 2934 2935
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2936 2937 2938 2939 2940 2941
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2942
		case PHY_WRITE:
2943 2944 2945 2946
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2947
			index += (count == data) ? 2 : 1;
2948
			break;
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2971 2972 2973 2974
		default:
			BUG();
		}
	}
2975 2976 2977

	ops->write = org.write;
	ops->read = org.read;
2978 2979
}

2980 2981
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2982 2983 2984 2985 2986
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2987 2988
}

2989
static void rtl_apply_firmware(struct rtl8169_private *tp)
2990
{
2991
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2992 2993

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2994
	if (!IS_ERR_OR_NULL(rtl_fw))
2995
		rtl_phy_write_fw(tp, rtl_fw);
2996 2997 2998 2999 3000 3001 3002 3003
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
3004 3005
}

3006
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3007
{
3008
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
3009 3010 3011 3012 3013
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
3014

F
françois romieu 已提交
3015 3016 3017 3018 3019 3020 3021
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
3022

F
françois romieu 已提交
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
3069

3070
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
3071 3072
}

3073
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
3074
{
3075
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3076 3077 3078 3079 3080
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

3081
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3082 3083
}

3084
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
3085 3086 3087
{
	struct pci_dev *pdev = tp->pci_dev;

3088 3089
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
3090 3091
		return;

3092 3093 3094
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
3095 3096
}

3097
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
3098
{
3099
	static const struct phy_reg phy_reg_init[] = {
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3139
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3140

3141
	rtl8169scd_hw_phy_config_quirk(tp);
3142 3143
}

3144
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
3145
{
3146
	static const struct phy_reg phy_reg_init[] = {
3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

3194
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3195 3196
}

3197
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
3198
{
3199
	static const struct phy_reg phy_reg_init[] = {
3200 3201 3202 3203
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3204 3205
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
3206

3207
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3208 3209
}

3210
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
3211
{
3212
	static const struct phy_reg phy_reg_init[] = {
3213 3214 3215 3216 3217
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

3218
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3219 3220
}

3221
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3222
{
3223
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3224 3225 3226 3227 3228 3229 3230
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

3231
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3232 3233
}

3234
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3235
{
3236
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3237 3238 3239 3240 3241
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

3242 3243 3244
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
3245

3246
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3247 3248
}

3249
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3250
{
3251
	static const struct phy_reg phy_reg_init[] = {
3252 3253
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
3265 3266 3267 3268
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
3269 3270
	};

3271
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3272

3273 3274 3275
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3276 3277
}

3278
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
3279
{
3280
	static const struct phy_reg phy_reg_init[] = {
3281
		{ 0x1f, 0x0001 },
3282
		{ 0x12, 0x2300 },
3283 3284 3285 3286 3287 3288 3289
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
3290 3291
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
3292 3293 3294
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
3295 3296 3297
		{ 0x1f, 0x0000 }
	};

3298
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3299

3300 3301 3302 3303
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
3304 3305
}

3306
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3307
{
3308
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3320
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3321

3322 3323 3324 3325
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3326 3327
}

3328
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3329
{
3330
	rtl8168c_3_hw_phy_config(tp);
3331 3332
}

3333
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3334
{
3335
	static const struct phy_reg phy_reg_init_0[] = {
3336
		/* Channel Estimation */
F
Francois Romieu 已提交
3337
		{ 0x1f, 0x0001 },
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3349
		{ 0x1f, 0x0003 },
3350 3351 3352
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3353 3354 3355 3356
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3357
		 * Enhance line driver power
3358
		 */
F
Francois Romieu 已提交
3359
		{ 0x1f, 0x0002 },
3360 3361 3362
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3363 3364 3365 3366 3367 3368 3369 3370
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3371

F
Francois Romieu 已提交
3372
		{ 0x1f, 0x0000 },
3373
		{ 0x0d, 0xf880 }
3374 3375
	};

3376
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3377

3378 3379 3380 3381
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3382
	rtl_writephy(tp, 0x1f, 0x0002);
3383 3384
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3385

3386
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3387
		static const struct phy_reg phy_reg_init[] = {
3388 3389 3390 3391 3392 3393 3394 3395 3396
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3397
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3398

3399
		val = rtl_readphy(tp, 0x0d);
3400 3401

		if ((val & 0x00ff) != 0x006c) {
3402
			static const u32 set[] = {
3403 3404 3405 3406 3407
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3408
			rtl_writephy(tp, 0x1f, 0x0002);
3409 3410 3411

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3412
				rtl_writephy(tp, 0x0d, val | set[i]);
3413 3414
		}
	} else {
3415
		static const struct phy_reg phy_reg_init[] = {
3416 3417 3418 3419 3420 3421 3422
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3423
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3424 3425
	}

3426
	/* RSET couple improve */
3427 3428 3429
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3430

3431
	/* Fine tune PLL performance */
3432
	rtl_writephy(tp, 0x1f, 0x0002);
3433 3434
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3435

3436 3437
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3438 3439

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3440

3441
	rtl_writephy(tp, 0x1f, 0x0000);
3442 3443
}

3444
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3445
{
3446
	static const struct phy_reg phy_reg_init_0[] = {
3447
		/* Channel Estimation */
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3466 3467
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3468
		 * Enhance line driver power
3469
		 */
3470 3471 3472 3473
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3474 3475 3476 3477 3478 3479 3480 3481
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3482 3483

		{ 0x1f, 0x0000 },
3484
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3485 3486
	};

3487
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3488

3489
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3490
		static const struct phy_reg phy_reg_init[] = {
3491 3492
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3493
			{ 0x1f, 0x0005 },
3494 3495 3496 3497 3498 3499 3500
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3501
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3502

3503
		val = rtl_readphy(tp, 0x0d);
3504
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3505
			static const u32 set[] = {
3506 3507 3508 3509 3510
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3511
			rtl_writephy(tp, 0x1f, 0x0002);
3512 3513 3514

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3515
				rtl_writephy(tp, 0x0d, val | set[i]);
3516 3517
		}
	} else {
3518
		static const struct phy_reg phy_reg_init[] = {
3519 3520
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3521
			{ 0x1f, 0x0005 },
3522 3523
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3524 3525
		};

3526
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3527 3528
	}

3529
	/* Fine tune PLL performance */
3530
	rtl_writephy(tp, 0x1f, 0x0002);
3531 3532
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3533

3534
	/* Switching regulator Slew rate */
3535 3536
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3537

3538 3539
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3540 3541

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3542

3543
	rtl_writephy(tp, 0x1f, 0x0000);
3544 3545
}

3546
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3547
{
3548
	static const struct phy_reg phy_reg_init[] = {
3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3604
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3605 3606
}

F
françois romieu 已提交
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3623
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3653 3654
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3655 3656 3657 3658 3659
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3660
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3661 3662 3663 3664
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3665
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3666
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3667 3668 3669 3670

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3671
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3672
	rtl_writephy(tp, 0x1f, 0x0000);
3673
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3674 3675 3676

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3677
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3678 3679 3680 3681
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3682
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3683 3684
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3685
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3749
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3750 3751 3752 3753 3754 3755
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3756
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3757 3758
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3759
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3760 3761 3762 3763

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3764
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3765 3766 3767 3768 3769
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3770
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3771 3772 3773
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3774
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3775 3776
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3777
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3778 3779 3780
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3781
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3782 3783 3784 3785 3786
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3787
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3788 3789 3790 3791
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3792 3793
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3794
	rtl_writephy(tp, 0x1f, 0x0000);
3795 3796 3797
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3798

3799 3800
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3801 3802
}

3803 3804 3805 3806 3807
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3808
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3809 3810 3811 3812 3813
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3814
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3815
	rtl_writephy(tp, 0x1f, 0x0000);
3816
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3817 3818 3819 3820

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3821
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3822 3823 3824
	rtl_writephy(tp, 0x1f, 0x0000);
}

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3866
	rtl8168f_hw_phy_config(tp);
3867 3868 3869 3870

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3871
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3872 3873 3874 3875 3876 3877 3878
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3879
	rtl8168f_hw_phy_config(tp);
3880 3881
}

3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3927
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3928 3929 3930 3931 3932 3933 3934
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3935
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3936
	rtl_writephy(tp, 0x05, 0x8b5d);
3937
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3938
	rtl_writephy(tp, 0x05, 0x8a7c);
3939
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3940
	rtl_writephy(tp, 0x05, 0x8a7f);
3941
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3942
	rtl_writephy(tp, 0x05, 0x8a82);
3943
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3944
	rtl_writephy(tp, 0x05, 0x8a85);
3945
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3946
	rtl_writephy(tp, 0x05, 0x8a88);
3947
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3948 3949 3950 3951 3952
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3953
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3954 3955 3956
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3957
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3958 3959
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3960
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3961 3962 3963
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3964
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3965 3966 3967 3968 3969 3970 3971 3972 3973
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3974 3975
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3976 3977 3978
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3979 3980 3981 3982
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3983 3984 3985
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3986
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3987 3988
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3989
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3990
	}
H
Hayes Wang 已提交
3991

3992 3993 3994
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3995
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3996
	} else {
3997
		rtl_writephy(tp, 0x1f, 0x0c41);
3998
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3999
	}
H
Hayes Wang 已提交
4000

4001 4002
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
4003
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
4004

4005
	rtl_writephy(tp, 0x1f, 0x0bcc);
4006
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
4007
	rtl_writephy(tp, 0x1f, 0x0a44);
4008
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4009 4010
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
4011 4012
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4013

4014 4015
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
4016
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
4017

4018 4019 4020
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
4021
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4022 4023

	rtl_writephy(tp, 0x1f, 0x0c42);
4024
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4025

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

4037 4038 4039
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4040
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4041

4042
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
4043 4044
}

H
hayeswang 已提交
4045 4046 4047 4048 4049
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
4060
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
4061
	rtl_writephy(tp, 0x13, 0x80a2);
4062
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
4063
	rtl_writephy(tp, 0x13, 0x80a4);
4064
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
4065
	rtl_writephy(tp, 0x13, 0x809c);
4066
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
4067 4068 4069 4070 4071
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
4072
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
4073
	rtl_writephy(tp, 0x13, 0x80b4);
4074
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
4075
	rtl_writephy(tp, 0x13, 0x80ac);
4076
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
4077 4078 4079 4080 4081
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
4082
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
4083
	rtl_writephy(tp, 0x13, 0x8090);
4084
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
4085
	rtl_writephy(tp, 0x13, 0x8092);
4086
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
4105
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4106
	rtl_writephy(tp, 0x13, 0x827b);
4107
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4108
	rtl_writephy(tp, 0x13, 0x827c);
4109
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4110
	rtl_writephy(tp, 0x13, 0x827d);
4111
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
4112 4113 4114

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4115
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4116
	rtl_writephy(tp, 0x1f, 0x0a42);
4117
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4118 4119 4120 4121
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4122
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4123 4124 4125 4126
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
4127
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
4128 4129 4130 4131
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
4132
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4133
	rtl_writephy(tp, 0x13, 0x8047);
4134
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4135
	rtl_writephy(tp, 0x13, 0x804f);
4136
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4137
	rtl_writephy(tp, 0x13, 0x8057);
4138
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4139
	rtl_writephy(tp, 0x13, 0x805f);
4140
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4141
	rtl_writephy(tp, 0x13, 0x8067);
4142
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4143
	rtl_writephy(tp, 0x13, 0x806f);
4144
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
4145 4146 4147 4148
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4149
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4150 4151 4152 4153 4154
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4155
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
4171
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
4172 4173 4174 4175 4176
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
4177
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
4178
	rtl_writephy(tp, 0x1f, 0x0a42);
4179
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
4180 4181 4182 4183
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
4184
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

4201
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
4202
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
4222
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
4223 4224 4225 4226 4227
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
4228
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4229 4230 4231 4232

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4366
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4367
{
4368
	static const struct phy_reg phy_reg_init[] = {
4369 4370 4371 4372 4373 4374
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4375 4376 4377 4378
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4379

4380
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4381 4382
}

4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4400 4401 4402
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4403

4404
	rtl_apply_firmware(tp);
4405 4406 4407 4408

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4409 4410 4411
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4412 4413 4414
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4415 4416 4417 4418

	rtl_apply_firmware(tp);

	/* EEE setting */
4419
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4420 4421 4422 4423 4424 4425
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4436 4437 4438
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4439 4440 4441

	rtl_apply_firmware(tp);

4442
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4443 4444
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4445
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4446 4447
}

4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4459
		rtl8169s_hw_phy_config(tp);
4460 4461
		break;
	case RTL_GIGA_MAC_VER_04:
4462
		rtl8169sb_hw_phy_config(tp);
4463
		break;
4464
	case RTL_GIGA_MAC_VER_05:
4465
		rtl8169scd_hw_phy_config(tp);
4466
		break;
4467
	case RTL_GIGA_MAC_VER_06:
4468
		rtl8169sce_hw_phy_config(tp);
4469
		break;
4470 4471 4472
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4473
		rtl8102e_hw_phy_config(tp);
4474
		break;
4475
	case RTL_GIGA_MAC_VER_11:
4476
		rtl8168bb_hw_phy_config(tp);
4477 4478
		break;
	case RTL_GIGA_MAC_VER_12:
4479
		rtl8168bef_hw_phy_config(tp);
4480 4481
		break;
	case RTL_GIGA_MAC_VER_17:
4482
		rtl8168bef_hw_phy_config(tp);
4483
		break;
F
Francois Romieu 已提交
4484
	case RTL_GIGA_MAC_VER_18:
4485
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4486 4487
		break;
	case RTL_GIGA_MAC_VER_19:
4488
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4489
		break;
4490
	case RTL_GIGA_MAC_VER_20:
4491
		rtl8168c_2_hw_phy_config(tp);
4492
		break;
F
Francois Romieu 已提交
4493
	case RTL_GIGA_MAC_VER_21:
4494
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4495
		break;
4496
	case RTL_GIGA_MAC_VER_22:
4497
		rtl8168c_4_hw_phy_config(tp);
4498
		break;
F
Francois Romieu 已提交
4499
	case RTL_GIGA_MAC_VER_23:
4500
	case RTL_GIGA_MAC_VER_24:
4501
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4502
		break;
F
Francois Romieu 已提交
4503
	case RTL_GIGA_MAC_VER_25:
4504
		rtl8168d_1_hw_phy_config(tp);
4505 4506
		break;
	case RTL_GIGA_MAC_VER_26:
4507
		rtl8168d_2_hw_phy_config(tp);
4508 4509
		break;
	case RTL_GIGA_MAC_VER_27:
4510
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4511
		break;
F
françois romieu 已提交
4512 4513 4514
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4515 4516 4517 4518
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4519 4520 4521
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4522 4523
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4524 4525 4526 4527
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4528
		break;
4529 4530 4531 4532 4533 4534
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4535

4536 4537 4538 4539
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4540 4541 4542 4543
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4544 4545 4546 4547
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4548 4549 4550
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4551
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4552
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4553
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4554 4555
		rtl8168g_2_hw_phy_config(tp);
		break;
4556 4557 4558 4559 4560 4561 4562 4563
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4564

C
Chun-Hao Lin 已提交
4565 4566 4567 4568 4569 4570 4571 4572
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4573
	case RTL_GIGA_MAC_VER_41:
4574 4575 4576 4577 4578
	default:
		break;
	}
}

4579
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4580 4581 4582 4583 4584
{
	struct timer_list *timer = &tp->timer;
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4585
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4586

4587
	if (tp->phy_reset_pending(tp)) {
4588
		/*
L
Linus Torvalds 已提交
4589 4590 4591 4592 4593 4594 4595 4596
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

	if (tp->link_ok(ioaddr))
4597
		return;
L
Linus Torvalds 已提交
4598

4599
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4600

4601
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4602 4603 4604

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4605 4606 4607 4608 4609 4610 4611 4612
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

4613
static void rtl8169_phy_timer(struct timer_list *t)
4614
{
4615
	struct rtl8169_private *tp = from_timer(tp, t, timer);
4616

4617
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4618 4619
}

4620 4621 4622 4623 4624
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4625 4626 4627
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4628
	tp->phy_reset_enable(tp);
4629
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4630 4631
}

4632 4633 4634 4635 4636 4637 4638 4639
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
	    (RTL_R8(PHYstatus) & TBI_Enable);
}

4640 4641 4642 4643
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4644
	rtl_hw_phy_config(dev);
4645

4646 4647 4648 4649
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
	}
4650

4651 4652 4653 4654
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4655

4656
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4657 4658 4659
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4660
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4661 4662
	}

4663 4664
	rtl8169_phy_reset(dev, tp);

4665
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4666 4667 4668 4669 4670
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4671

4672
	if (rtl_tbi_enabled(tp))
4673
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4674 4675
}

4676 4677 4678 4679
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

4680
	rtl_lock_work(tp);
4681 4682

	RTL_W8(Cfg9346, Cfg9346_Unlock);
4683

4684
	RTL_W32(MAC4, addr[4] | addr[5] << 8);
4685 4686
	RTL_R32(MAC4);

4687
	RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4688 4689
	RTL_R32(MAC0);

4690 4691
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4692

4693 4694
	RTL_W8(Cfg9346, Cfg9346_Lock);

4695
	rtl_unlock_work(tp);
4696 4697 4698 4699 4700
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
4701
	struct device *d = &tp->pci_dev->dev;
4702 4703 4704 4705 4706 4707 4708
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);

4709 4710 4711 4712 4713 4714
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4715 4716 4717 4718

	return 0;
}

4719 4720 4721 4722 4723
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4724 4725
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4726

F
Francois Romieu 已提交
4727 4728
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4729
{
4730 4731 4732 4733 4734 4735
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4736
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4737 4738 4739
		return 0;

	case SIOCSMIIREG:
4740
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4741 4742 4743 4744 4745
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4746 4747 4748 4749 4750
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

B
Bill Pemberton 已提交
4751
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4752 4753 4754 4755 4756 4757 4758 4759
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4760
	case RTL_GIGA_MAC_VER_28:
4761
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4762 4763 4764
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4765 4766
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4767
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4768
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4769
	case RTL_GIGA_MAC_VER_44:
4770 4771 4772 4773
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4774 4775 4776
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4777 4778 4779
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4780 4781 4782 4783 4784 4785 4786
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4811 4812 4813 4814 4815
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
4816 4817
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4818 4819 4820 4821 4822
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4823
	case RTL_GIGA_MAC_VER_37:
4824
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4825
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4826 4827
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4828
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4829
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4830
	case RTL_GIGA_MAC_VER_44:
4831 4832 4833 4834
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4835 4836 4837
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
		RTL_W32(RxConfig, RTL_R32(RxConfig) |
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4851
	rtl_speed_down(tp);
4852 4853 4854 4855 4856
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4871 4872
	void __iomem *ioaddr = tp->mmio_addr;

4873
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4874 4875 4876
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
	}
F
françois romieu 已提交
4890 4891 4892 4893
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4894 4895
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
4896
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4897 4898 4899 4900 4901 4902 4903 4904 4905

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4906 4907
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4908
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4909
		break;
H
Hayes Wang 已提交
4910 4911 4912 4913
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
	}
F
françois romieu 已提交
4914 4915 4916 4917 4918
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4940 4941 4942 4943 4944 4945
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4946 4947 4948
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4949 4950
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4974 4975 4976 4977 4978 4979
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4980
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4981 4982
		return;

F
Francois Romieu 已提交
4983 4984
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
F
françois romieu 已提交
4985 4986 4987 4988
	    (RTL_R16(CPlusCmd) & ASF)) {
		return;
	}

H
hayeswang 已提交
4989 4990
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4991
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4992

4993
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4994 4995 4996 4997 4998 4999 5000
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
5001 5002
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
5003
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
5004 5005
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5006
	case RTL_GIGA_MAC_VER_44:
5007 5008
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
5009 5010
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
5011 5012
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
5013 5014
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
5015
	case RTL_GIGA_MAC_VER_49:
5016
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
5017
			     0xfc000000, ERIAR_EXGMAC);
5018
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
5019
		break;
F
françois romieu 已提交
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
5030 5031
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
5032
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
5033 5034
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
F
françois romieu 已提交
5035 5036
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
5037
	case RTL_GIGA_MAC_VER_44:
5038 5039
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
5040 5041
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
5042
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
5043
		break;
5044 5045
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
5046
	case RTL_GIGA_MAC_VER_49:
5047
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
5048
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
5049 5050
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
5051 5052 5053 5054 5055
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
5056 5057
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
5058 5059 5060 5061 5062 5063 5064
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5065
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
5066 5067 5068 5069
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5070
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
5071 5072
}

B
Bill Pemberton 已提交
5073
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
5074 5075 5076 5077 5078 5079 5080 5081 5082
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
5083 5084
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
5085
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
5086
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
5087
	case RTL_GIGA_MAC_VER_43:
5088 5089
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
5107
	case RTL_GIGA_MAC_VER_28:
5108
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
5109 5110
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
5111
	case RTL_GIGA_MAC_VER_34:
5112 5113
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5114
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
5115 5116
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5117
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5118
	case RTL_GIGA_MAC_VER_44:
5119 5120
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
5121 5122 5123
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
5163
	case RTL_GIGA_MAC_VER_34:
5164
	case RTL_GIGA_MAC_VER_35:
5165 5166
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
		break;
5167 5168
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5169
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5170
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5171
	case RTL_GIGA_MAC_VER_44:
5172 5173 5174 5175
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5176 5177 5178
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
5179
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
5180
		break;
5181 5182 5183 5184 5185 5186
	default:
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
		break;
	}
}

5187 5188
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
5189
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
5190 5191
}

F
Francois Romieu 已提交
5192 5193
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
5194 5195 5196
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5197
	rtl_generic_op(tp, tp->jumbo_ops.enable);
5198
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5199 5200 5201 5202
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
5203 5204 5205
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5206
	rtl_generic_op(tp, tp->jumbo_ops.disable);
5207
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5208 5209 5210 5211 5212 5213 5214 5215
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
5216
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x3f);
	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | 0x01);
5249
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
5250 5251 5252 5253 5254 5255 5256 5257 5258
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x0c);
	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
5259
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5260 5261 5262 5263 5264
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
5265
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
		(0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_enable(tp);

	RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_disable(tp);

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
}

B
Bill Pemberton 已提交
5292
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
5335 5336
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5337
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5338
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5339
	case RTL_GIGA_MAC_VER_44:
5340 5341 5342 5343
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5344 5345 5346
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
5347 5348 5349 5350 5351 5352 5353
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

5354 5355 5356 5357 5358 5359 5360
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(ChipCmd) & CmdReset;
}

5361 5362 5363 5364 5365 5366
static void rtl_hw_reset(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(ChipCmd, CmdReset);

5367
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
5368 5369
}

5370
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5371
{
5372 5373 5374
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
5375

5376 5377 5378
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
5379

5380 5381 5382
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
5383

5384 5385 5386 5387
	rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
	if (rc < 0)
		goto err_free;

5388 5389 5390 5391
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

5392 5393 5394 5395
	tp->rtl_fw = rtl_fw;
out:
	return;

5396 5397
err_release_firmware:
	release_firmware(rtl_fw->fw);
5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
5412 5413
}

5414 5415 5416 5417
static void rtl_rx_close(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

5418
	RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
5419 5420
}

5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
DECLARE_RTL_COND(rtl_npq_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(TxPoll) & NPQ;
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(TxConfig) & TXCFG_EMPTY;
}

F
françois romieu 已提交
5435
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5436
{
F
françois romieu 已提交
5437 5438
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
5439
	/* Disable interrupts */
F
françois romieu 已提交
5440
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5441

5442 5443
	rtl_rx_close(tp);

5444
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
5445 5446
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
5447
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5448
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
5461 5462 5463 5464
		   tp->mac_version == RTL_GIGA_MAC_VER_48 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_49 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_50 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_51) {
5465
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
5466
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5467 5468 5469
	} else {
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
		udelay(100);
F
françois romieu 已提交
5470 5471
	}

5472
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5473 5474
}

5475
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5476 5477 5478 5479 5480 5481 5482 5483
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Set DMA burst size and Interframe Gap Time */
	RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
		(InterFrameGap << TxInterFrameGapShift));
}

5484
static void rtl_hw_start(struct net_device *dev)
L
Linus Torvalds 已提交
5485 5486 5487
{
	struct rtl8169_private *tp = netdev_priv(dev);

5488 5489
	tp->hw_start(dev);

5490
	rtl_irq_enable_all(tp);
5491 5492
}

5493 5494 5495 5496 5497 5498 5499 5500 5501
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
					 void __iomem *ioaddr)
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
	RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5502
	RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5503
	RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5504
	RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515
}

static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
{
	u16 cmd;

	cmd = RTL_R16(CPlusCmd);
	RTL_W16(CPlusCmd, cmd);
	return cmd;
}

5516
static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
5517 5518
{
	/* Low hurts. Let's disable the filtering. */
5519
	RTL_W16(RxMaxSize, rx_buf_sz + 1);
5520 5521
}

5522 5523
static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
{
5524
	static const struct rtl_cfg2_info {
5525 5526 5527 5528 5529 5530 5531 5532
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5533 5534
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5535 5536 5537 5538
	unsigned int i;
	u32 clk;

	clk = RTL_R8(Config2) & PCI_Clock_66MHz;
5539
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5540 5541 5542 5543 5544 5545 5546
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
			RTL_W32(0x7c, p->val);
			break;
		}
	}
}

5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

	tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5591 5592 5593
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5594 5595 5596 5597 5598 5599
	RTL_W32(MAR0 + 4, mc_filter[1]);
	RTL_W32(MAR0 + 0, mc_filter[0]);

	RTL_W32(RxConfig, tmp);
}

5600 5601 5602 5603 5604 5605
static void rtl_hw_start_8169(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5606 5607 5608 5609 5610
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
		RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
	}

L
Linus Torvalds 已提交
5611
	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5612 5613 5614 5615
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5616 5617
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

5618 5619
	rtl_init_rxcfg(tp);

5620
	RTL_W8(EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5621

E
Eric Dumazet 已提交
5622
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
L
Linus Torvalds 已提交
5623

F
Francois Romieu 已提交
5624 5625 5626 5627
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5628
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
5629

5630
	tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
L
Linus Torvalds 已提交
5631

F
Francois Romieu 已提交
5632 5633
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5634
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5635
			"Bit-3 and bit-14 MUST be 1\n");
5636
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5637 5638
	}

5639 5640
	RTL_W16(CPlusCmd, tp->cp_cmd);

5641 5642
	rtl8169_set_magic_reg(ioaddr, tp->mac_version);

L
Linus Torvalds 已提交
5643 5644 5645 5646 5647 5648
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
	RTL_W16(IntrMitigate, 0x0000);

5649
	rtl_set_rx_tx_desc_registers(tp, ioaddr);
5650

F
Francois Romieu 已提交
5651 5652 5653 5654
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5655 5656 5657 5658
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
		rtl_set_rx_tx_config_registers(tp);
	}

L
Linus Torvalds 已提交
5659
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5660 5661 5662

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(IntrMask);
L
Linus Torvalds 已提交
5663 5664 5665

	RTL_W32(RxMissed, 0);

5666
	rtl_set_rx_mode(dev);
L
Linus Torvalds 已提交
5667 5668

	/* no early-rx interrupts */
5669
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
5670
}
L
Linus Torvalds 已提交
5671

5672 5673 5674
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5675
		tp->csi_ops.write(tp, addr, value);
5676 5677 5678 5679
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5680
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5681 5682 5683
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5684 5685 5686
{
	u32 csi;

5687 5688 5689 5690 5691 5692 5693
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5694 5695
}

5696
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5697
{
5698
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5699 5700
}

5701 5702 5703 5704 5705 5706 5707
DECLARE_RTL_COND(rtl_csiar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CSIAR) & CSIAR_FLAG;
}

5708
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5709
{
5710
	void __iomem *ioaddr = tp->mmio_addr;
5711 5712 5713 5714 5715

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5716
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5717 5718
}

5719
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5720
{
5721
	void __iomem *ioaddr = tp->mmio_addr;
5722 5723 5724 5725

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5726 5727
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5728 5729
}

5730
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5731
{
5732
	void __iomem *ioaddr = tp->mmio_addr;
5733 5734 5735 5736 5737 5738

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5739
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5740 5741
}

5742
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5743
{
5744
	void __iomem *ioaddr = tp->mmio_addr;
5745 5746 5747 5748

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5749 5750
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5751 5752
}

H
hayeswang 已提交
5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
}

B
Bill Pemberton 已提交
5776
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5799
	case RTL_GIGA_MAC_VER_37:
5800
	case RTL_GIGA_MAC_VER_38:
5801 5802 5803 5804
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5805 5806 5807 5808 5809
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5810 5811 5812 5813 5814
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5815 5816 5817 5818 5819 5820 5821 5822
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5823 5824
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5825 5826 5827 5828
{
	u16 w;

	while (len-- > 0) {
5829 5830
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5831 5832 5833 5834
		e++;
	}
}

5835 5836
static void rtl_disable_clock_request(struct pci_dev *pdev)
{
5837 5838
	pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5839 5840
}

F
françois romieu 已提交
5841 5842
static void rtl_enable_clock_request(struct pci_dev *pdev)
{
5843 5844
	pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5845 5846
}

H
hayeswang 已提交
5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 data;

	data = RTL_R8(Config3);

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

	RTL_W8(Config3, data);
}

5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5873
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5874
{
5875 5876 5877
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5878 5879 5880 5881
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);

5882 5883 5884 5885
	if (tp->dev->mtu <= ETH_DATA_LEN) {
		rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5886 5887
}

5888
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5889
{
5890 5891 5892
	void __iomem *ioaddr = tp->mmio_addr;

	rtl_hw_start_8168bb(tp);
5893

5894
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5895 5896

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5897 5898
}

5899
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5900
{
5901 5902 5903
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5904 5905 5906 5907
	RTL_W8(Config1, RTL_R8(Config1) | Speed_down);

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5908 5909
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5910 5911 5912 5913

	rtl_disable_clock_request(pdev);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5914 5915
}

5916
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5917
{
5918
	static const struct ephy_info e_info_8168cp[] = {
5919 5920 5921 5922 5923 5924 5925
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5926
	rtl_csi_access_enable_2(tp);
5927

5928
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5929

5930
	__rtl_hw_start_8168cp(tp);
5931 5932
}

5933
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5934
{
5935 5936 5937 5938
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5939 5940 5941

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5942 5943
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5944 5945 5946 5947

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5948
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5949
{
5950 5951 5952 5953
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
5954 5955 5956 5957 5958 5959

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	/* Magic. */
	RTL_W8(DBG_REG, 0x20);

5960
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5961

5962 5963
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5964 5965 5966 5967

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5968
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5969
{
5970
	void __iomem *ioaddr = tp->mmio_addr;
5971
	static const struct ephy_info e_info_8168c_1[] = {
5972 5973 5974 5975 5976
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5977
	rtl_csi_access_enable_2(tp);
5978 5979 5980

	RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);

5981
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5982

5983
	__rtl_hw_start_8168cp(tp);
5984 5985
}

5986
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5987
{
5988
	static const struct ephy_info e_info_8168c_2[] = {
5989 5990 5991 5992
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5993
	rtl_csi_access_enable_2(tp);
5994

5995
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5996

5997
	__rtl_hw_start_8168cp(tp);
5998 5999
}

6000
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
6001
{
6002
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
6003 6004
}

6005
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
6006
{
6007
	rtl_csi_access_enable_2(tp);
6008

6009
	__rtl_hw_start_8168cp(tp);
6010 6011
}

6012
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
6013
{
6014 6015 6016 6017
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
6018 6019 6020

	rtl_disable_clock_request(pdev);

6021
	RTL_W8(MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
6022

6023 6024
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
6025 6026 6027 6028

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

6029
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
6030
{
6031 6032 6033 6034
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_1(tp);
6035

6036 6037
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6038 6039 6040 6041 6042 6043

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);
}

6044
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
6045
{
6046 6047
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
F
françois romieu 已提交
6048
	static const struct ephy_info e_info_8168d_4[] = {
6049 6050 6051
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
6052 6053
	};

6054
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
6055 6056 6057 6058 6059

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(MaxTxPacketSize, TxPacketMax);

6060
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
6061 6062 6063 6064

	rtl_enable_clock_request(pdev);
}

6065
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
6066
{
6067 6068
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
6069
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

6085
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
6086

6087
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
6088

6089 6090
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
hayeswang 已提交
6091 6092 6093 6094 6095 6096

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);

	/* Reset tx FIFO pointer */
F
Francois Romieu 已提交
6097 6098
	RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
	RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
H
hayeswang 已提交
6099

F
Francois Romieu 已提交
6100
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
hayeswang 已提交
6101 6102
}

6103
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6104
{
6105 6106
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
6107 6108 6109 6110 6111
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

6112
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
6113

6114
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
6115

6116 6117
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
Hayes Wang 已提交
6118

6119 6120 6121 6122 6123 6124
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
6125 6126
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
6127

6128
	RTL_W8(MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
6129

6130 6131
	rtl_disable_clock_request(pdev);

H
Hayes Wang 已提交
6132 6133 6134 6135 6136 6137 6138 6139
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
6140
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
Hayes Wang 已提交
6141 6142
}

6143
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
6144
{
6145 6146
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
6147

6148
	rtl_csi_access_enable_2(tp);
6149 6150 6151

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6152 6153 6154 6155
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6156 6157 6158 6159
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
6160 6161
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
6162 6163 6164

	RTL_W8(MaxTxPacketSize, EarlySize);

6165 6166
	rtl_disable_clock_request(pdev);

6167 6168 6169
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
6170 6171
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
6172 6173
}

6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

6186
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
6187

6188
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
6189 6190 6191 6192 6193

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
}

6194 6195 6196 6197 6198 6199 6200 6201 6202 6203
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
6204
	rtl_pcie_state_l2l3_enable(tp, false);
6205

6206
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
6207

6208
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
6209 6210
}

6211
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6212 6213 6214 6215
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6216 6217
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

H
Hayes Wang 已提交
6218 6219 6220 6221 6222 6223 6224 6225 6226
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6227 6228
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6229
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
6230

6231
	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
6232 6233 6234 6235 6236 6237 6238 6239
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

6240 6241
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
6242 6243

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6244 6245
}

6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
6264 6265 6266 6267 6268 6269 6270 6271 6272 6273
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

6274
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6275 6276 6277 6278 6279 6280 6281

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

6293
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6294 6295 6296 6297 6298 6299 6300

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

6301 6302 6303 6304
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
6305
	int rg_saw_cnt;
6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6332 6333
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6334

6335
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
6336

6337
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
6351
	RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
6352 6353 6354

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

6355
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
6356 6357 6358 6359

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
6360
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
6361 6362 6363 6364 6365 6366 6367
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
6368
		data &= ~0x0fff;
6369 6370 6371 6372 6373
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
6374 6375
	data &= ~0xf0;
	data |= 0x70;
6376 6377 6378
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
6379 6380
	data &= ~0x6000;
	data |= 0x8008;
6381 6382 6383
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
6384
	data &= ~0x01ff;
6385 6386 6387 6388
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
6389
	data &= ~0x0fff;
6390 6391 6392 6393 6394 6395 6396 6397 6398
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
6399 6400 6401 6402 6403
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

C
Chun-Hao Lin 已提交
6404 6405
	rtl8168ep_stop_cmac(tp);

C
Chun-Hao Lin 已提交
6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
6476
	RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
6498
	RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

6514 6515
static void rtl_hw_start_8168(struct net_device *dev)
{
6516 6517 6518 6519 6520
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);

6521
	RTL_W8(MaxTxPacketSize, TxPacketMax);
6522

E
Eric Dumazet 已提交
6523
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6524

6525
	tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
6526 6527 6528

	RTL_W16(CPlusCmd, tp->cp_cmd);

6529
	RTL_W16(IntrMitigate, 0x5151);
6530

6531
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
6532
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
6533 6534
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
6535 6536 6537
	}

	rtl_set_rx_tx_desc_registers(tp, ioaddr);
6538

H
hayeswang 已提交
6539
	rtl_set_rx_tx_config_registers(tp);
6540 6541 6542

	RTL_R8(IntrMask);

6543 6544
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
6545
		rtl_hw_start_8168bb(tp);
6546
		break;
6547 6548 6549

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
6550
		rtl_hw_start_8168bef(tp);
6551
		break;
6552 6553

	case RTL_GIGA_MAC_VER_18:
6554
		rtl_hw_start_8168cp_1(tp);
6555
		break;
6556 6557

	case RTL_GIGA_MAC_VER_19:
6558
		rtl_hw_start_8168c_1(tp);
6559
		break;
6560 6561

	case RTL_GIGA_MAC_VER_20:
6562
		rtl_hw_start_8168c_2(tp);
6563
		break;
6564

F
Francois Romieu 已提交
6565
	case RTL_GIGA_MAC_VER_21:
6566
		rtl_hw_start_8168c_3(tp);
6567
		break;
F
Francois Romieu 已提交
6568

6569
	case RTL_GIGA_MAC_VER_22:
6570
		rtl_hw_start_8168c_4(tp);
6571
		break;
6572

F
Francois Romieu 已提交
6573
	case RTL_GIGA_MAC_VER_23:
6574
		rtl_hw_start_8168cp_2(tp);
6575
		break;
F
Francois Romieu 已提交
6576

6577
	case RTL_GIGA_MAC_VER_24:
6578
		rtl_hw_start_8168cp_3(tp);
6579
		break;
6580

F
Francois Romieu 已提交
6581
	case RTL_GIGA_MAC_VER_25:
6582 6583
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
6584
		rtl_hw_start_8168d(tp);
6585
		break;
F
Francois Romieu 已提交
6586

F
françois romieu 已提交
6587
	case RTL_GIGA_MAC_VER_28:
6588
		rtl_hw_start_8168d_4(tp);
6589
		break;
F
Francois Romieu 已提交
6590

6591
	case RTL_GIGA_MAC_VER_31:
6592
		rtl_hw_start_8168dp(tp);
6593 6594
		break;

H
hayeswang 已提交
6595 6596
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
6597
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
6598 6599
		break;
	case RTL_GIGA_MAC_VER_34:
6600
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
6601
		break;
F
françois romieu 已提交
6602

6603 6604
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
6605
		rtl_hw_start_8168f_1(tp);
6606 6607
		break;

6608 6609 6610 6611
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
6612 6613 6614 6615
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
6616 6617 6618
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
6619

H
hayeswang 已提交
6620 6621 6622 6623
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

6624 6625 6626 6627 6628
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6641 6642 6643
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
			dev->name, tp->mac_version);
6644
		break;
6645
	}
6646

H
hayeswang 已提交
6647 6648
	RTL_W8(Cfg9346, Cfg9346_Lock);

6649 6650
	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

H
hayeswang 已提交
6651
	rtl_set_rx_mode(dev);
6652

6653
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
6654
}
L
Linus Torvalds 已提交
6655

6656 6657 6658 6659
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
6660
	Force_rxflow_en | \
6661 6662 6663 6664
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
6665
	Mac_dbgo_sel)
6666

6667
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6668
{
6669 6670
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
6671
	static const struct ephy_info e_info_8102e_1[] = {
6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6683
	rtl_csi_access_enable_2(tp);
6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696

	RTL_W8(DBG_REG, FIX_NAK_1);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1,
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	cfg1 = RTL_R8(Config1);
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
		RTL_W8(Config1, cfg1 & ~LEDS0);

6697
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6698 6699
}

6700
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6701
{
6702 6703 6704 6705
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
6706 6707 6708 6709 6710 6711 6712

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
}

6713
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6714
{
6715
	rtl_hw_start_8102e_2(tp);
6716

6717
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6718 6719
}

6720
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6721
{
6722
	void __iomem *ioaddr = tp->mmio_addr;
6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6734
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6735 6736
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

F
Francois Romieu 已提交
6737
	/* Disable Early Tally Counter */
6738 6739 6740
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);

	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
H
Hayes Wang 已提交
6741
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
6742

6743
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6744 6745

	rtl_pcie_state_l2l3_enable(tp, false);
6746 6747
}

6748
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6749
{
6750
	rtl_hw_start_8105e_1(tp);
6751
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6752 6753
}

6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

6770
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6771 6772 6773

	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);

6774 6775
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6776 6777
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6778 6779
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6780
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6781 6782

	rtl_pcie_state_l2l3_enable(tp, false);
6783 6784
}

H
Hayes Wang 已提交
6785 6786 6787 6788 6789 6790 6791
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

6792
	RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
H
Hayes Wang 已提交
6793 6794
	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6795 6796

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6797 6798
}

6799 6800
static void rtl_hw_start_8101(struct net_device *dev)
{
6801 6802 6803 6804
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6805 6806
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6807

F
Francois Romieu 已提交
6808
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6809
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6810 6811
		pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6812

6813 6814
	RTL_W8(Cfg9346, Cfg9346_Unlock);

H
hayeswang 已提交
6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825
	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_set_rx_max_size(ioaddr, rx_buf_sz);

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
	RTL_W16(CPlusCmd, tp->cp_cmd);

	rtl_set_rx_tx_desc_registers(tp, ioaddr);

	rtl_set_rx_tx_config_registers(tp);

6826 6827
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6828
		rtl_hw_start_8102e_1(tp);
6829 6830 6831
		break;

	case RTL_GIGA_MAC_VER_08:
6832
		rtl_hw_start_8102e_3(tp);
6833 6834 6835
		break;

	case RTL_GIGA_MAC_VER_09:
6836
		rtl_hw_start_8102e_2(tp);
6837
		break;
6838 6839

	case RTL_GIGA_MAC_VER_29:
6840
		rtl_hw_start_8105e_1(tp);
6841 6842
		break;
	case RTL_GIGA_MAC_VER_30:
6843
		rtl_hw_start_8105e_2(tp);
6844
		break;
6845 6846 6847 6848

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6849 6850 6851 6852

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6853 6854 6855
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6856 6857 6858 6859
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6860 6861
	}

6862
	RTL_W8(Cfg9346, Cfg9346_Lock);
6863 6864 6865 6866 6867 6868 6869

	RTL_W16(IntrMitigate, 0x0000);

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

	rtl_set_rx_mode(dev);

H
hayeswang 已提交
6870 6871
	RTL_R8(IntrMask);

6872
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6873 6874 6875 6876
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6877 6878 6879 6880 6881 6882 6883
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6884
	dev->mtu = new_mtu;
6885 6886
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6887
	return 0;
L
Linus Torvalds 已提交
6888 6889 6890 6891
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6892
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6893 6894 6895
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6896 6897
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6898
{
6899
	dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
6900
			 DMA_FROM_DEVICE);
6901

E
Eric Dumazet 已提交
6902 6903
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6904 6905 6906 6907 6908 6909 6910
	rtl8169_make_unusable_by_asic(desc);
}

static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6911 6912 6913
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

L
Linus Torvalds 已提交
6914 6915 6916 6917 6918 6919 6920 6921 6922 6923
	desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
}

static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
				       u32 rx_buf_sz)
{
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc, rx_buf_sz);
}

E
Eric Dumazet 已提交
6924 6925 6926 6927 6928
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6929 6930
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6931
{
E
Eric Dumazet 已提交
6932
	void *data;
L
Linus Torvalds 已提交
6933
	dma_addr_t mapping;
6934
	struct device *d = &tp->pci_dev->dev;
S
Stanislaw Gruszka 已提交
6935
	struct net_device *dev = tp->dev;
E
Eric Dumazet 已提交
6936
	int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
L
Linus Torvalds 已提交
6937

E
Eric Dumazet 已提交
6938 6939 6940
	data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
	if (!data)
		return NULL;
6941

E
Eric Dumazet 已提交
6942 6943 6944 6945 6946 6947
	if (rtl8169_align(data) != data) {
		kfree(data);
		data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
		if (!data)
			return NULL;
	}
6948

6949
	mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
6950
				 DMA_FROM_DEVICE);
6951 6952 6953
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6954
		goto err_out;
6955
	}
L
Linus Torvalds 已提交
6956 6957

	rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
E
Eric Dumazet 已提交
6958
	return data;
6959 6960 6961 6962

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6963 6964 6965 6966
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6967
	unsigned int i;
L
Linus Torvalds 已提交
6968 6969

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6970 6971
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6972 6973 6974 6975 6976
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6977
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6978
{
S
Stanislaw Gruszka 已提交
6979 6980
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6981

S
Stanislaw Gruszka 已提交
6982 6983 6984
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6985

S
Stanislaw Gruszka 已提交
6986 6987
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6988

E
Eric Dumazet 已提交
6989
		if (tp->Rx_databuff[i])
L
Linus Torvalds 已提交
6990
			continue;
6991

S
Stanislaw Gruszka 已提交
6992
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6993 6994
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6995
			goto err_out;
E
Eric Dumazet 已提交
6996 6997
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6998 6999
	}

S
Stanislaw Gruszka 已提交
7000 7001 7002 7003 7004 7005
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
7006 7007 7008 7009 7010 7011 7012 7013 7014
}

static int rtl8169_init_ring(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_ring_indexes(tp);

	memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
E
Eric Dumazet 已提交
7015
	memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
L
Linus Torvalds 已提交
7016

S
Stanislaw Gruszka 已提交
7017
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
7018 7019
}

7020
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
7021 7022 7023 7024
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

7025 7026
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
7027 7028 7029 7030 7031 7032
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

7033 7034
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
7035 7036 7037
{
	unsigned int i;

7038 7039
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
7040 7041 7042 7043 7044 7045
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

7046
			rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
L
Linus Torvalds 已提交
7047 7048
					     tp->TxDescArray + entry);
			if (skb) {
7049
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
7050 7051 7052 7053
				tx_skb->skb = NULL;
			}
		}
	}
7054 7055 7056 7057 7058
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
7059 7060 7061
	tp->cur_tx = tp->dirty_tx = 0;
}

7062
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7063
{
D
David Howells 已提交
7064
	struct net_device *dev = tp->dev;
7065
	int i;
L
Linus Torvalds 已提交
7066

7067 7068 7069
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
7070

7071 7072
	rtl8169_hw_reset(tp);

7073 7074 7075
	for (i = 0; i < NUM_RX_DESC; i++)
		rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);

L
Linus Torvalds 已提交
7076
	rtl8169_tx_clear(tp);
7077
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
7078

7079
	napi_enable(&tp->napi);
7080 7081 7082
	rtl_hw_start(dev);
	netif_wake_queue(dev);
	rtl8169_check_link_status(dev, tp, tp->mmio_addr);
L
Linus Torvalds 已提交
7083 7084 7085 7086
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
7087 7088 7089
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7090 7091 7092
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
7093
			      u32 *opts)
L
Linus Torvalds 已提交
7094 7095 7096
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
7097
	struct TxDesc *uninitialized_var(txd);
7098
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
7099 7100 7101

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
7102
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
7103 7104 7105 7106 7107 7108 7109
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
7110
		len = skb_frag_size(frag);
7111
		addr = skb_frag_address(frag);
7112
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
7113 7114 7115 7116
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
7117
			goto err_out;
7118
		}
L
Linus Torvalds 已提交
7119

F
Francois Romieu 已提交
7120
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7121 7122
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7123 7124

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
7125
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
7137 7138 7139 7140

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
7141 7142
}

7143 7144 7145 7146 7147
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

7173
		dev_consume_skb_any(skb);
H
hayeswang 已提交
7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
7185
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
7224 7225
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
7226
{
7227 7228
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
7229 7230
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
7249
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
7250 7251 7252
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
7277
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
7278
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
7279
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
7280
		u8 ip_protocol;
L
Linus Torvalds 已提交
7281

7282
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7283
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
7284

H
hayeswang 已提交
7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
7312 7313
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
7314 7315

		opts[1] |= transport_offset << TCPHO_SHIFT;
7316 7317
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7318
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
7319
	}
H
hayeswang 已提交
7320

7321
	return true;
L
Linus Torvalds 已提交
7322 7323
}

7324 7325
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
7326 7327
{
	struct rtl8169_private *tp = netdev_priv(dev);
7328
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
7329 7330
	struct TxDesc *txd = tp->TxDescArray + entry;
	void __iomem *ioaddr = tp->mmio_addr;
7331
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
7332 7333
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
7334
	u32 opts[2];
7335
	int frags;
7336

7337
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
7338
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
7339
		goto err_stop_0;
L
Linus Torvalds 已提交
7340 7341 7342
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
7343 7344
		goto err_stop_0;

7345 7346 7347
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
7348 7349 7350 7351
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
7352

7353
	len = skb_headlen(skb);
7354
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
7355 7356 7357
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
7358
		goto err_dma_0;
7359
	}
7360 7361 7362

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
7363

F
Francois Romieu 已提交
7364
	frags = rtl8169_xmit_frags(tp, skb, opts);
7365 7366 7367
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
7368
		opts[0] |= FirstFrag;
7369
	else {
F
Francois Romieu 已提交
7370
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
7371 7372 7373
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
7374 7375
	txd->opts2 = cpu_to_le32(opts[1]);

7376 7377
	skb_tx_timestamp(skb);

7378 7379
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
7380

F
Francois Romieu 已提交
7381
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7382
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7383 7384
	txd->opts1 = cpu_to_le32(status);

7385
	/* Force all memory writes to complete before notifying device */
7386
	wmb();
L
Linus Torvalds 已提交
7387

7388 7389
	tp->cur_tx += frags + 1;

7390
	RTL_W8(TxPoll, NPQ);
L
Linus Torvalds 已提交
7391

7392
	mmiowb();
7393

7394
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
7395 7396 7397 7398
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
7399
		netif_stop_queue(dev);
7400 7401 7402 7403 7404 7405 7406
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
7407
		smp_mb();
7408
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
7409 7410 7411
			netif_wake_queue(dev);
	}

7412
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
7413

7414
err_dma_1:
7415
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
7416
err_dma_0:
7417
	dev_kfree_skb_any(skb);
7418 7419 7420 7421
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
7422
	netif_stop_queue(dev);
7423
	dev->stats.tx_dropped++;
7424
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

7436 7437
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
7438 7439 7440 7441

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
7442 7443
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
7444 7445 7446
	 *
	 * Feel free to adjust to your needs.
	 */
7447
	if (pdev->broken_parity_status)
7448 7449 7450 7451 7452
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
7453 7454 7455 7456 7457 7458 7459

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
7460
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
F
françois romieu 已提交
7461 7462
		void __iomem *ioaddr = tp->mmio_addr;

7463
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
7464 7465 7466 7467 7468
		tp->cp_cmd &= ~PCIDAC;
		RTL_W16(CPlusCmd, tp->cp_cmd);
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
7469
	rtl8169_hw_reset(tp);
7470

7471
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7472 7473
}

7474
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

7491 7492 7493 7494 7495 7496
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

7497 7498
		rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
7499
		if (status & LastFrag) {
7500 7501 7502 7503
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
7504
			dev_consume_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
7505 7506 7507 7508 7509 7510 7511 7512
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
7513 7514 7515 7516 7517 7518 7519
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
7520
		smp_mb();
L
Linus Torvalds 已提交
7521
		if (netif_queue_stopped(dev) &&
7522
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
7523 7524
			netif_wake_queue(dev);
		}
7525 7526 7527 7528 7529 7530
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
7531 7532 7533
		if (tp->cur_tx != dirty_tx) {
			void __iomem *ioaddr = tp->mmio_addr;

7534
			RTL_W8(TxPoll, NPQ);
7535
		}
L
Linus Torvalds 已提交
7536 7537 7538
	}
}

7539 7540 7541 7542 7543
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
7544
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
7545 7546 7547 7548
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
7549
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
7550 7551
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
7552
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
7553 7554
}

E
Eric Dumazet 已提交
7555 7556 7557 7558
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
7559
{
S
Stephen Hemminger 已提交
7560
	struct sk_buff *skb;
7561
	struct device *d = &tp->pci_dev->dev;
S
Stephen Hemminger 已提交
7562

E
Eric Dumazet 已提交
7563
	data = rtl8169_align(data);
7564
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
7565
	prefetch(data);
7566
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
7567 7568
	if (skb)
		memcpy(skb->data, data, pkt_size);
7569 7570
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
7571
	return skb;
L
Linus Torvalds 已提交
7572 7573
}

7574
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
7575 7576
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
7577
	unsigned int count;
L
Linus Torvalds 已提交
7578 7579 7580

	cur_rx = tp->cur_rx;

7581
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
7582
		unsigned int entry = cur_rx % NUM_RX_DESC;
7583
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
7584 7585
		u32 status;

7586
		status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
L
Linus Torvalds 已提交
7587 7588
		if (status & DescOwn)
			break;
7589 7590 7591 7592 7593 7594 7595

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
7596
		if (unlikely(status & RxRES)) {
7597 7598
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
7599
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
7600
			if (status & (RxRWT | RxRUNT))
7601
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
7602
			if (status & RxCRC)
7603
				dev->stats.rx_crc_errors++;
7604
			if (status & RxFOVF) {
7605
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7606
				dev->stats.rx_fifo_errors++;
7607
			}
B
Ben Greear 已提交
7608 7609 7610 7611
			if ((status & (RxRUNT | RxCRC)) &&
			    !(status & (RxRWT | RxFOVF)) &&
			    (dev->features & NETIF_F_RXALL))
				goto process_pkt;
L
Linus Torvalds 已提交
7612
		} else {
E
Eric Dumazet 已提交
7613
			struct sk_buff *skb;
B
Ben Greear 已提交
7614 7615 7616 7617 7618
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
7619 7620 7621 7622
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
7623

7624 7625 7626 7627 7628 7629
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
7630 7631
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
7632
				goto release_descriptor;
7633 7634
			}

E
Eric Dumazet 已提交
7635 7636 7637 7638
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
7639
				goto release_descriptor;
L
Linus Torvalds 已提交
7640 7641
			}

E
Eric Dumazet 已提交
7642
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
7643 7644 7645
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

7646 7647
			rtl8169_rx_vlan_tag(desc, skb);

7648 7649 7650
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

7651
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
7652

J
Junchang Wang 已提交
7653 7654 7655 7656
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
7657
		}
7658 7659 7660
release_descriptor:
		desc->opts2 = 0;
		rtl8169_mark_to_asic(desc, rx_buf_sz);
L
Linus Torvalds 已提交
7661 7662 7663 7664 7665 7666 7667 7668
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
7669
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
7670
{
F
Francois Romieu 已提交
7671
	struct net_device *dev = dev_instance;
L
Linus Torvalds 已提交
7672 7673
	struct rtl8169_private *tp = netdev_priv(dev);
	int handled = 0;
F
Francois Romieu 已提交
7674
	u16 status;
L
Linus Torvalds 已提交
7675

F
Francois Romieu 已提交
7676
	status = rtl_get_events(tp);
7677 7678 7679 7680
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
7681

7682 7683
			rtl_irq_disable(tp);
			napi_schedule(&tp->napi);
7684
		}
7685 7686 7687
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
7688

7689 7690 7691 7692 7693 7694 7695 7696 7697 7698
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
7699

7700 7701 7702 7703 7704
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7705 7706
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7707
		default:
7708 7709
			break;
		}
7710
	}
L
Linus Torvalds 已提交
7711

7712 7713
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7714

7715
	if (status & LinkChg)
7716
		rtl8169_check_link_status(dev, tp, tp->mmio_addr);
L
Linus Torvalds 已提交
7717

7718
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7719 7720
}

7721 7722
static void rtl_task(struct work_struct *work)
{
7723 7724 7725 7726
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7727
		/* XXX - keep rtl_slow_event_work() as first element. */
7728 7729 7730 7731
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7732 7733
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7734 7735 7736 7737 7738
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7739 7740
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7741 7742 7743 7744 7745 7746 7747 7748 7749
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7750

7751 7752
out_unlock:
	rtl_unlock_work(tp);
7753 7754
}

7755
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7756
{
7757 7758
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7771

7772 7773 7774 7775 7776
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7777

7778
	if (work_done < budget) {
7779
		napi_complete_done(napi, work_done);
7780

7781 7782
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7783 7784
	}

7785
	return work_done;
L
Linus Torvalds 已提交
7786 7787
}

7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798
static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

	dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
	RTL_W32(RxMissed, 0);
}

L
Linus Torvalds 已提交
7799 7800 7801 7802 7803
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

7804
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7805

7806
	napi_disable(&tp->napi);
7807
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7808

7809
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7810 7811
	/*
	 * At this point device interrupts can not be enabled in any function,
7812 7813
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7814
	 */
7815
	rtl8169_rx_missed(dev, ioaddr);
L
Linus Torvalds 已提交
7816 7817

	/* Give a racing hard_start_xmit a few cycles to complete. */
7818
	synchronize_sched();
L
Linus Torvalds 已提交
7819 7820 7821 7822

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7823 7824

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7825 7826 7827 7828 7829 7830 7831
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7832 7833
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7834
	/* Update counters before going down */
7835 7836
	rtl8169_update_counters(dev);

7837
	rtl_lock_work(tp);
7838
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7839

L
Linus Torvalds 已提交
7840
	rtl8169_down(dev);
7841
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7842

7843 7844
	cancel_work_sync(&tp->wk.work);

7845
	pci_free_irq(pdev, 0, dev);
L
Linus Torvalds 已提交
7846

7847 7848 7849 7850
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7851 7852 7853
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7854 7855
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7856 7857 7858
	return 0;
}

7859 7860 7861 7862 7863
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

7864
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
7865 7866 7867
}
#endif

7868 7869 7870 7871 7872 7873 7874 7875 7876 7877
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7878
	 * Rx and Tx descriptors needs 256 bytes alignment.
7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

	retval = rtl8169_init_ring(dev);
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7901 7902
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, dev,
				 dev->name);
7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

	rtl_hw_start(dev);

7920 7921 7922
	if (!rtl8169_init_counter_offsets(dev))
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

7923 7924 7925 7926 7927
	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
7928
	pm_runtime_put_sync(&pdev->dev);
7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949

	rtl8169_check_link_status(dev, tp, ioaddr);
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

7950
static void
J
Junchang Wang 已提交
7951
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7952 7953 7954
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
7955
	struct pci_dev *pdev = tp->pci_dev;
7956
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
7957
	unsigned int start;
L
Linus Torvalds 已提交
7958

7959 7960 7961
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
7962
		rtl8169_rx_missed(dev, ioaddr);
7963

J
Junchang Wang 已提交
7964
	do {
7965
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7966 7967
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7968
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7969 7970

	do {
7971
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7972 7973
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7974
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7975 7976 7977 7978 7979 7980 7981 7982

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
7983
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
7984

7985 7986 7987 7988
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
7989 7990
	if (pm_runtime_active(&pdev->dev))
		rtl8169_update_counters(dev);
7991 7992 7993 7994 7995

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
7996
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
7997
		le64_to_cpu(tp->tc_offset.tx_errors);
7998
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
7999
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
8000
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
8001 8002
		le16_to_cpu(tp->tc_offset.tx_aborted);

8003
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
8004 8005
}

8006
static void rtl8169_net_suspend(struct net_device *dev)
8007
{
F
françois romieu 已提交
8008 8009
	struct rtl8169_private *tp = netdev_priv(dev);

8010
	if (!netif_running(dev))
8011
		return;
8012 8013 8014

	netif_device_detach(dev);
	netif_stop_queue(dev);
8015 8016 8017

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
8018
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
8019 8020 8021
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
8022 8023 8024 8025 8026 8027 8028 8029
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
8030

8031
	rtl8169_net_suspend(dev);
8032

8033 8034 8035
	return 0;
}

8036 8037
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
8038 8039
	struct rtl8169_private *tp = netdev_priv(dev);

8040
	netif_device_attach(dev);
F
françois romieu 已提交
8041 8042 8043

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
8044 8045
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
8046
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
8047
	rtl_unlock_work(tp);
8048

8049
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
8050 8051
}

8052
static int rtl8169_resume(struct device *device)
8053
{
8054
	struct pci_dev *pdev = to_pci_dev(device);
8055
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
8056 8057 8058
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
8059

8060 8061
	if (netif_running(dev))
		__rtl8169_resume(dev);
8062

8063 8064 8065 8066 8067 8068 8069 8070 8071
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

8072 8073
	if (!tp->TxDescArray) {
		rtl_pll_power_down(tp);
8074
		return 0;
8075
	}
8076

8077
	rtl_lock_work(tp);
8078 8079
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
8080
	rtl_unlock_work(tp);
8081 8082 8083

	rtl8169_net_suspend(dev);

8084 8085 8086 8087
	/* Update counters before going runtime suspend */
	rtl8169_rx_missed(dev, tp->mmio_addr);
	rtl8169_update_counters(dev);

8088 8089 8090 8091 8092 8093 8094 8095
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);
8096
	rtl_rar_set(tp, dev->dev_addr);
8097 8098 8099 8100

	if (!tp->TxDescArray)
		return 0;

8101
	rtl_lock_work(tp);
8102 8103
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
8104
	rtl_unlock_work(tp);
8105

S
Stanislaw Gruszka 已提交
8106 8107
	rtl8169_init_phy(dev, tp);

8108
	__rtl8169_resume(dev);
8109 8110 8111 8112

	return 0;
}

8113 8114 8115 8116 8117
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);

8118 8119 8120 8121
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
8122 8123
}

8124
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
8125 8126 8127 8128 8129 8130 8131 8132 8133
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
8134 8135 8136 8137 8138 8139 8140 8141 8142 8143
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

		RTL_W8(ChipCmd, CmdRxEnb);
		/* PCI commit */
		RTL_R8(ChipCmd);
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
8164 8165
static void rtl_shutdown(struct pci_dev *pdev)
{
8166
	struct net_device *dev = pci_get_drvdata(pdev);
8167
	struct rtl8169_private *tp = netdev_priv(dev);
8168 8169

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
8170

F
Francois Romieu 已提交
8171
	/* Restore original MAC address */
8172 8173
	rtl_rar_set(tp, dev->perm_addr);

8174
	rtl8169_hw_reset(tp);
8175

8176
	if (system_state == SYSTEM_POWER_OFF) {
8177 8178 8179
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
8180 8181
		}

8182 8183 8184 8185
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
8186

B
Bill Pemberton 已提交
8187
static void rtl_remove_one(struct pci_dev *pdev)
8188 8189 8190 8191
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

8192
	if (r8168_check_dash(tp))
8193 8194
		rtl8168_driver_stop(tp);

8195 8196
	netif_napi_del(&tp->napi);

8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

8208
static const struct net_device_ops rtl_netdev_ops = {
8209
	.ndo_open		= rtl_open,
8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

8227 8228 8229 8230 8231
static const struct rtl_cfg_info {
	void (*hw_start)(struct net_device *);
	unsigned int region;
	unsigned int align;
	u16 event_slow;
8232
	unsigned int has_gmii:1;
8233
	const struct rtl_coalesce_info *coalesce_info;
8234 8235 8236 8237 8238 8239 8240
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.region		= 1,
		.align		= 0,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
8241
		.has_gmii	= 1,
8242
		.coalesce_info	= rtl_coalesce_info_8169,
8243 8244 8245 8246 8247 8248 8249
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
8250
		.has_gmii	= 1,
8251
		.coalesce_info	= rtl_coalesce_info_8168_8136,
8252 8253 8254 8255 8256 8257 8258 8259
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
8260
		.coalesce_info	= rtl_coalesce_info_8168_8136,
8261 8262 8263 8264
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

8265
static int rtl_alloc_irq(struct rtl8169_private *tp)
8266 8267
{
	void __iomem *ioaddr = tp->mmio_addr;
8268
	unsigned int flags;
8269

8270 8271 8272 8273 8274 8275 8276
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		RTL_W8(Cfg9346, Cfg9346_Unlock);
		RTL_W8(Config2, RTL_R8(Config2) & ~MSIEnable);
		RTL_W8(Cfg9346, Cfg9346_Lock);
		flags = PCI_IRQ_LEGACY;
	} else {
		flags = PCI_IRQ_ALL_TYPES;
8277
	}
8278 8279

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
8280 8281
}

H
Hayes Wang 已提交
8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(MCU) & LINK_LIST_RDY;
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

B
Bill Pemberton 已提交
8296
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

8315
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8316 8317 8318 8319 8320 8321
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

8322
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8323 8324 8325 8326 8327 8328 8329
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
8330 8331 8332 8333 8334 8335
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
8336
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8337 8338 8339 8340
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
8341
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
8342
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
8343
	case RTL_GIGA_MAC_VER_44:
8344 8345 8346 8347
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8348 8349
		rtl_hw_init_8168g(tp);
		break;
C
Chun-Hao Lin 已提交
8350 8351 8352
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
8353
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
8354 8355 8356 8357 8358 8359
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
8360
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	const unsigned int region = cfg->region;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
	void __iomem *ioaddr;
	int chipset, i;
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

8376 8377 8378
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
8379 8380

	SET_NETDEV_DEV(dev, &pdev->dev);
8381
	dev->netdev_ops = &rtl_netdev_ops;
8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
8393
	mii->supports_gmii = cfg->has_gmii;
8394 8395 8396 8397 8398 8399 8400

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
8401
	rc = pcim_enable_device(pdev);
8402 8403
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
8404
		return rc;
8405 8406
	}

8407
	if (pcim_set_mwi(pdev) < 0)
8408 8409 8410 8411 8412 8413 8414
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

	/* make sure PCI base addr 1 is MMIO */
	if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
		netif_err(tp, probe, dev,
			  "region #%d not an MMIO resource, aborting\n",
			  region);
8415
		return -ENODEV;
8416 8417 8418 8419 8420 8421
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
8422
		return -ENODEV;
8423 8424 8425 8426 8427
	}

	rc = pci_request_regions(pdev, MODULENAME);
	if (rc < 0) {
		netif_err(tp, probe, dev, "could not request regions\n");
8428
		return rc;
8429 8430 8431
	}

	/* ioremap MMIO region */
8432 8433
	ioaddr = devm_ioremap(&pdev->dev, pci_resource_start(pdev, region),
			      R8169_REGS_SIZE);
8434 8435
	if (!ioaddr) {
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
8436
		return -EIO;
8437 8438 8439 8440 8441 8442 8443 8444 8445
	}
	tp->mmio_addr = ioaddr;

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

8446 8447 8448 8449 8450
	tp->cp_cmd = 0;

	if ((sizeof(dma_addr_t) > 4) &&
	    (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
			      tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
8451 8452
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
	    !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
8453 8454 8455 8456 8457 8458 8459 8460 8461

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
8462
			return rc;
8463 8464 8465
		}
	}

8466 8467 8468 8469
	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
8470 8471
	rtl_hw_initialize(tp);

8472 8473 8474 8475 8476 8477 8478 8479 8480
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
8481
	rtl_init_csi_ops(tp);
8482 8483 8484 8485 8486 8487

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;
	tp->txd_version = rtl_chip_infos[chipset].txd_version;

8488 8489 8490 8491 8492
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
		netif_err(tp, probe, dev, "Can't allocate interrupt\n");
		return rc;
	}
8493

H
Heiner Kallweit 已提交
8494 8495 8496
	/* override BIOS settings, use userspace tools to enable WOL */
	__rtl8169_set_wol(tp, 0);

8497 8498
	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
8499
		tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
8500 8501 8502 8503 8504 8505
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
8506
		tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
8507 8508 8509 8510 8511 8512 8513
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
8514 8515
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
8516 8517

	/* Get MAC address */
8518 8519 8520 8521 8522 8523 8524 8525 8526 8527
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
8528 8529
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
8530 8531 8532 8533
	    tp->mac_version == RTL_GIGA_MAC_VER_48 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_51) {
8534 8535
		u16 mac_addr[3];

8536 8537
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
8538 8539 8540 8541

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
8542 8543 8544
	for (i = 0; i < ETH_ALEN; i++)
		dev->dev_addr[i] = RTL_R8(MAC0 + i);

8545
	dev->ethtool_ops = &rtl8169_ethtool_ops;
8546 8547 8548 8549 8550 8551 8552
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

	netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
8553
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8554 8555

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8556 8557
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
8558 8559 8560
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
8561 8562 8563 8564 8565 8566
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
8567
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
8568
		/* Disallow toggling */
8569
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8570

H
hayeswang 已提交
8571 8572
	if (tp->txd_version == RTL_TD_0)
		tp->tso_csum = rtl8169_tso_csum_v1;
H
hayeswang 已提交
8573
	else if (tp->txd_version == RTL_TD_1) {
H
hayeswang 已提交
8574
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
8575 8576
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
	} else
H
hayeswang 已提交
8577 8578
		WARN_ON_ONCE(1);

8579 8580 8581
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

8582 8583 8584 8585
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
	dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;

8586 8587
	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;
8588
	tp->coalesce_info = cfg->coalesce_info;
8589 8590 8591 8592

	tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
		~(RxBOVF | RxFOVF) : ~0;

8593
	timer_setup(&tp->timer, rtl8169_phy_timer, 0);
8594 8595 8596

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

8597 8598 8599
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
8600 8601
	if (!tp->counters)
		return -ENOMEM;
8602

8603 8604
	rc = register_netdev(dev);
	if (rc < 0)
8605
		return rc;
8606 8607 8608

	pci_set_drvdata(pdev, dev);

8609 8610
	netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
		   rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
8611 8612
		   (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff),
		   pci_irq_vector(pdev, 0));
8613 8614 8615 8616 8617 8618 8619
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
			   rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
	}

8620
	if (r8168_check_dash(tp))
8621 8622 8623 8624
		rtl8168_driver_start(tp);

	netif_carrier_off(dev);

8625 8626 8627
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

8628
	return 0;
8629 8630
}

L
Linus Torvalds 已提交
8631 8632 8633
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
8634
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
8635
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
8636
	.shutdown	= rtl_shutdown,
8637
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
8638 8639
};

8640
module_pci_driver(rtl8169_pci_driver);