intel_drv.h 70.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43
/**
44
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
45
 *
46 47 48 49
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
50
 */
51
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
T
Tvrtko Ursulin 已提交
52
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56 57
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
58
		OP;							\
59 60 61 62 63 64
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
65 66
			break;						\
		}							\
67 68 69
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
70 71 72 73
	}								\
	ret__;								\
})

74 75 76
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
77

78 79
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81
#else
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 84
#endif

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
105 106 107
			break; \
		} \
		cpu_relax(); \
108 109 110 111 112 113 114 115
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
116
	} \
117 118 119 120 121 122 123 124
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
125
		ret__ = _wait_for((COND), (US), 10, 10); \
126 127
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
128 129 130
	ret__; \
})

131 132 133 134 135 136 137 138
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
139

140 141
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
142

J
Jesse Barnes 已提交
143 144 145 146 147 148 149 150 151 152
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

153 154 155
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
156 157
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
158

J
Jesse Barnes 已提交
159 160 161 162 163
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
164 165 166 167 168 169 170 171
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
172
	INTEL_OUTPUT_DP = 7,
173 174
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
175
	INTEL_OUTPUT_DDI = 10,
176 177
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
178 179 180 181 182 183

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

184 185
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
186

J
Jesse Barnes 已提交
187 188
struct intel_framebuffer {
	struct drm_framebuffer base;
189
	struct drm_i915_gem_object *obj;
190
	struct intel_rotation_info rot_info;
191 192 193 194 195 196 197 198 199 200

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
201 202
};

203 204
struct intel_fbdev {
	struct drm_fb_helper helper;
205
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
206
	struct i915_vma *vma;
207
	async_cookie_t cookie;
208
	int preferred_bpp;
209
};
J
Jesse Barnes 已提交
210

211
struct intel_encoder {
212
	struct drm_encoder base;
213

214
	enum intel_output_type type;
215
	enum port port;
216
	unsigned int cloneable;
217
	void (*hot_plug)(struct intel_encoder *);
218 219 220
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
221
	bool (*compute_config)(struct intel_encoder *,
222 223
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
224
	void (*pre_pll_enable)(struct intel_encoder *,
225 226
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
227
	void (*pre_enable)(struct intel_encoder *,
228 229
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
230
	void (*enable)(struct intel_encoder *,
231 232
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
233
	void (*disable)(struct intel_encoder *,
234 235
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
236
	void (*post_disable)(struct intel_encoder *,
237 238
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
239
	void (*post_pll_disable)(struct intel_encoder *,
240 241
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
242 243 244 245
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
246
	/* Reconstructs the equivalent mode flags for the current hardware
247
	 * state. This must be called _after_ display->get_pipe_config has
248 249
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
250
	void (*get_config)(struct intel_encoder *,
251
			   struct intel_crtc_state *pipe_config);
252 253 254
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
255 256 257 258 259 260
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
261
	int crtc_mask;
262
	enum hpd_pin hpd_pin;
263
	enum intel_display_power_domain power_domain;
264 265
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
266 267
};

268
struct intel_panel {
269
	struct drm_display_mode *fixed_mode;
270
	struct drm_display_mode *alt_fixed_mode;
271
	struct drm_display_mode *downclock_mode;
272 273 274

	/* backlight */
	struct {
275
		bool present;
276
		u32 level;
277
		u32 min;
278
		u32 max;
279
		bool enabled;
280 281
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
282
		bool alternate_pwm_increment;	/* lpt+ */
283 284

		/* PWM chip */
285 286
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
287 288
		struct pwm_device *pwm;

289
		struct backlight_device *device;
290

291 292 293
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
294 295 296 297
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
298 299 300 301
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
302 303
};

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
372 373 374 375

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
376 377
};

378 379
struct intel_connector {
	struct drm_connector base;
380 381 382
	/*
	 * The fixed encoder this connector is connected to.
	 */
383
	struct intel_encoder *encoder;
384

385 386 387
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

388 389 390
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
391 392 393

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
394 395 396

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
397
	struct edid *detect_edid;
398 399 400 401

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
402 403 404 405

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
406 407 408

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
409 410 411 412 413 414

	const struct intel_hdcp_shim *hdcp_shim;
	struct mutex hdcp_mutex;
	uint64_t hdcp_value; /* protected by hdcp_mutex */
	struct delayed_work hdcp_check_work;
	struct work_struct hdcp_prop_work;
415 416
};

417 418 419 420 421 422 423 424 425
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

426
struct dpll {
427 428 429 430 431 432 433 434 435
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
436
};
437

438 439 440
struct intel_atomic_state {
	struct drm_atomic_state base;

441 442 443 444 445 446 447 448 449 450 451 452 453 454
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
455

456 457
	bool dpll_set, modeset;

458 459 460 461 462 463 464 465 466 467
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

468
	unsigned int active_crtcs;
469 470
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
471 472
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
473

474
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
475 476 477 478 479 480

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
481 482

	/* Gen9+ only */
483
	struct skl_wm_values wm_results;
484 485

	struct i915_sw_fence commit_ready;
486 487

	struct llist_node freed;
488 489
};

490
struct intel_plane_state {
491
	struct drm_plane_state base;
492
	struct drm_rect clip;
493
	struct i915_vma *vma;
494

495 496 497 498
	struct {
		u32 offset;
		int x, y;
	} main;
499 500 501 502
	struct {
		u32 offset;
		int x, y;
	} aux;
503

504 505 506
	/* plane control register */
	u32 ctl;

507 508 509
	/* plane color control register */
	u32 color_ctl;

510 511 512 513 514 515 516 517
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
518
	 *     update_scaler_plane.
519 520 521 522 523 524 525
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
526
	 *     update_scaler_plane.
527 528
	 */
	int scaler_id;
529 530

	struct drm_intel_sprite_colorkey ckey;
531 532
};

533
struct intel_initial_plane_config {
534
	struct intel_framebuffer *fb;
535
	unsigned int tiling;
536 537 538 539
	int size;
	u32 base;
};

540 541 542
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
543
#define SKL_MAX_SRC_H 4096
544 545 546
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
547
#define SKL_MAX_DST_H 4096
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

582 583
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
584 585
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
586

587 588 589 590 591 592 593 594 595
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
596
struct skl_plane_wm {
597 598
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
599 600 601 602
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
603 604 605
	uint32_t linetime;
};

606 607 608 609 610 611 612 613
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
614 615
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
616 617 618 619
	uint8_t num_levels;
	bool cxsr;
};

620 621 622 623
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
662
			struct skl_ddb_entry ddb;
663
		} skl;
664 665

		struct {
666
			/* "raw" watermarks (not inverted) */
667
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
668 669
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
670 671
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
672 673
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
674
		} vlv;
675 676 677 678 679 680 681 682 683

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
684 685 686 687 688 689 690 691 692 693 694
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

695
struct intel_crtc_state {
696 697
	struct drm_crtc_state base;

698 699 700 701 702 703 704 705
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
706
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
707 708
	unsigned long quirks;

709
	unsigned fb_bits; /* framebuffers to flip */
710 711
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
712
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
713
	bool fb_changed; /* fb on any of the planes is changed */
714
	bool fifo_changed; /* FIFO split is changed */
715

716 717 718 719 720
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

721 722 723 724 725 726
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

727 728 729
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
730

731 732 733
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

734
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
735 736
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
737 738
	enum transcoder cpu_transcoder;

739 740 741 742 743 744
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

745 746 747 748 749
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

750 751 752
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

753 754 755 756
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

757 758 759 760
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
761
	bool dither;
762

763 764 765 766 767 768 769 770
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

771 772 773
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

774 775 776 777
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

778 779 780 781 782 783 784
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

785 786
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
787
	struct dpll dpll;
788

789 790
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
791

792 793 794
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

795 796 797 798 799
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

800
	int pipe_bpp;
801
	struct intel_link_m_n dp_m_n;
802

803 804
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
805
	bool has_drrs;
806

807 808 809
	bool has_psr;
	bool has_psr2;

810 811
	/*
	 * Frequence the dpll for the port should run at. Differs from the
812 813
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
814
	 */
815 816
	int port_clock;

817 818
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
819

820 821
	uint8_t lane_count;

822 823 824 825 826 827
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

828 829 830
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

831
	/* Panel fitter controls for gen2-gen4 + VLV */
832 833 834
	struct {
		u32 control;
		u32 pgm_ratios;
835
		u32 lvds_border_bits;
836 837 838 839 840 841
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
842
		bool enabled;
843
		bool force_thru;
844
	} pch_pfit;
845

846
	/* FDI configuration, only valid if has_pch_encoder is set. */
847
	int fdi_lanes;
848
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
849 850

	bool ips_enabled;
851
	bool ips_force_disable;
852

853 854
	bool enable_fbc;

855
	bool double_wide;
856 857

	int pbn;
858 859

	struct intel_crtc_scaler_state scaler_state;
860 861 862

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
863 864 865

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
866

867
	struct intel_crtc_wm_state wm;
868 869 870

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
871 872 873

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
874 875 876 877 878 879

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
880 881 882

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
883 884
};

J
Jesse Barnes 已提交
885 886
struct intel_crtc {
	struct drm_crtc base;
887
	enum pipe pipe;
888 889 890 891 892 893
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
894
	u8 plane_ids_mask;
895
	unsigned long long enabled_power_domains;
896
	struct intel_overlay *overlay;
897

898
	struct intel_crtc_state *config;
899

900 901
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
902

903 904 905
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
906 907 908 909

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
910 911
		union {
			struct intel_pipe_wm ilk;
912
			struct vlv_wm_state vlv;
913
			struct g4x_wm_state g4x;
914
		} active;
915
	} wm;
916

917
	int scanline_offset;
918

919 920 921 922 923 924
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
925

926 927
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
928 929
};

930 931
struct intel_plane {
	struct drm_plane base;
932
	enum i9xx_plane_id i9xx_plane;
933
	enum plane_id id;
934
	enum pipe pipe;
935
	bool can_scale;
936
	int max_downscale;
937
	uint32_t frontbuffer_bit;
938

939 940 941 942
	struct {
		u32 base, cntl, size;
	} cursor;

943 944 945
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
946
	 * the intel_plane_state structure and accessed via plane_state.
947 948
	 */

949
	void (*update_plane)(struct intel_plane *plane,
950 951
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
952 953
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
954
	bool (*get_hw_state)(struct intel_plane *plane);
955
	int (*check_plane)(struct intel_plane *plane,
956
			   struct intel_crtc_state *crtc_state,
957
			   struct intel_plane_state *state);
958 959
};

960
struct intel_watermark_params {
961 962 963 964 965
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
966 967 968
};

struct cxsr_latency {
969 970
	bool is_desktop : 1;
	bool is_ddr3 : 1;
971 972 973 974 975 976
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
977 978
};

979
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
980
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
981
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
982
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
983
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
984
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
985
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
986
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
987
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
988

989
struct intel_hdmi {
990
	i915_reg_t hdmi_reg;
991
	int ddc_bus;
992 993 994 995
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
996 997
	bool has_hdmi_sink;
	bool has_audio;
998
	bool rgb_quant_range_selectable;
999
	struct intel_connector *attached_connector;
1000 1001
};

1002
struct intel_dp_mst_encoder;
1003
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1004

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1025 1026
struct intel_dp_compliance_data {
	unsigned long edid;
1027 1028 1029
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
1030 1031 1032 1033 1034 1035
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1036 1037
	int test_link_rate;
	u8 test_lane_count;
1038 1039
};

1040
struct intel_dp {
1041 1042 1043
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
1044
	uint32_t DP;
1045 1046
	int link_rate;
	uint8_t lane_count;
1047
	uint8_t sink_count;
1048
	bool link_mst;
1049
	bool has_audio;
1050
	bool detect_done;
1051
	bool channel_eq_status;
1052
	bool reset_link_params;
1053
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1054
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1055
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1056
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1057 1058 1059
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1060 1061
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1062
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1063
	bool use_rate_select;
1064 1065 1066
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1067 1068 1069 1070
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1071
	/* sink or branch descriptor */
1072
	struct drm_dp_desc desc;
1073
	struct drm_dp_aux aux;
1074
	enum intel_display_power_domain aux_power_domain;
1075 1076 1077 1078 1079 1080 1081 1082
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1083 1084
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1085
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1086

1087 1088
	struct notifier_block edp_notifier;

1089 1090 1091 1092 1093
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1094 1095 1096 1097 1098 1099
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1100 1101 1102 1103 1104
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1105
	struct edp_power_seq pps_delays;
1106

1107 1108
	bool can_mst; /* this port supports mst */
	bool is_mst;
1109
	int active_mst_links;
1110
	/* connector directly attached - won't be use for modeset in mst world */
1111
	struct intel_connector *attached_connector;
1112

1113 1114 1115 1116
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1117
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1118 1119 1120 1121 1122 1123 1124 1125
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1126 1127 1128 1129

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1130
	/* Displayport compliance testing */
1131
	struct intel_dp_compliance compliance;
1132 1133
};

1134 1135 1136 1137 1138
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1139 1140
struct intel_digital_port {
	struct intel_encoder base;
1141
	u32 saved_port_bits;
1142 1143
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1144
	struct intel_lspcon lspcon;
1145
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1146
	bool release_cl2_override;
1147
	uint8_t max_lanes;
1148
	enum intel_display_power_domain ddi_io_power_domain;
1149 1150 1151

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1152
				unsigned int type,
1153 1154 1155 1156 1157 1158 1159
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1160 1161
};

1162 1163 1164 1165
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1166
	struct intel_connector *connector;
1167 1168
};

1169
static inline enum dpio_channel
1170 1171
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1172
	switch (dport->base.port) {
1173
	case PORT_B:
1174
	case PORT_D:
1175
		return DPIO_CH0;
1176
	case PORT_C:
1177
		return DPIO_CH1;
1178 1179 1180 1181 1182
	default:
		BUG();
	}
}

1183 1184 1185
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1186
	switch (dport->base.port) {
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1211
static inline struct intel_crtc *
1212
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1213 1214 1215 1216
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1217
static inline struct intel_crtc *
1218
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1219 1220 1221 1222
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1223
struct intel_load_detect_pipe {
1224
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1225
};
J
Jesse Barnes 已提交
1226

P
Paulo Zanoni 已提交
1227 1228
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1229 1230 1231 1232
{
	return to_intel_connector(connector)->encoder;
}

1233 1234 1235
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1236 1237 1238
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1239
	case INTEL_OUTPUT_DDI:
1240 1241 1242 1243 1244 1245 1246 1247 1248
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1249 1250
}

1251 1252 1253 1254 1255 1256
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1257 1258 1259
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1260 1261 1262 1263 1264 1265 1266 1267
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1268 1269 1270 1271 1272 1273
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1274 1275 1276 1277
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1278 1279
}

1280 1281 1282 1283 1284 1285 1286 1287
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1288 1289 1290 1291 1292 1293 1294 1295
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1296 1297 1298 1299 1300 1301 1302 1303
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1304
/* intel_fifo_underrun.c */
1305
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1306
					   enum pipe pipe, bool enable);
1307
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1308
					   enum pipe pch_transcoder,
1309
					   bool enable);
1310 1311 1312
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1313
					 enum pipe pch_transcoder);
1314 1315
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1316 1317

/* i915_irq.c */
1318 1319
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1320 1321
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1322
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1323 1324
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1325 1326 1327 1328

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1329
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1330 1331
}

1332 1333
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1334 1335 1336 1337 1338 1339
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1340
	return dev_priv->runtime_pm.irqs_enabled;
1341 1342
}

1343
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1344
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1345
				     u8 pipe_mask);
1346
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1347
				     u8 pipe_mask);
1348 1349 1350
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1351 1352

/* intel_crt.c */
1353
void intel_crt_init(struct drm_i915_private *dev_priv);
1354
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1355 1356

/* intel_ddi.c */
1357
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1358 1359
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1360 1361
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1362
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1363
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1364
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1365 1366
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1367 1368
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1369 1370
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1371
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1372
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1373 1374
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1375
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1376

1377 1378
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1379 1380
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1381
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1382
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1383
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
S
Sean Paul 已提交
1384 1385
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1386

1387 1388
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1389

1390
/* intel_audio.c */
1391
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1392 1393 1394
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1395 1396 1397
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1398 1399
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1400 1401
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1402

1403
/* intel_cdclk.c */
1404
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1405 1406
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1407 1408
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1409 1410
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1411 1412 1413 1414
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1415
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1416
			       const struct intel_cdclk_state *b);
1417 1418
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1419 1420
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1421 1422
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1423

1424
/* intel_display.c */
1425 1426
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1427
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1428
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1429
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1430 1431
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1432 1433
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1434 1435
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1436
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1437
unsigned int intel_fb_xy_to_linear(int x, int y,
1438 1439
				   const struct intel_plane_state *state,
				   int plane);
1440
void intel_add_fb_offsets(int *x, int *y,
1441
			  const struct intel_plane_state *state, int plane);
1442
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1443
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1444 1445
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1446
int intel_display_suspend(struct drm_device *dev);
1447
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1448
void intel_encoder_destroy(struct drm_encoder *encoder);
1449 1450
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1451
void intel_connector_free(struct intel_connector *connector);
1452 1453 1454
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1455 1456 1457
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1458
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1459 1460
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1461 1462
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1463 1464 1465 1466 1467 1468
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1469 1470 1471 1472
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1473
		((1 << INTEL_OUTPUT_DP) |
1474 1475 1476
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1477
static inline void
1478
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1479
{
1480
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1481
}
1482
static inline void
1483
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1484
{
1485
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1486 1487

	if (crtc->active)
1488
		intel_wait_for_vblank(dev_priv, pipe);
1489
}
1490 1491 1492

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1493
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1494
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1495 1496
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1497
int intel_get_load_detect_pipe(struct drm_connector *connector,
1498
			       const struct drm_display_mode *mode,
1499 1500
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1501
void intel_release_load_detect_pipe(struct drm_connector *connector,
1502 1503
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1504 1505
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1506
void intel_unpin_fb_vma(struct i915_vma *vma);
1507
struct drm_framebuffer *
1508 1509
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1510
int intel_prepare_plane_fb(struct drm_plane *plane,
1511
			   struct drm_plane_state *new_state);
1512
void intel_cleanup_plane_fb(struct drm_plane *plane,
1513
			    struct drm_plane_state *old_state);
1514 1515 1516 1517 1518 1519 1520 1521
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1522 1523 1524
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1525
				    struct drm_plane_state *plane_state);
1526

1527 1528 1529
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1530
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1531
		     const struct dpll *dpll);
1532
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1533
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1534

1535
/* modesetting asserts */
1536 1537
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1538 1539 1540 1541
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1542 1543 1544
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1545 1546 1547 1548
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1549
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1550 1551
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1552
u32 intel_compute_tile_offset(int *x, int *y,
1553
			      const struct intel_plane_state *state, int plane);
1554 1555
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1556 1557
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1558
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1559 1560
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1561
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1562
unsigned int skl_cdclk_get_vco(unsigned int freq);
1563 1564
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1565
void intel_dp_get_m_n(struct intel_crtc *crtc,
1566
		      struct intel_crtc_state *pipe_config);
1567
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1568
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1569
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1570 1571
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1572

1573
bool intel_crtc_active(struct intel_crtc *crtc);
1574
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1575 1576
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1577
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1578
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1579
				 struct intel_crtc_state *pipe_config);
1580

1581
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1582
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1583

1584 1585 1586 1587
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1588

1589 1590
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1591 1592
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1593 1594
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1595
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1596
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1597

1598
/* intel_csr.c */
1599
void intel_csr_ucode_init(struct drm_i915_private *);
1600
void intel_csr_load_program(struct drm_i915_private *);
1601
void intel_csr_ucode_fini(struct drm_i915_private *);
1602 1603
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1604

P
Paulo Zanoni 已提交
1605
/* intel_dp.c */
1606 1607
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1608 1609
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1610
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1611 1612
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1613 1614
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1615 1616 1617
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1618 1619
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1620
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1621 1622
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1623
bool intel_dp_compute_config(struct intel_encoder *encoder,
1624 1625
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1626
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1627
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1628 1629
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1630 1631 1632
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1633
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1634 1635
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1636 1637
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1638
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1639
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1640
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1641
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1642
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1643
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1644
void intel_plane_destroy(struct drm_plane *plane);
1645
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1646
			   const struct intel_crtc_state *crtc_state);
1647
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1648
			    const struct intel_crtc_state *crtc_state);
1649 1650 1651 1652
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1653

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1666
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1667 1668 1669
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1670 1671 1672 1673 1674
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1675
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1676 1677
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1678 1679
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1680

1681 1682 1683
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1684 1685 1686
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1687
/* intel_dsi.c */
1688
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1689

1690 1691
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1692 1693

/* intel_dvo.c */
1694
void intel_dvo_init(struct drm_i915_private *dev_priv);
1695 1696
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1697 1698


1699
/* legacy fbdev emulation in intel_fbdev.c */
1700
#ifdef CONFIG_DRM_FBDEV_EMULATION
1701
extern int intel_fbdev_init(struct drm_device *dev);
1702
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1703 1704
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1705
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1706 1707
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1708 1709 1710 1711 1712
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1713

1714
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1715 1716 1717
{
}

1718 1719 1720 1721 1722
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1723 1724 1725
{
}

1726
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1727 1728 1729
{
}

1730 1731 1732 1733
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1734
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1735 1736 1737
{
}
#endif
P
Paulo Zanoni 已提交
1738

1739
/* intel_fbc.c */
1740
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1741
			   struct intel_atomic_state *state);
1742
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1743 1744 1745
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1746
void intel_fbc_post_update(struct intel_crtc *crtc);
1747
void intel_fbc_init(struct drm_i915_private *dev_priv);
1748
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1749 1750 1751
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1752 1753
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1754 1755 1756 1757
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1758
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1759
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1760
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1761

P
Paulo Zanoni 已提交
1762
/* intel_hdmi.c */
1763 1764
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1765 1766 1767 1768
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1769 1770
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
S
Shashank Sharma 已提交
1771 1772 1773 1774
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1775
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1776
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1777 1778 1779


/* intel_lvds.c */
1780
void intel_lvds_init(struct drm_i915_private *dev_priv);
1781
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1782
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1783 1784 1785 1786


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1787
				 struct edid *edid);
P
Paulo Zanoni 已提交
1788
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1789 1790
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1791
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1792 1793 1794


/* intel_overlay.c */
1795 1796
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1797
int intel_overlay_switch_off(struct intel_overlay *overlay);
1798 1799 1800 1801
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1802
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1803 1804 1805


/* intel_panel.c */
1806
int intel_panel_init(struct intel_panel *panel,
1807
		     struct drm_display_mode *fixed_mode,
1808
		     struct drm_display_mode *alt_fixed_mode,
1809
		     struct drm_display_mode *downclock_mode);
1810 1811 1812 1813
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1814
			     struct intel_crtc_state *pipe_config,
1815 1816
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1817
			      struct intel_crtc_state *pipe_config,
1818
			      int fitting_mode);
1819
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1820
				    u32 level, u32 max);
1821 1822
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1823 1824 1825
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1826
void intel_panel_destroy_backlight(struct drm_connector *connector);
1827
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1828
extern struct drm_display_mode *intel_find_panel_downclock(
1829
				struct drm_i915_private *dev_priv,
1830 1831
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1832 1833

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1834
int intel_backlight_device_register(struct intel_connector *connector);
1835 1836
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1837
static inline int intel_backlight_device_register(struct intel_connector *connector)
1838 1839 1840
{
	return 0;
}
1841 1842 1843 1844
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1845

1846 1847 1848 1849 1850 1851 1852 1853 1854
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
1855
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1856

R
Rodrigo Vivi 已提交
1857
/* intel_psr.c */
1858 1859 1860 1861
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1862
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1863
			  unsigned frontbuffer_bits);
1864
void intel_psr_flush(struct drm_i915_private *dev_priv,
1865 1866
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1867
void intel_psr_init(struct drm_i915_private *dev_priv);
1868
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1869
				   unsigned frontbuffer_bits);
1870 1871
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
R
Rodrigo Vivi 已提交
1872

1873 1874
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1875
void intel_power_domains_fini(struct drm_i915_private *);
1876 1877
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1878
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1879 1880
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1881
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1882 1883
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1884

1885 1886 1887 1888
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1889 1890
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1891 1892
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1893 1894
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1895 1896 1897 1898

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1899
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1900 1901 1902 1903 1904 1905 1906
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1907
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1908
		  "RPM wakelock ref not held during HW access");
1909 1910
}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1932
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1949
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1950 1951
}

1952
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1953
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1954 1955 1956
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1957 1958
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1959 1960
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1961 1962
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1963 1964


P
Paulo Zanoni 已提交
1965
/* intel_pm.c */
1966
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1967
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1968
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1969
void intel_update_watermarks(struct intel_crtc *crtc);
1970
void intel_init_pm(struct drm_i915_private *dev_priv);
1971
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1972
void intel_pm_setup(struct drm_i915_private *dev_priv);
1973 1974
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1975
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1976 1977
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1978 1979
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1980
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1981 1982
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1983
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1984 1985
void gen6_rps_boost(struct drm_i915_gem_request *rq,
		    struct intel_rps_client *rps);
1986
void g4x_wm_get_hw_state(struct drm_device *dev);
1987
void vlv_wm_get_hw_state(struct drm_device *dev);
1988
void ilk_wm_get_hw_state(struct drm_device *dev);
1989
void skl_wm_get_hw_state(struct drm_device *dev);
1990 1991
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1992 1993
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1994
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
1995
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1996 1997 1998
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1999 2000
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2001 2002
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
2003 2004
				 const struct skl_ddb_entry *ddb,
				 int ignore);
2005
bool ilk_disable_lp_wm(struct drm_device *dev);
2006 2007
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2008 2009
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2010

P
Paulo Zanoni 已提交
2011
/* intel_sdvo.c */
2012
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2013
		     i915_reg_t reg, enum port port);
2014

R
Rodrigo Vivi 已提交
2015

P
Paulo Zanoni 已提交
2016
/* intel_sprite.c */
2017 2018
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2019
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2020
					      enum pipe pipe, int plane);
2021 2022
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2023 2024
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2025 2026 2027
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
2028
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2029
bool skl_plane_get_hw_state(struct intel_plane *plane);
P
Paulo Zanoni 已提交
2030 2031

/* intel_tv.c */
2032
void intel_tv_init(struct drm_i915_private *dev_priv);
2033

2034
/* intel_atomic.c */
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2048 2049 2050
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2051 2052 2053
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2054 2055 2056 2057 2058 2059 2060
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2061
		return ERR_CAST(crtc_state);
2062 2063 2064

	return to_intel_crtc_state(crtc_state);
}
2065

2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

2091 2092 2093
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2094 2095

/* intel_atomic_plane.c */
2096
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2097 2098 2099 2100
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2101 2102 2103
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2104
					struct intel_plane_state *intel_state);
2105

2106 2107
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2108
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2109 2110
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2111

2112 2113
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2114
void lspcon_resume(struct intel_lspcon *lspcon);
2115
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2116 2117 2118

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2119 2120 2121 2122 2123 2124
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
2125
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2126
#endif /* __INTEL_DRV_H__ */