intel_drv.h 48.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
121 122
};

123 124
struct intel_fbdev {
	struct drm_fb_helper helper;
125
	struct intel_framebuffer *fb;
126 127
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
128
	int preferred_bpp;
129
};
J
Jesse Barnes 已提交
130

131
struct intel_encoder {
132
	struct drm_encoder base;
133

134
	enum intel_output_type type;
135
	unsigned int cloneable;
136
	void (*hot_plug)(struct intel_encoder *);
137
	bool (*compute_config)(struct intel_encoder *,
138
			       struct intel_crtc_state *);
139
	void (*pre_pll_enable)(struct intel_encoder *);
140
	void (*pre_enable)(struct intel_encoder *);
141
	void (*enable)(struct intel_encoder *);
142
	void (*mode_set)(struct intel_encoder *intel_encoder);
143
	void (*disable)(struct intel_encoder *);
144
	void (*post_disable)(struct intel_encoder *);
145
	void (*post_pll_disable)(struct intel_encoder *);
146 147 148 149
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
150
	/* Reconstructs the equivalent mode flags for the current hardware
151
	 * state. This must be called _after_ display->get_pipe_config has
152 153
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
154
	void (*get_config)(struct intel_encoder *,
155
			   struct intel_crtc_state *pipe_config);
156 157 158 159 160 161
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
162
	int crtc_mask;
163
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
164 165
};

166
struct intel_panel {
167
	struct drm_display_mode *fixed_mode;
168
	struct drm_display_mode *downclock_mode;
169
	int fitting_mode;
170 171 172

	/* backlight */
	struct {
173
		bool present;
174
		u32 level;
175
		u32 min;
176
		u32 max;
177
		bool enabled;
178 179
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
180 181 182 183

		/* PWM chip */
		struct pwm_device *pwm;

184 185
		struct backlight_device *device;
	} backlight;
186 187

	void (*backlight_power)(struct intel_connector *, bool enable);
188 189
};

190 191
struct intel_connector {
	struct drm_connector base;
192 193 194
	/*
	 * The fixed encoder this connector is connected to.
	 */
195
	struct intel_encoder *encoder;
196

197 198 199
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
200

201 202 203 204 205 206 207 208
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

209 210
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
211 212 213

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
214
	struct edid *detect_edid;
215 216 217 218

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
219 220 221 222

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
223 224
};

225 226 227 228 229 230 231 232 233 234 235 236
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

237 238 239
struct intel_atomic_state {
	struct drm_atomic_state base;

240
	unsigned int cdclk;
241 242 243 244
	bool dpll_set;
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
};

245
struct intel_plane_state {
246
	struct drm_plane_state base;
247 248 249 250
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
251

252 253 254 255 256 257 258 259
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
260
	 *     update_scaler_plane.
261 262 263 264 265 266 267
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
268
	 *     update_scaler_plane.
269 270
	 */
	int scaler_id;
271 272

	struct drm_intel_sprite_colorkey ckey;
273 274
};

275
struct intel_initial_plane_config {
276
	struct intel_framebuffer *fb;
277
	unsigned int tiling;
278 279 280 281
	int size;
	u32 base;
};

282 283 284
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
285
#define SKL_MAX_SRC_H 4096
286 287 288
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
289
#define SKL_MAX_DST_H 4096
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

324 325 326
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

327
struct intel_crtc_state {
328 329
	struct drm_crtc_state base;

330 331 332 333 334 335 336 337
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
338
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
339 340
	unsigned long quirks;

341 342 343 344 345
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

346 347 348
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
349

350 351 352
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

353 354 355 356
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

357 358 359 360 361 362
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

363 364 365
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
366

367 368 369
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

370 371 372 373
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

374 375 376 377
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
378
	bool dither;
379 380 381 382

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

383 384 385 386
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

387 388 389 390 391 392 393
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

394 395
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
396
	struct dpll dpll;
397

398 399 400
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

401 402 403 404
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
405 406
	uint32_t ddi_pll_sel;

407 408 409
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

410
	int pipe_bpp;
411
	struct intel_link_m_n dp_m_n;
412

413 414
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
415
	bool has_drrs;
416

417 418
	/*
	 * Frequence the dpll for the port should run at. Differs from the
419 420
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
421
	 */
422 423
	int port_clock;

424 425
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
426

427 428
	uint8_t lane_count;

429
	/* Panel fitter controls for gen2-gen4 + VLV */
430 431 432
	struct {
		u32 control;
		u32 pgm_ratios;
433
		u32 lvds_border_bits;
434 435 436 437 438 439
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
440
		bool enabled;
441
		bool force_thru;
442
	} pch_pfit;
443

444
	/* FDI configuration, only valid if has_pch_encoder is set. */
445
	int fdi_lanes;
446
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
447 448

	bool ips_enabled;
449 450

	bool double_wide;
451 452 453

	bool dp_encoder_is_mst;
	int pbn;
454 455

	struct intel_crtc_scaler_state scaler_state;
456 457 458

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
459 460
};

461 462 463 464 465 466 467 468 469
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

470 471 472 473
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
474 475 476
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
477 478
};

479
struct intel_mmio_flip {
480
	struct work_struct work;
481
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
482
	struct drm_i915_gem_request *req;
483
	struct intel_crtc *crtc;
484 485
};

486 487 488 489 490 491
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

492 493 494 495 496 497 498 499 500 501
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
R
Rodrigo Vivi 已提交
502
	bool disable_ips;
503
	bool disable_cxsr;
504
	bool pre_disable_primary;
505
	bool update_wm_pre, update_wm_post;
506
	unsigned disabled_planes;
507 508 509 510 511 512 513 514 515

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
516 517
struct intel_crtc {
	struct drm_crtc base;
518 519
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
520
	u8 lut_r[256], lut_g[256], lut_b[256];
521 522 523 524 525 526
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
527
	unsigned long enabled_power_domains;
528
	bool lowfreq_avail;
529
	struct intel_overlay *overlay;
530
	struct intel_unpin_work *unpin_work;
531

532 533
	atomic_t unpin_work_count;

534 535 536 537 538
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

539
	struct drm_i915_gem_object *cursor_bo;
540
	uint32_t cursor_addr;
541
	uint32_t cursor_cntl;
542
	uint32_t cursor_size;
543
	uint32_t cursor_base;
544

545
	struct intel_crtc_state *config;
546

547 548
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
549 550 551 552

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
553 554 555 556 557

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
558 559
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
560 561
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
562
	} wm;
563

564
	int scanline_offset;
565

566
	unsigned start_vbl_count;
567 568
	ktime_t start_vbl_time;

569
	struct intel_crtc_atomic_commit atomic;
570 571 572

	/* scalers available on this crtc */
	int num_scalers;
573 574

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
575 576
};

577 578
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
579
	uint32_t vert_pixels;
580 581 582 583 584 585 586
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
587
	uint8_t bytes_per_pixel;
588
	uint8_t y_bytes_per_pixel;
589 590
	bool enabled;
	bool scaled;
591
	u64 tiling;
592
	unsigned int rotation;
593
	uint16_t fifo_size;
594 595
};

596 597
struct intel_plane {
	struct drm_plane base;
598
	int plane;
599
	enum pipe pipe;
600
	bool can_scale;
601
	int max_downscale;
602
	uint32_t frontbuffer_bit;
603 604 605 606 607 608

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
609
	struct intel_plane_wm_parameters wm;
610

611 612 613 614 615 616
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
	 * the intel_plane_state structure and accessed via drm_plane->state.
	 */

617
	void (*update_plane)(struct drm_plane *plane,
618
			     struct drm_crtc *crtc,
619 620 621 622 623
			     struct drm_framebuffer *fb,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
624
	void (*disable_plane)(struct drm_plane *plane,
625
			      struct drm_crtc *crtc);
626
	int (*check_plane)(struct drm_plane *plane,
627
			   struct intel_crtc_state *crtc_state,
628 629 630
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
631 632
};

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

652
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
653
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
654
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
655
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
656
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
657
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
658
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
659
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
660
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
661

662
struct intel_hdmi {
663
	u32 hdmi_reg;
664
	int ddc_bus;
665
	bool limited_color_range;
666
	bool color_range_auto;
667 668 669
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
670
	bool rgb_quant_range_selectable;
671
	enum hdmi_picture_aspect aspect_ratio;
672
	struct intel_connector *attached_connector;
673
	void (*write_infoframe)(struct drm_encoder *encoder,
674
				enum hdmi_infoframe_type type,
675
				const void *frame, ssize_t len);
676
	void (*set_infoframes)(struct drm_encoder *encoder,
677
			       bool enable,
678
			       struct drm_display_mode *adjusted_mode);
679
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
680 681
};

682
struct intel_dp_mst_encoder;
683
#define DP_MAX_DOWNSTREAM_PORTS		0x10
684

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

705 706 707 708 709 710
struct sink_crc {
	bool started;
	u8 last_crc[6];
	int last_count;
};

711 712
struct intel_dp {
	uint32_t output_reg;
713
	uint32_t aux_ch_ctl_reg;
714
	uint32_t DP;
715 716
	int link_rate;
	uint8_t lane_count;
717 718
	bool has_audio;
	enum hdmi_force_audio force_audio;
719
	bool limited_color_range;
720
	bool color_range_auto;
721
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
722
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
723
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
724 725 726
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
727
	struct sink_crc sink_crc;
728
	struct drm_dp_aux aux;
729 730 731 732 733 734 735 736
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
737 738 739
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
740

741 742
	struct notifier_block edp_notifier;

743 744 745 746 747
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
748
	struct edp_power_seq pps_delays;
749

750 751 752 753
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
754
	struct intel_connector *attached_connector;
755

756 757 758 759
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

760
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
761 762 763 764 765 766 767 768
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
769
	bool train_set_valid;
770 771 772

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
773 774
	unsigned long compliance_test_data;
	bool compliance_test_active;
775 776
};

777 778
struct intel_digital_port {
	struct intel_encoder base;
779
	enum port port;
780
	u32 saved_port_bits;
781 782
	struct intel_dp dp;
	struct intel_hdmi hdmi;
783
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
784
	bool release_cl2_override;
785 786
};

787 788 789 790 791 792 793
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

794
static inline enum dpio_channel
795 796 797 798
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
799
	case PORT_D:
800
		return DPIO_CH0;
801
	case PORT_C:
802
		return DPIO_CH1;
803 804 805 806 807
	default:
		BUG();
	}
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
823 824 825 826 827 828 829 830 831 832 833 834 835
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

836 837 838 839 840 841 842
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

843 844 845 846 847 848 849
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

850 851
struct intel_unpin_work {
	struct work_struct work;
852
	struct drm_crtc *crtc;
853
	struct drm_framebuffer *old_fb;
854
	struct drm_i915_gem_object *pending_flip_obj;
855
	struct drm_pending_vblank_event *event;
856 857 858 859
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
860 861
	u32 flip_count;
	u32 gtt_offset;
862
	struct drm_i915_gem_request *flip_queued_req;
863 864
	int flip_queued_vblank;
	int flip_ready_vblank;
865 866 867
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
868 869 870 871 872
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
873

P
Paulo Zanoni 已提交
874 875
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
876 877 878 879
{
	return to_intel_connector(connector)->encoder;
}

880 881 882 883
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
884 885
}

886 887 888 889 890 891
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

892 893 894
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
895 896 897 898 899 900 901 902 903 904 905 906
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
907 908
}

909 910 911 912 913 914 915 916
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
917

918
/* intel_fifo_underrun.c */
919
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
920
					   enum pipe pipe, bool enable);
921
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
922 923
					   enum transcoder pch_transcoder,
					   bool enable);
924 925 926 927
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
928
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
929 930

/* i915_irq.c */
931 932 933 934
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
935
void gen6_reset_rps_interrupts(struct drm_device *dev);
936 937
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
938
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
939 940
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
941 942 943 944 945 946
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
947
	return dev_priv->pm.irqs_enabled;
948 949
}

950
int intel_get_crtc_scanline(struct intel_crtc *crtc);
951 952
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
953 954

/* intel_crt.c */
955
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
956 957 958


/* intel_ddi.c */
959 960 961 962 963 964 965 966 967 968 969
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
970 971
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
972 973 974 975 976
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
977
			  struct intel_crtc_state *pipe_config);
978 979
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
980

981
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
982
void intel_ddi_clock_get(struct intel_encoder *encoder,
983
			 struct intel_crtc_state *pipe_config);
984
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
985
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
986

987
/* intel_frontbuffer.c */
988
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
989
			     enum fb_op_origin origin);
990 991 992 993 994
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
995
			    unsigned frontbuffer_bits);
996 997 998 999
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1000 1001
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1002 1003
u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
			      uint32_t pixel_format);
1004

1005 1006
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
1007 1008
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1009 1010
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1011

1012
/* intel_display.c */
1013
extern const struct drm_plane_funcs intel_plane_funcs;
1014 1015
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
1016
int intel_hrawclk(struct drm_device *dev);
1017
void intel_mark_busy(struct drm_device *dev);
1018 1019
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1020
int intel_display_suspend(struct drm_device *dev);
1021
void intel_encoder_destroy(struct drm_encoder *encoder);
1022 1023
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1024 1025 1026 1027 1028 1029
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1030
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1031 1032
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1033 1034
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1035
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1036 1037 1038 1039 1040
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1041
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1042
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1043 1044
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1045 1046
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1047 1048
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1049
void intel_release_load_detect_pipe(struct drm_connector *connector,
1050 1051
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1052 1053
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1054
			       const struct drm_plane_state *plane_state,
1055 1056
			       struct intel_engine_cs *pipelined,
			       struct drm_i915_gem_request **pipelined_request);
1057 1058
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1059 1060 1061 1062 1063
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1064
void intel_check_page_flip(struct drm_device *dev, int pipe);
1065
int intel_prepare_plane_fb(struct drm_plane *plane,
1066 1067
			   struct drm_framebuffer *fb,
			   const struct drm_plane_state *new_state);
1068
void intel_cleanup_plane_fb(struct drm_plane *plane,
1069 1070
			    struct drm_framebuffer *fb,
			    const struct drm_plane_state *old_state);
1071 1072 1073 1074 1075 1076 1077 1078
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1079 1080
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1081

1082 1083 1084 1085
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
		  uint64_t fb_format_modifier);

1086 1087 1088 1089 1090 1091
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1092 1093 1094
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1095
/* shared dpll functions */
P
Paulo Zanoni 已提交
1096
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1097 1098 1099 1100 1101
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1102 1103
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1104

1105 1106 1107 1108
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1109
/* modesetting asserts */
1110 1111
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1112 1113 1114 1115 1116 1117 1118 1119
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1120
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1121 1122
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1123 1124
unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
					     int *x, int *y,
1125 1126 1127
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
1128 1129
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1130 1131
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1132 1133
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1134 1135
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1136 1137
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1138 1139
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1140
void intel_dp_get_m_n(struct intel_crtc *crtc,
1141
		      struct intel_crtc_state *pipe_config);
1142
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1143 1144
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1145
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1146
				int dotclock);
I
Imre Deak 已提交
1147 1148
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1149 1150
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1151
bool intel_crtc_active(struct drm_crtc *crtc);
1152 1153
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1154 1155
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1156
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1157
				 struct intel_crtc_state *pipe_config);
1158
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1159
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1160

1161
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1162
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1163

1164 1165
unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
				     struct drm_i915_gem_object *obj);
1166 1167 1168
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1169

1170 1171
/* intel_csr.c */
void intel_csr_ucode_init(struct drm_device *dev);
1172 1173 1174
enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
					enum csr_state state);
1175 1176
void intel_csr_load_program(struct drm_device *dev);
void intel_csr_ucode_fini(struct drm_device *dev);
1177
void assert_csr_loaded(struct drm_i915_private *dev_priv);
1178

P
Paulo Zanoni 已提交
1179
/* intel_dp.c */
1180 1181 1182
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1183 1184
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1185 1186 1187 1188 1189
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1190
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1191
bool intel_dp_compute_config(struct intel_encoder *encoder,
1192
			     struct intel_crtc_state *pipe_config);
1193
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1194 1195
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1196 1197
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1198
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1199 1200
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1201 1202 1203
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1204
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1205
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1206
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1207
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1208
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1209
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1210 1211
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1212 1213 1214
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1215
void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
R
Rodrigo Vivi 已提交
1216

1217 1218 1219
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1220
/* intel_dsi.c */
1221
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1222 1223 1224


/* intel_dvo.c */
1225
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1226 1227


1228
/* legacy fbdev emulation in intel_fbdev.c */
1229
#ifdef CONFIG_DRM_FBDEV_EMULATION
1230
extern int intel_fbdev_init(struct drm_device *dev);
1231
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1232
extern void intel_fbdev_fini(struct drm_device *dev);
1233
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1234 1235
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1236 1237 1238 1239 1240
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1241

1242
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1243 1244 1245 1246 1247 1248 1249
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1250
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1251 1252 1253
{
}

1254
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1255 1256 1257
{
}
#endif
P
Paulo Zanoni 已提交
1258

1259
/* intel_fbc.c */
1260 1261
bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
void intel_fbc_update(struct drm_i915_private *dev_priv);
1262
void intel_fbc_init(struct drm_i915_private *dev_priv);
1263
void intel_fbc_disable(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1264
void intel_fbc_disable_crtc(struct intel_crtc *crtc);
1265 1266 1267 1268
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1269
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1270
const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1271
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1272

P
Paulo Zanoni 已提交
1273
/* intel_hdmi.c */
1274 1275 1276 1277 1278
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1279
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1280 1281 1282


/* intel_lvds.c */
1283 1284
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1285 1286 1287 1288


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1289
				 struct edid *edid);
P
Paulo Zanoni 已提交
1290
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1291 1292
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1293 1294 1295


/* intel_overlay.c */
1296 1297 1298 1299 1300 1301 1302
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1303
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1304 1305 1306


/* intel_panel.c */
1307
int intel_panel_init(struct intel_panel *panel,
1308 1309
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1310 1311 1312 1313
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1314
			     struct intel_crtc_state *pipe_config,
1315 1316
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1317
			      struct intel_crtc_state *pipe_config,
1318
			      int fitting_mode);
1319 1320
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1321
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1322 1323
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1324
void intel_panel_destroy_backlight(struct drm_connector *connector);
1325
void intel_panel_init_backlight_funcs(struct drm_device *dev);
1326
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1327 1328 1329 1330
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1331 1332 1333
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1334

R
Rodrigo Vivi 已提交
1335 1336 1337 1338
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1339
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1340
void intel_psr_flush(struct drm_device *dev,
1341 1342
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1343
void intel_psr_init(struct drm_device *dev);
1344 1345
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1346

1347 1348
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1349
void intel_power_domains_fini(struct drm_i915_private *);
1350
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1351
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1352

1353 1354 1355 1356
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1367 1368
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1369 1370
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1371 1372
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1373 1374


P
Paulo Zanoni 已提交
1375
/* intel_pm.c */
1376 1377
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1378
int ilk_wm_max_level(const struct drm_device *dev);
1379 1380 1381
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
1382 1383 1384
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
1385 1386
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1387
void intel_pm_setup(struct drm_device *dev);
1388 1389
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1390 1391
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1392 1393
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1394
void intel_suspend_gt_powersave(struct drm_device *dev);
1395
void intel_reset_gt_powersave(struct drm_device *dev);
1396
void gen6_update_ring_freq(struct drm_device *dev);
1397 1398
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1399
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1400
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1401 1402
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1403
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1404
				       struct drm_i915_gem_request *req);
1405
void vlv_wm_get_hw_state(struct drm_device *dev);
1406
void ilk_wm_get_hw_state(struct drm_device *dev);
1407
void skl_wm_get_hw_state(struct drm_device *dev);
1408 1409
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1410
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1411

P
Paulo Zanoni 已提交
1412
/* intel_sdvo.c */
1413
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1414

R
Rodrigo Vivi 已提交
1415

P
Paulo Zanoni 已提交
1416
/* intel_sprite.c */
1417 1418 1419
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1420 1421
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1422 1423

/* intel_tv.c */
1424
void intel_tv_init(struct drm_device *dev);
1425

1426
/* intel_atomic.c */
1427 1428 1429 1430
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1431 1432 1433
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1434 1435 1436 1437 1438
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1439 1440 1441 1442 1443 1444 1445
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1446
		return ERR_CAST(crtc_state);
1447 1448 1449

	return to_intel_crtc_state(crtc_state);
}
1450 1451 1452
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1453 1454

/* intel_atomic_plane.c */
1455
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1456 1457 1458 1459 1460
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1461
#endif /* __INTEL_DRV_H__ */