intel_drv.h 60.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_dual_mode_helper.h>
37
#include <drm/drm_dp_mst_helper.h>
38
#include <drm/drm_rect.h>
39
#include <drm/drm_atomic.h>
40

D
Daniel Vetter 已提交
41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
48 49 50 51
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
52
 */
T
Tvrtko Ursulin 已提交
53 54
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
55 56 57 58 59 60 61 62 63
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
64 65
			break;						\
		}							\
66
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
67
			usleep_range((W), (W)*2);			\
68 69 70
		} else {						\
			cpu_relax();					\
		}							\
71 72 73 74
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
75 76
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

77 78
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
79
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
80
#else
81
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
82 83
#endif

84 85 86 87 88
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
89
	BUILD_BUG_ON((US) > 50000); \
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
105 106 107
			break; \
		} \
		cpu_relax(); \
108 109 110 111 112 113 114 115
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
116
	} \
117 118 119 120 121 122 123 124 125 126 127
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
128 129 130
	ret__; \
})

131 132
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
133

134 135
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
136

J
Jesse Barnes 已提交
137 138 139 140 141 142 143 144 145 146
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

147 148 149
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
150 151
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
152

J
Jesse Barnes 已提交
153 154 155 156 157
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
158 159 160 161 162 163 164 165
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
166
	INTEL_OUTPUT_DP = 7,
167 168 169 170 171
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
172 173 174 175 176 177

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

178 179
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
180

J
Jesse Barnes 已提交
181 182
struct intel_framebuffer {
	struct drm_framebuffer base;
183
	struct drm_i915_gem_object *obj;
184
	struct intel_rotation_info rot_info;
185 186 187 188 189 190 191 192 193 194

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
195 196
};

197 198
struct intel_fbdev {
	struct drm_fb_helper helper;
199
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
200
	struct i915_vma *vma;
201
	async_cookie_t cookie;
202
	int preferred_bpp;
203
};
J
Jesse Barnes 已提交
204

205
struct intel_encoder {
206
	struct drm_encoder base;
207

208
	enum intel_output_type type;
209
	enum port port;
210
	unsigned int cloneable;
211
	void (*hot_plug)(struct intel_encoder *);
212
	bool (*compute_config)(struct intel_encoder *,
213 214
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
233 234 235 236
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
237
	/* Reconstructs the equivalent mode flags for the current hardware
238
	 * state. This must be called _after_ display->get_pipe_config has
239 240
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
241
	void (*get_config)(struct intel_encoder *,
242
			   struct intel_crtc_state *pipe_config);
243 244 245 246 247 248
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
249
	int crtc_mask;
250
	enum hpd_pin hpd_pin;
251 252
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
253 254
};

255
struct intel_panel {
256
	struct drm_display_mode *fixed_mode;
257
	struct drm_display_mode *downclock_mode;
258
	int fitting_mode;
259 260 261

	/* backlight */
	struct {
262
		bool present;
263
		u32 level;
264
		u32 min;
265
		u32 max;
266
		bool enabled;
267 268
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
269
		bool alternate_pwm_increment;	/* lpt+ */
270 271

		/* PWM chip */
272 273
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
274 275
		struct pwm_device *pwm;

276
		struct backlight_device *device;
277

278 279 280 281 282 283 284 285 286 287
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
288 289
};

290 291
struct intel_connector {
	struct drm_connector base;
292 293 294
	/*
	 * The fixed encoder this connector is connected to.
	 */
295
	struct intel_encoder *encoder;
296

297 298 299
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
300 301 302

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
303 304 305

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
306
	struct edid *detect_edid;
307 308 309 310

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
311 312 313 314

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
315 316
};

317
struct dpll {
318 319 320 321 322 323 324 325 326
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
327
};
328

329 330 331
struct intel_atomic_state {
	struct drm_atomic_state base;

332
	unsigned int cdclk;
333

334 335 336 337 338 339
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

340 341
	bool dpll_set, modeset;

342 343 344 345 346 347 348 349 350 351
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

352 353 354
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

355 356 357
	/* SKL/KBL Only */
	unsigned int cdclk_pll_vco;

358
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
359 360 361 362 363 364

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
365 366

	/* Gen9+ only */
367
	struct skl_wm_values wm_results;
368 369

	struct i915_sw_fence commit_ready;
370 371
};

372
struct intel_plane_state {
373
	struct drm_plane_state base;
374
	struct drm_rect clip;
375

376 377 378 379
	struct {
		u32 offset;
		int x, y;
	} main;
380 381 382 383
	struct {
		u32 offset;
		int x, y;
	} aux;
384

385 386 387 388 389 390 391 392
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
393
	 *     update_scaler_plane.
394 395 396 397 398 399 400
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
401
	 *     update_scaler_plane.
402 403
	 */
	int scaler_id;
404 405

	struct drm_intel_sprite_colorkey ckey;
406 407
};

408
struct intel_initial_plane_config {
409
	struct intel_framebuffer *fb;
410
	unsigned int tiling;
411 412 413 414
	int size;
	u32 base;
};

415 416 417
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
418
#define SKL_MAX_SRC_H 4096
419 420 421
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
422
#define SKL_MAX_DST_H 4096
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

457 458 459
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

460 461
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
462
	struct intel_wm_level raw_wm[5];
463 464 465 466 467 468 469
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
470
struct skl_plane_wm {
471 472
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
473 474 475 476
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
477 478 479
	uint32_t linetime;
};

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
502
			struct skl_ddb_entry ddb;
503 504 505 506

			/* cached plane data rate */
			unsigned plane_data_rate[I915_MAX_PLANES];
			unsigned plane_y_data_rate[I915_MAX_PLANES];
507 508 509 510

			/* minimum block allocation */
			uint16_t minimum_blocks[I915_MAX_PLANES];
			uint16_t minimum_y_blocks[I915_MAX_PLANES];
511 512 513 514 515 516 517 518 519 520 521 522
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

523
struct intel_crtc_state {
524 525
	struct drm_crtc_state base;

526 527 528 529 530 531 532 533
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
534
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
535 536
	unsigned long quirks;

537
	unsigned fb_bits; /* framebuffers to flip */
538 539
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
540
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
541
	bool fb_changed; /* fb on any of the planes is changed */
542

543 544 545 546 547
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

548 549 550
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
551

552 553 554
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

555
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
556 557
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
558 559
	enum transcoder cpu_transcoder;

560 561 562 563 564 565
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

566 567 568 569 570
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

571 572 573
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

574 575 576 577
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

578 579 580 581
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
582
	bool dither;
583 584 585 586

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

587 588 589 590
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

591 592 593 594 595 596 597
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

598 599
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
600
	struct dpll dpll;
601

602 603
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
604

605 606 607
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

608 609 610 611 612
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

613
	int pipe_bpp;
614
	struct intel_link_m_n dp_m_n;
615

616 617
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
618
	bool has_drrs;
619

620 621
	/*
	 * Frequence the dpll for the port should run at. Differs from the
622 623
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
624
	 */
625 626
	int port_clock;

627 628
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
629

630 631
	uint8_t lane_count;

632 633 634 635 636 637
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

638
	/* Panel fitter controls for gen2-gen4 + VLV */
639 640 641
	struct {
		u32 control;
		u32 pgm_ratios;
642
		u32 lvds_border_bits;
643 644 645 646 647 648
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
649
		bool enabled;
650
		bool force_thru;
651
	} pch_pfit;
652

653
	/* FDI configuration, only valid if has_pch_encoder is set. */
654
	int fdi_lanes;
655
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
656 657

	bool ips_enabled;
658

659 660
	bool enable_fbc;

661
	bool double_wide;
662 663 664

	bool dp_encoder_is_mst;
	int pbn;
665 666

	struct intel_crtc_scaler_state scaler_state;
667 668 669

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
670 671 672

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
673

674
	struct intel_crtc_wm_state wm;
675 676 677

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
678 679
};

680 681 682 683 684 685 686 687 688
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

J
Jesse Barnes 已提交
689 690
struct intel_crtc {
	struct drm_crtc base;
691 692
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
693
	u8 lut_r[256], lut_g[256], lut_b[256];
694 695 696 697 698 699
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
700
	unsigned long enabled_power_domains;
701
	bool lowfreq_avail;
702
	struct intel_overlay *overlay;
703
	struct intel_flip_work *flip_work;
704

705 706
	atomic_t unpin_work_count;

707 708 709
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
710
	u32 dspaddr_offset;
711 712
	int adjusted_x;
	int adjusted_y;
713

714
	uint32_t cursor_addr;
715
	uint32_t cursor_cntl;
716
	uint32_t cursor_size;
717
	uint32_t cursor_base;
718

719
	struct intel_crtc_state *config;
720

721 722
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
723

724 725 726
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
727 728 729 730

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
731 732 733 734
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
735

736 737
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
738
	} wm;
739

740 741 742
	/* gen9+: ddb allocation currently being used */
	struct skl_ddb_entry hw_ddb;

743
	int scanline_offset;
744

745 746 747 748 749 750
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
751

752 753
	/* scalers available on this crtc */
	int num_scalers;
754 755

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
756 757
};

758 759
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
760
	uint32_t vert_pixels;
761 762 763 764 765 766 767
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
768
	uint8_t bytes_per_pixel;
769
	uint8_t y_bytes_per_pixel;
770 771
	bool enabled;
	bool scaled;
772
	u64 tiling;
773
	unsigned int rotation;
774
	uint16_t fifo_size;
775 776
};

777 778
struct intel_plane {
	struct drm_plane base;
779
	int plane;
780
	enum pipe pipe;
781
	bool can_scale;
782
	int max_downscale;
783
	uint32_t frontbuffer_bit;
784 785 786 787 788 789

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
790
	struct intel_plane_wm_parameters wm;
791

792 793 794
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
795
	 * the intel_plane_state structure and accessed via plane_state.
796 797
	 */

798
	void (*update_plane)(struct drm_plane *plane,
799 800
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
801
	void (*disable_plane)(struct drm_plane *plane,
802
			      struct drm_crtc *crtc);
803
	int (*check_plane)(struct drm_plane *plane,
804
			   struct intel_crtc_state *crtc_state,
805
			   struct intel_plane_state *state);
806 807
};

808
struct intel_watermark_params {
809 810 811 812 813
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
814 815 816
};

struct cxsr_latency {
817 818
	bool is_desktop : 1;
	bool is_ddr3 : 1;
819 820 821 822 823 824
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
825 826
};

827
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
828
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
829
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
830
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
831
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
832
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
833
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
834
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
835
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
836

837
struct intel_hdmi {
838
	i915_reg_t hdmi_reg;
839
	int ddc_bus;
840 841 842 843
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
844
	bool limited_color_range;
845
	bool color_range_auto;
846 847 848
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
849
	bool rgb_quant_range_selectable;
850
	enum hdmi_picture_aspect aspect_ratio;
851
	struct intel_connector *attached_connector;
852
	void (*write_infoframe)(struct drm_encoder *encoder,
853
				enum hdmi_infoframe_type type,
854
				const void *frame, ssize_t len);
855
	void (*set_infoframes)(struct drm_encoder *encoder,
856
			       bool enable,
857
			       const struct drm_display_mode *adjusted_mode);
858 859
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
860 861
};

862
struct intel_dp_mst_encoder;
863
#define DP_MAX_DOWNSTREAM_PORTS		0x10
864

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

885 886 887 888 889 890 891 892
struct intel_dp_desc {
	u8 oui[3];
	u8 device_id[6];
	u8 hw_rev;
	u8 sw_major_rev;
	u8 sw_minor_rev;
} __packed;

893
struct intel_dp {
894 895 896
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
897
	uint32_t DP;
898 899
	int link_rate;
	uint8_t lane_count;
900
	uint8_t sink_count;
901
	bool link_mst;
902
	bool has_audio;
903
	bool detect_done;
904
	bool channel_eq_status;
905
	enum hdmi_force_audio force_audio;
906
	bool limited_color_range;
907
	bool color_range_auto;
908
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
909
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
910
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
911
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
912 913 914
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
915 916
	/* sink or branch descriptor */
	struct intel_dp_desc desc;
917
	struct drm_dp_aux aux;
918 919 920 921 922 923 924 925
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
926 927
	unsigned long last_power_on;
	unsigned long last_backlight_off;
928
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
929

930 931
	struct notifier_block edp_notifier;

932 933 934 935 936
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
937 938 939 940 941
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
942
	struct edp_power_seq pps_delays;
943

944 945
	bool can_mst; /* this port supports mst */
	bool is_mst;
946
	int active_mst_links;
947
	/* connector directly attached - won't be use for modeset in mst world */
948
	struct intel_connector *attached_connector;
949

950 951 952 953
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

954
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
955 956 957 958 959 960 961 962
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
963 964 965 966

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

967 968
	/* Displayport compliance testing */
	unsigned long compliance_test_type;
969 970
	unsigned long compliance_test_data;
	bool compliance_test_active;
971 972
};

973 974 975
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
976
	bool desc_valid;
977 978
};

979 980
struct intel_digital_port {
	struct intel_encoder base;
981
	enum port port;
982
	u32 saved_port_bits;
983 984
	struct intel_dp dp;
	struct intel_hdmi hdmi;
985
	struct intel_lspcon lspcon;
986
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
987
	bool release_cl2_override;
988
	uint8_t max_lanes;
989 990
};

991 992 993 994
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
995
	struct intel_connector *connector;
996 997
};

998
static inline enum dpio_channel
999 1000 1001 1002
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
1003
	case PORT_D:
1004
		return DPIO_CH0;
1005
	case PORT_C:
1006
		return DPIO_CH1;
1007 1008 1009 1010 1011
	default:
		BUG();
	}
}

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1040 1041 1042
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
1043
	struct drm_i915_private *dev_priv = to_i915(dev);
1044 1045 1046
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1047 1048 1049
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
1050
	struct drm_i915_private *dev_priv = to_i915(dev);
1051 1052 1053
	return dev_priv->plane_to_crtc_mapping[plane];
}

1054 1055 1056 1057
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1058 1059 1060
	struct drm_crtc *crtc;
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1061
	struct drm_pending_vblank_event *event;
1062
	atomic_t pending;
1063 1064 1065
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1066
	u32 flip_queued_vblank;
1067 1068
	u32 flip_ready_vblank;
	unsigned int rotation;
1069 1070
};

P
Paulo Zanoni 已提交
1071
struct intel_load_detect_pipe {
1072
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1073
};
J
Jesse Barnes 已提交
1074

P
Paulo Zanoni 已提交
1075 1076
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1077 1078 1079 1080
{
	return to_intel_connector(connector)->encoder;
}

1081 1082 1083 1084
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
1085 1086
}

1087 1088 1089 1090 1091 1092
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1093 1094 1095
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1108 1109
}

1110
/* intel_fifo_underrun.c */
1111
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1112
					   enum pipe pipe, bool enable);
1113
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1114 1115
					   enum transcoder pch_transcoder,
					   bool enable);
1116 1117 1118 1119
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1120 1121
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1122 1123

/* i915_irq.c */
1124 1125
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1126 1127 1128
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1129 1130
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1131
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1132 1133
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1134
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1135 1136
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1137 1138 1139 1140 1141 1142
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1143
	return dev_priv->pm.irqs_enabled;
1144 1145
}

1146
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1147 1148
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1149 1150
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1151 1152 1153
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1154 1155

/* intel_crt.c */
1156
void intel_crt_init(struct drm_device *dev);
1157
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1158 1159

/* intel_ddi.c */
1160
void intel_ddi_clk_select(struct intel_encoder *encoder,
1161
			  struct intel_shared_dpll *pll);
1162 1163 1164
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1165
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1166 1167 1168 1169 1170 1171 1172 1173 1174
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1175 1176
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1177
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1178
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1179 1180
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1181
			  struct intel_crtc_state *pipe_config);
1182 1183
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1184

1185
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1186
void intel_ddi_clock_get(struct intel_encoder *encoder,
1187
			 struct intel_crtc_state *pipe_config);
1188
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1189
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1190 1191
struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
						  int clock);
1192 1193 1194 1195
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1196 1197
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1198

1199
/* intel_audio.c */
1200
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1201 1202
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1203 1204
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1205

1206
/* intel_display.c */
1207
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1208
void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
1209
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1210 1211
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1212 1213
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1214
extern const struct drm_plane_funcs intel_plane_funcs;
1215
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1216
unsigned int intel_fb_xy_to_linear(int x, int y,
1217 1218
				   const struct intel_plane_state *state,
				   int plane);
1219
void intel_add_fb_offsets(int *x, int *y,
1220
			  const struct intel_plane_state *state, int plane);
1221
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1222
bool intel_has_pending_fb_unpin(struct drm_device *dev);
1223 1224
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1225
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1226
int intel_display_suspend(struct drm_device *dev);
1227
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1228
void intel_encoder_destroy(struct drm_encoder *encoder);
1229 1230
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1231 1232 1233 1234 1235
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1236
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1237 1238
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1239 1240
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1241 1242 1243 1244 1245 1246
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1247 1248 1249 1250
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1251
		((1 << INTEL_OUTPUT_DP) |
1252 1253 1254
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1255 1256 1257 1258 1259
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1260 1261 1262 1263 1264 1265 1266 1267 1268
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1269 1270 1271

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1272
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1273
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1274 1275
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1276 1277
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1278 1279
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1280
void intel_release_load_detect_pipe(struct drm_connector *connector,
1281 1282
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1283 1284
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1285
void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1286 1287
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1288 1289
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
1290
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1291
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1292
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1293
int intel_prepare_plane_fb(struct drm_plane *plane,
1294
			   struct drm_plane_state *new_state);
1295
void intel_cleanup_plane_fb(struct drm_plane *plane,
1296
			    struct drm_plane_state *old_state);
1297 1298 1299 1300 1301 1302 1303 1304
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1305 1306
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1307

1308 1309
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1310

1311 1312 1313
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1314 1315
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1316
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1317
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1318

1319
/* modesetting asserts */
1320 1321
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1322 1323 1324 1325
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1326 1327 1328
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1329 1330 1331 1332
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1333
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1334 1335
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1336
u32 intel_compute_tile_offset(int *x, int *y,
1337
			      const struct intel_plane_state *state, int plane);
1338 1339
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1340 1341
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1342 1343
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1344
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1345 1346
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1347
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1348 1349
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1350
unsigned int skl_cdclk_get_vco(unsigned int freq);
1351 1352
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1353
void intel_dp_get_m_n(struct intel_crtc *crtc,
1354
		      struct intel_crtc_state *pipe_config);
1355
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1356
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1357
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1358 1359
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1360

1361
bool intel_crtc_active(struct drm_crtc *crtc);
1362 1363
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1364 1365
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1366 1367
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1368
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1369
				 struct intel_crtc_state *pipe_config);
1370

1371
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1372
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1373

1374
u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
1375

1376 1377 1378
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1379 1380
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1381
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1382

1383
/* intel_csr.c */
1384
void intel_csr_ucode_init(struct drm_i915_private *);
1385
void intel_csr_load_program(struct drm_i915_private *);
1386
void intel_csr_ucode_fini(struct drm_i915_private *);
1387 1388
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1389

P
Paulo Zanoni 已提交
1390
/* intel_dp.c */
1391
bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1392 1393
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1394
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1395 1396
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1397 1398 1399
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1400 1401
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1402
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1403
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1404
bool intel_dp_compute_config(struct intel_encoder *encoder,
1405 1406
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1407
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1408 1409
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1410 1411
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1412
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1413 1414
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1415 1416 1417
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1418
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1419
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1420
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1421
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1422
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1423
void intel_plane_destroy(struct drm_plane *plane);
1424 1425 1426 1427
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1428 1429 1430 1431
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1432

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1445
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1446 1447 1448
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1449 1450 1451 1452 1453
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1454
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1455 1456
bool __intel_dp_read_desc(struct intel_dp *intel_dp,
			  struct intel_dp_desc *desc);
1457
bool intel_dp_read_desc(struct intel_dp *intel_dp);
1458

1459 1460 1461
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1462 1463 1464
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1465
/* intel_dsi.c */
1466
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1467

1468 1469
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1470 1471

/* intel_dvo.c */
1472
void intel_dvo_init(struct drm_device *dev);
1473 1474
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1475 1476


1477
/* legacy fbdev emulation in intel_fbdev.c */
1478
#ifdef CONFIG_DRM_FBDEV_EMULATION
1479
extern int intel_fbdev_init(struct drm_device *dev);
1480
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1481
extern void intel_fbdev_fini(struct drm_device *dev);
1482
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1483 1484
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1485 1486 1487 1488 1489
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1490

1491
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1492 1493 1494 1495 1496 1497 1498
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1499
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1500 1501 1502
{
}

1503 1504 1505 1506
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1507
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1508 1509 1510
{
}
#endif
P
Paulo Zanoni 已提交
1511

1512
/* intel_fbc.c */
1513 1514
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1515
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1516 1517 1518
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1519
void intel_fbc_post_update(struct intel_crtc *crtc);
1520
void intel_fbc_init(struct drm_i915_private *dev_priv);
1521
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1522 1523 1524
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1525 1526
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1527 1528 1529 1530
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1531
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1532
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1533
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1534

P
Paulo Zanoni 已提交
1535
/* intel_hdmi.c */
1536
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1537 1538 1539 1540
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1541 1542
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1543
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1544 1545 1546


/* intel_lvds.c */
1547
void intel_lvds_init(struct drm_device *dev);
1548
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1549
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1550 1551 1552 1553


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1554
				 struct edid *edid);
P
Paulo Zanoni 已提交
1555
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1556 1557
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1558
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1559 1560 1561


/* intel_overlay.c */
1562 1563
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1564
int intel_overlay_switch_off(struct intel_overlay *overlay);
1565 1566 1567 1568
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1569
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1570 1571 1572


/* intel_panel.c */
1573
int intel_panel_init(struct intel_panel *panel,
1574 1575
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1576 1577 1578 1579
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1580
			     struct intel_crtc_state *pipe_config,
1581 1582
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1583
			      struct intel_crtc_state *pipe_config,
1584
			      int fitting_mode);
1585 1586
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1587 1588
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1589 1590
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1591
void intel_panel_destroy_backlight(struct drm_connector *connector);
1592
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1593 1594 1595 1596
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1597 1598

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1599
int intel_backlight_device_register(struct intel_connector *connector);
1600 1601
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1602 1603 1604 1605
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1606 1607 1608 1609
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1610

P
Paulo Zanoni 已提交
1611

R
Rodrigo Vivi 已提交
1612 1613 1614
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1615
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1616
			  unsigned frontbuffer_bits);
1617
void intel_psr_flush(struct drm_i915_private *dev_priv,
1618 1619
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1620
void intel_psr_init(struct drm_device *dev);
1621
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1622
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1623

1624 1625
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1626
void intel_power_domains_fini(struct drm_i915_private *);
1627 1628
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1629 1630
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1631
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1632 1633
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1634

1635 1636 1637 1638
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1639 1640
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1641 1642
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1643 1644
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1657 1658 1659 1660
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1661 1662
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1704
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1705
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1706 1707 1708
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1709 1710
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1711 1712
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1713 1714
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1715 1716


P
Paulo Zanoni 已提交
1717
/* intel_pm.c */
1718 1719
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1720
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1721 1722
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
1723
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1724
void intel_pm_setup(struct drm_device *dev);
1725 1726
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1727
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1728 1729
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1730
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1731
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1732
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1733
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1734 1735
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1736
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1737
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1738 1739
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1740
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1741
void vlv_wm_get_hw_state(struct drm_device *dev);
1742
void ilk_wm_get_hw_state(struct drm_device *dev);
1743
void skl_wm_get_hw_state(struct drm_device *dev);
1744 1745
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1746 1747
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1748 1749 1750
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1751 1752
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1753 1754 1755 1756
bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
			       const struct skl_ddb_allocation *new,
			       enum pipe pipe);
bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
1757
				 struct intel_crtc *intel_crtc);
1758
void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
1759 1760
			 const struct skl_plane_wm *wm,
			 const struct skl_ddb_allocation *ddb);
1761
void skl_write_plane_wm(struct intel_crtc *intel_crtc,
1762 1763
			const struct skl_plane_wm *wm,
			const struct skl_ddb_allocation *ddb,
1764
			int plane);
1765
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1766
bool ilk_disable_lp_wm(struct drm_device *dev);
1767 1768 1769 1770 1771
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1772

P
Paulo Zanoni 已提交
1773
/* intel_sdvo.c */
1774 1775
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1776

R
Rodrigo Vivi 已提交
1777

P
Paulo Zanoni 已提交
1778
/* intel_sprite.c */
1779 1780
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1781 1782 1783
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1784
void intel_pipe_update_start(struct intel_crtc *crtc);
1785
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1786 1787

/* intel_tv.c */
1788
void intel_tv_init(struct drm_device *dev);
1789

1790
/* intel_atomic.c */
1791 1792 1793 1794
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1795 1796 1797
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1798 1799 1800 1801 1802
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1803 1804 1805 1806 1807 1808 1809
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1810
		return ERR_CAST(crtc_state);
1811 1812 1813

	return to_intel_crtc_state(crtc_state);
}
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1826 1827 1828
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1829 1830

/* intel_atomic_plane.c */
1831
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1832 1833 1834 1835 1836
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

1837 1838
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1839
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1840 1841
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1842

1843 1844
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1845
void lspcon_resume(struct intel_lspcon *lspcon);
J
Jesse Barnes 已提交
1846
#endif /* __INTEL_DRV_H__ */