intel_drv.h 62.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
35
#include <drm/drm_encoder.h>
36
#include <drm/drm_fb_helper.h>
37
#include <drm/drm_dp_dual_mode_helper.h>
38
#include <drm/drm_dp_mst_helper.h>
39
#include <drm/drm_rect.h>
40
#include <drm/drm_atomic.h>
41

D
Daniel Vetter 已提交
42 43 44 45 46 47 48
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
49 50 51 52
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
53
 */
T
Tvrtko Ursulin 已提交
54 55
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
56 57 58 59 60 61 62 63 64
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
65 66
			break;						\
		}							\
67
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
68
			usleep_range((W), (W)*2);			\
69 70 71
		} else {						\
			cpu_relax();					\
		}							\
72 73 74 75
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
76 77
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

78 79
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81
#else
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 84
#endif

85 86 87 88 89
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
90
	BUILD_BUG_ON((US) > 50000); \
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
106 107 108
			break; \
		} \
		cpu_relax(); \
109 110 111 112 113 114 115 116
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
117
	} \
118 119 120 121 122 123 124 125 126 127 128
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
129 130 131
	ret__; \
})

132 133
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
134

135 136
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
137

J
Jesse Barnes 已提交
138 139 140 141 142 143 144 145 146 147
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

148 149 150
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
151 152
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
153

J
Jesse Barnes 已提交
154 155 156 157 158
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
159 160 161 162 163 164 165 166
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
167
	INTEL_OUTPUT_DP = 7,
168 169 170 171 172
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
173 174 175 176 177 178

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

179 180
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
181

J
Jesse Barnes 已提交
182 183
struct intel_framebuffer {
	struct drm_framebuffer base;
184
	struct drm_i915_gem_object *obj;
185
	struct intel_rotation_info rot_info;
186 187 188 189 190 191 192 193 194 195

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
196 197
};

198 199
struct intel_fbdev {
	struct drm_fb_helper helper;
200
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
201
	struct i915_vma *vma;
202
	async_cookie_t cookie;
203
	int preferred_bpp;
204
};
J
Jesse Barnes 已提交
205

206
struct intel_encoder {
207
	struct drm_encoder base;
208

209
	enum intel_output_type type;
210
	enum port port;
211
	unsigned int cloneable;
212
	void (*hot_plug)(struct intel_encoder *);
213
	bool (*compute_config)(struct intel_encoder *,
214 215
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
234 235 236 237
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
238
	/* Reconstructs the equivalent mode flags for the current hardware
239
	 * state. This must be called _after_ display->get_pipe_config has
240 241
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
242
	void (*get_config)(struct intel_encoder *,
243
			   struct intel_crtc_state *pipe_config);
244 245 246 247 248 249
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
250
	int crtc_mask;
251
	enum hpd_pin hpd_pin;
252 253
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
254 255
};

256
struct intel_panel {
257
	struct drm_display_mode *fixed_mode;
258
	struct drm_display_mode *downclock_mode;
259
	int fitting_mode;
260 261 262

	/* backlight */
	struct {
263
		bool present;
264
		u32 level;
265
		u32 min;
266
		u32 max;
267
		bool enabled;
268 269
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
270
		bool alternate_pwm_increment;	/* lpt+ */
271 272

		/* PWM chip */
273 274
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
275 276
		struct pwm_device *pwm;

277
		struct backlight_device *device;
278

279 280 281 282 283 284 285 286 287 288
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
289 290
};

291 292
struct intel_connector {
	struct drm_connector base;
293 294 295
	/*
	 * The fixed encoder this connector is connected to.
	 */
296
	struct intel_encoder *encoder;
297

298 299 300
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

301 302 303
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
304 305 306

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
307 308 309

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
310
	struct edid *detect_edid;
311 312 313 314

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
315 316 317 318

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
319 320
};

321
struct dpll {
322 323 324 325 326 327 328 329 330
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
331
};
332

333 334 335
struct intel_atomic_state {
	struct drm_atomic_state base;

336
	unsigned int cdclk;
337

338 339 340 341 342 343
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

344 345
	bool dpll_set, modeset;

346 347 348 349 350 351 352 353 354 355
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

356 357 358
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

359 360 361
	/* SKL/KBL Only */
	unsigned int cdclk_pll_vco;

362
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
363 364 365 366 367 368

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
369 370

	/* Gen9+ only */
371
	struct skl_wm_values wm_results;
372 373

	struct i915_sw_fence commit_ready;
374 375

	struct llist_node freed;
376 377
};

378
struct intel_plane_state {
379
	struct drm_plane_state base;
380
	struct drm_rect clip;
381
	struct i915_vma *vma;
382

383 384 385 386
	struct {
		u32 offset;
		int x, y;
	} main;
387 388 389 390
	struct {
		u32 offset;
		int x, y;
	} aux;
391

392 393 394 395 396 397 398 399
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
400
	 *     update_scaler_plane.
401 402 403 404 405 406 407
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
408
	 *     update_scaler_plane.
409 410
	 */
	int scaler_id;
411 412

	struct drm_intel_sprite_colorkey ckey;
413 414
};

415
struct intel_initial_plane_config {
416
	struct intel_framebuffer *fb;
417
	unsigned int tiling;
418 419 420 421
	int size;
	u32 base;
};

422 423 424
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
425
#define SKL_MAX_SRC_H 4096
426 427 428
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
429
#define SKL_MAX_DST_H 4096
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

464 465 466
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

467 468
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
469
	struct intel_wm_level raw_wm[5];
470 471 472 473 474 475 476
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
477
struct skl_plane_wm {
478 479
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
480 481 482 483
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
484 485 486
	uint32_t linetime;
};

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
509
			struct skl_ddb_entry ddb;
510 511 512 513 514 515 516 517 518 519 520 521
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

522
struct intel_crtc_state {
523 524
	struct drm_crtc_state base;

525 526 527 528 529 530 531 532
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
533
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
534 535
	unsigned long quirks;

536
	unsigned fb_bits; /* framebuffers to flip */
537 538
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
539
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
540
	bool fb_changed; /* fb on any of the planes is changed */
541

542 543 544 545 546
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

547 548 549
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
550

551 552 553
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

554
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
555 556
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
557 558
	enum transcoder cpu_transcoder;

559 560 561 562 563 564
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

565 566 567 568 569
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

570 571 572
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

573 574 575 576
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

577 578 579 580
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
581
	bool dither;
582 583 584 585

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

586 587 588 589
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

590 591 592 593 594 595 596
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

597 598
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
599
	struct dpll dpll;
600

601 602
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
603

604 605 606
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

607 608 609 610 611
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

612
	int pipe_bpp;
613
	struct intel_link_m_n dp_m_n;
614

615 616
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
617
	bool has_drrs;
618

619 620
	/*
	 * Frequence the dpll for the port should run at. Differs from the
621 622
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
623
	 */
624 625
	int port_clock;

626 627
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
628

629 630
	uint8_t lane_count;

631 632 633 634 635 636
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

637
	/* Panel fitter controls for gen2-gen4 + VLV */
638 639 640
	struct {
		u32 control;
		u32 pgm_ratios;
641
		u32 lvds_border_bits;
642 643 644 645 646 647
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
648
		bool enabled;
649
		bool force_thru;
650
	} pch_pfit;
651

652
	/* FDI configuration, only valid if has_pch_encoder is set. */
653
	int fdi_lanes;
654
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
655 656

	bool ips_enabled;
657

658 659
	bool enable_fbc;

660
	bool double_wide;
661 662

	int pbn;
663 664

	struct intel_crtc_scaler_state scaler_state;
665 666 667

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
668 669 670

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
671

672
	struct intel_crtc_wm_state wm;
673 674 675

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
676 677
};

678 679 680 681 682 683 684 685 686
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

J
Jesse Barnes 已提交
687 688
struct intel_crtc {
	struct drm_crtc base;
689 690
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
691
	u8 lut_r[256], lut_g[256], lut_b[256];
692 693 694 695 696 697
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
698
	bool lowfreq_avail;
699 700
	u8 plane_ids_mask;
	unsigned long enabled_power_domains;
701
	struct intel_overlay *overlay;
702
	struct intel_flip_work *flip_work;
703

704 705
	atomic_t unpin_work_count;

706 707 708
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
709
	u32 dspaddr_offset;
710 711
	int adjusted_x;
	int adjusted_y;
712

713
	uint32_t cursor_addr;
714
	uint32_t cursor_cntl;
715
	uint32_t cursor_size;
716
	uint32_t cursor_base;
717

718
	struct intel_crtc_state *config;
719

720 721
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
722

723 724 725
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
726 727 728 729

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
730 731 732
		union {
			struct intel_pipe_wm ilk;
		} active;
733

734 735
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
736
	} wm;
737

738
	int scanline_offset;
739

740 741 742 743 744 745
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
746

747 748
	/* scalers available on this crtc */
	int num_scalers;
749 750

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
751 752
};

753 754
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
755
	uint32_t vert_pixels;
756 757 758 759 760 761 762
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
763
	uint8_t bytes_per_pixel;
764
	uint8_t y_bytes_per_pixel;
765 766
	bool enabled;
	bool scaled;
767
	u64 tiling;
768
	unsigned int rotation;
769
	uint16_t fifo_size;
770 771
};

772 773
struct intel_plane {
	struct drm_plane base;
774 775
	u8 plane;
	enum plane_id id;
776
	enum pipe pipe;
777
	bool can_scale;
778
	int max_downscale;
779
	uint32_t frontbuffer_bit;
780 781 782 783 784 785

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
786
	struct intel_plane_wm_parameters wm;
787

788 789 790
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
791
	 * the intel_plane_state structure and accessed via plane_state.
792 793
	 */

794
	void (*update_plane)(struct drm_plane *plane,
795 796
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
797
	void (*disable_plane)(struct drm_plane *plane,
798
			      struct drm_crtc *crtc);
799
	int (*check_plane)(struct drm_plane *plane,
800
			   struct intel_crtc_state *crtc_state,
801
			   struct intel_plane_state *state);
802 803
};

804
struct intel_watermark_params {
805 806 807 808 809
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
810 811 812
};

struct cxsr_latency {
813 814
	bool is_desktop : 1;
	bool is_ddr3 : 1;
815 816 817 818 819 820
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
821 822
};

823
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
824
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
825
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
826
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
827
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
828
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
829
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
830
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
831
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
832

833
struct intel_hdmi {
834
	i915_reg_t hdmi_reg;
835
	int ddc_bus;
836 837 838 839
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
840
	bool limited_color_range;
841
	bool color_range_auto;
842 843 844
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
845
	bool rgb_quant_range_selectable;
846
	enum hdmi_picture_aspect aspect_ratio;
847
	struct intel_connector *attached_connector;
848
	void (*write_infoframe)(struct drm_encoder *encoder,
849
				const struct intel_crtc_state *crtc_state,
850
				enum hdmi_infoframe_type type,
851
				const void *frame, ssize_t len);
852
	void (*set_infoframes)(struct drm_encoder *encoder,
853
			       bool enable,
854 855
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
856 857
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
858 859
};

860
struct intel_dp_mst_encoder;
861
#define DP_MAX_DOWNSTREAM_PORTS		0x10
862

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

883 884 885 886 887 888 889 890
struct intel_dp_desc {
	u8 oui[3];
	u8 device_id[6];
	u8 hw_rev;
	u8 sw_major_rev;
	u8 sw_minor_rev;
} __packed;

891 892 893 894 895 896 897 898 899 900
struct intel_dp_compliance_data {
	unsigned long edid;
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
};

901
struct intel_dp {
902 903 904
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
905
	uint32_t DP;
906 907
	int link_rate;
	uint8_t lane_count;
908
	uint8_t sink_count;
909
	bool link_mst;
910
	bool has_audio;
911
	bool detect_done;
912
	bool channel_eq_status;
913
	enum hdmi_force_audio force_audio;
914
	bool limited_color_range;
915
	bool color_range_auto;
916
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
917
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
918
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
919
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
920 921 922
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
923 924 925 926
	/* Max lane count for the sink as per DPCD registers */
	uint8_t max_sink_lane_count;
	/* Max link BW for the sink as per DPCD registers */
	int max_sink_link_bw;
927 928
	/* sink or branch descriptor */
	struct intel_dp_desc desc;
929
	struct drm_dp_aux aux;
930 931 932 933 934 935 936 937
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
938 939
	unsigned long last_power_on;
	unsigned long last_backlight_off;
940
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
941

942 943
	struct notifier_block edp_notifier;

944 945 946 947 948
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
949 950 951 952 953 954
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
955 956 957 958 959
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
960
	struct edp_power_seq pps_delays;
961

962 963
	bool can_mst; /* this port supports mst */
	bool is_mst;
964
	int active_mst_links;
965
	/* connector directly attached - won't be use for modeset in mst world */
966
	struct intel_connector *attached_connector;
967

968 969 970 971
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

972
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
973 974 975 976 977 978 979 980
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
981 982 983 984

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

985
	/* Displayport compliance testing */
986
	struct intel_dp_compliance compliance;
987 988
};

989 990 991
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
992
	bool desc_valid;
993 994
};

995 996
struct intel_digital_port {
	struct intel_encoder base;
997
	enum port port;
998
	u32 saved_port_bits;
999 1000
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1001
	struct intel_lspcon lspcon;
1002
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1003
	bool release_cl2_override;
1004
	uint8_t max_lanes;
1005 1006
};

1007 1008 1009 1010
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1011
	struct intel_connector *connector;
1012 1013
};

1014
static inline enum dpio_channel
1015 1016 1017 1018
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
1019
	case PORT_D:
1020
		return DPIO_CH0;
1021
	case PORT_C:
1022
		return DPIO_CH1;
1023 1024 1025 1026 1027
	default:
		BUG();
	}
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1056
static inline struct intel_crtc *
1057
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1058 1059 1060 1061
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1062
static inline struct intel_crtc *
1063
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
1064 1065 1066 1067
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

1068 1069 1070 1071
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1072
	struct drm_crtc *crtc;
1073
	struct i915_vma *old_vma;
1074 1075
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1076
	struct drm_pending_vblank_event *event;
1077
	atomic_t pending;
1078 1079 1080
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1081
	u32 flip_queued_vblank;
1082 1083
	u32 flip_ready_vblank;
	unsigned int rotation;
1084 1085
};

P
Paulo Zanoni 已提交
1086
struct intel_load_detect_pipe {
1087
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1088
};
J
Jesse Barnes 已提交
1089

P
Paulo Zanoni 已提交
1090 1091
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1092 1093 1094 1095
{
	return to_intel_connector(connector)->encoder;
}

1096 1097 1098 1099
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
1100 1101
}

1102 1103 1104 1105 1106 1107
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1108 1109 1110
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1111 1112 1113 1114 1115 1116 1117 1118
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1119 1120 1121 1122 1123 1124
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1125 1126 1127 1128
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1129 1130
}

1131
/* intel_fifo_underrun.c */
1132
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1133
					   enum pipe pipe, bool enable);
1134
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1135 1136
					   enum transcoder pch_transcoder,
					   bool enable);
1137 1138 1139 1140
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1141 1142
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1143 1144

/* i915_irq.c */
1145 1146
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1147 1148 1149
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1150 1151
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1152
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1153 1154
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1155
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1156 1157
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1158 1159 1160 1161 1162 1163
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1164
	return dev_priv->pm.irqs_enabled;
1165 1166
}

1167
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1168 1169
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1170 1171
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1172 1173 1174
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1175 1176

/* intel_crt.c */
1177
void intel_crt_init(struct drm_i915_private *dev_priv);
1178
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1179 1180

/* intel_ddi.c */
1181
void intel_ddi_clk_select(struct intel_encoder *encoder,
1182
			  struct intel_shared_dpll *pll);
1183 1184 1185
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1186
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1187
void hsw_fdi_link_train(struct drm_crtc *crtc);
1188
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1189 1190 1191 1192 1193 1194 1195
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1196 1197
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1198
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1199
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1200
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1201 1202
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1203
void intel_ddi_get_config(struct intel_encoder *encoder,
1204
			  struct intel_crtc_state *pipe_config);
1205 1206
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1207

1208
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1209
void intel_ddi_clock_get(struct intel_encoder *encoder,
1210
			 struct intel_crtc_state *pipe_config);
1211
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1212
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1213 1214
struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
						  int clock);
1215 1216 1217 1218
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1219 1220
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1221

1222
/* intel_audio.c */
1223
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1224 1225 1226
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1227
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1228 1229
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1230

1231
/* intel_display.c */
1232
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1233
void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
1234
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1235 1236
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1237 1238
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1239
extern const struct drm_plane_funcs intel_plane_funcs;
1240
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1241
unsigned int intel_fb_xy_to_linear(int x, int y,
1242 1243
				   const struct intel_plane_state *state,
				   int plane);
1244
void intel_add_fb_offsets(int *x, int *y,
1245
			  const struct intel_plane_state *state, int plane);
1246
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1247
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1248 1249
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1250
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1251
int intel_display_suspend(struct drm_device *dev);
1252
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1253
void intel_encoder_destroy(struct drm_encoder *encoder);
1254 1255
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1256 1257 1258 1259 1260
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1261
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1262 1263
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1264 1265
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1266 1267 1268 1269 1270 1271
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1272 1273 1274 1275
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1276
		((1 << INTEL_OUTPUT_DP) |
1277 1278 1279
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1280
static inline void
1281
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1282
{
1283
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1284
}
1285
static inline void
1286
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1287
{
1288
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1289 1290

	if (crtc->active)
1291
		intel_wait_for_vblank(dev_priv, pipe);
1292
}
1293 1294 1295

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1296
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1297
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1298 1299
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1300 1301
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1302 1303
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1304
void intel_release_load_detect_pipe(struct drm_connector *connector,
1305 1306
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1307 1308
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1309
void intel_unpin_fb_vma(struct i915_vma *vma);
1310 1311
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1312 1313
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
1314
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1315
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1316
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1317
int intel_prepare_plane_fb(struct drm_plane *plane,
1318
			   struct drm_plane_state *new_state);
1319
void intel_cleanup_plane_fb(struct drm_plane *plane,
1320
			    struct drm_plane_state *old_state);
1321 1322 1323 1324 1325 1326 1327 1328
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1329 1330
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1331

1332 1333
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1334

1335 1336 1337
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1338
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1339
		     const struct dpll *dpll);
1340
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1341
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1342

1343
/* modesetting asserts */
1344 1345
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1346 1347 1348 1349
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1350 1351 1352
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1353 1354 1355 1356
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1357
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1358 1359
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1360
u32 intel_compute_tile_offset(int *x, int *y,
1361
			      const struct intel_plane_state *state, int plane);
1362 1363
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1364 1365
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1366 1367
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1368
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1369 1370
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1371
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1372 1373
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1374
unsigned int skl_cdclk_get_vco(unsigned int freq);
1375 1376
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1377
void intel_dp_get_m_n(struct intel_crtc *crtc,
1378
		      struct intel_crtc_state *pipe_config);
1379
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1380
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1381
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1382 1383
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1384

1385
bool intel_crtc_active(struct intel_crtc *crtc);
1386 1387
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1388 1389
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1390 1391
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1392
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1393
				 struct intel_crtc_state *pipe_config);
1394

1395
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1396
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1397

1398 1399 1400 1401
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1402

1403 1404 1405
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1406 1407
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1408
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1409

1410
/* intel_csr.c */
1411
void intel_csr_ucode_init(struct drm_i915_private *);
1412
void intel_csr_load_program(struct drm_i915_private *);
1413
void intel_csr_ucode_fini(struct drm_i915_private *);
1414 1415
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1416

P
Paulo Zanoni 已提交
1417
/* intel_dp.c */
1418 1419
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1420 1421
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1422
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1423 1424
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1425 1426
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1427 1428 1429
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1430 1431
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1432
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1433
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1434
bool intel_dp_compute_config(struct intel_encoder *encoder,
1435 1436
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1437
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
1438 1439
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1440 1441
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1442
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1443 1444
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1445 1446 1447
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1448
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1449
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1450
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1451
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1452
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1453
void intel_plane_destroy(struct drm_plane *plane);
1454 1455 1456 1457
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1458 1459 1460 1461
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1462

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1475
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1476 1477 1478
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1479 1480 1481 1482 1483
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1484
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1485 1486
bool __intel_dp_read_desc(struct intel_dp *intel_dp,
			  struct intel_dp_desc *desc);
1487
bool intel_dp_read_desc(struct intel_dp *intel_dp);
1488 1489
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1490

1491 1492 1493
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1494 1495 1496
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1497
/* intel_dsi.c */
1498
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1499

1500 1501
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1502 1503

/* intel_dvo.c */
1504
void intel_dvo_init(struct drm_i915_private *dev_priv);
1505 1506
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1507 1508


1509
/* legacy fbdev emulation in intel_fbdev.c */
1510
#ifdef CONFIG_DRM_FBDEV_EMULATION
1511
extern int intel_fbdev_init(struct drm_device *dev);
1512
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1513
extern void intel_fbdev_fini(struct drm_device *dev);
1514
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1515 1516
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1517 1518 1519 1520 1521
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1522

1523
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1524 1525 1526 1527 1528 1529 1530
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1531
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1532 1533 1534
{
}

1535 1536 1537 1538
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1539
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1540 1541 1542
{
}
#endif
P
Paulo Zanoni 已提交
1543

1544
/* intel_fbc.c */
1545 1546
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1547
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1548 1549 1550
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1551
void intel_fbc_post_update(struct intel_crtc *crtc);
1552
void intel_fbc_init(struct drm_i915_private *dev_priv);
1553
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1554 1555 1556
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1557 1558
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1559 1560 1561 1562
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1563
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1564
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1565
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1566

P
Paulo Zanoni 已提交
1567
/* intel_hdmi.c */
1568 1569
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1570 1571 1572 1573
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1574 1575
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1576
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1577 1578 1579


/* intel_lvds.c */
1580
void intel_lvds_init(struct drm_i915_private *dev_priv);
1581
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1582
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1583 1584 1585 1586


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1587
				 struct edid *edid);
P
Paulo Zanoni 已提交
1588
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1589 1590
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1591
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1592 1593 1594


/* intel_overlay.c */
1595 1596
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1597
int intel_overlay_switch_off(struct intel_overlay *overlay);
1598 1599 1600 1601
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1602
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1603 1604 1605


/* intel_panel.c */
1606
int intel_panel_init(struct intel_panel *panel,
1607 1608
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1609 1610 1611 1612
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1613
			     struct intel_crtc_state *pipe_config,
1614 1615
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1616
			      struct intel_crtc_state *pipe_config,
1617
			      int fitting_mode);
1618 1619
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1620 1621
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1622 1623
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1624
void intel_panel_destroy_backlight(struct drm_connector *connector);
1625
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1626
extern struct drm_display_mode *intel_find_panel_downclock(
1627
				struct drm_i915_private *dev_priv,
1628 1629
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1630 1631

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1632
int intel_backlight_device_register(struct intel_connector *connector);
1633 1634
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1635 1636 1637 1638
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1639 1640 1641 1642
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1643

P
Paulo Zanoni 已提交
1644

R
Rodrigo Vivi 已提交
1645 1646 1647
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1648
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1649
			  unsigned frontbuffer_bits);
1650
void intel_psr_flush(struct drm_i915_private *dev_priv,
1651 1652
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1653
void intel_psr_init(struct drm_i915_private *dev_priv);
1654
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1655
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1656

1657 1658
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1659
void intel_power_domains_fini(struct drm_i915_private *);
1660 1661
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1662 1663
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1664
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1665 1666
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1667

1668 1669 1670 1671
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1672 1673
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1674 1675
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1676 1677
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1690 1691 1692 1693
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1694 1695
}

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1737
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1738
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1739 1740 1741
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1742 1743
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1744 1745
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1746 1747
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1748 1749


P
Paulo Zanoni 已提交
1750
/* intel_pm.c */
1751
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1752
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1753
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1754
void intel_update_watermarks(struct intel_crtc *crtc);
1755
void intel_init_pm(struct drm_i915_private *dev_priv);
1756
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1757
void intel_pm_setup(struct drm_i915_private *dev_priv);
1758 1759
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1760
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1761 1762
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1763
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1764
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1765
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1766
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1767 1768
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1769
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1770
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1771 1772
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1773
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1774
void vlv_wm_get_hw_state(struct drm_device *dev);
1775
void ilk_wm_get_hw_state(struct drm_device *dev);
1776
void skl_wm_get_hw_state(struct drm_device *dev);
1777 1778
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1779 1780
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1781 1782 1783
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1784 1785
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1786 1787 1788
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1789
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1790
bool ilk_disable_lp_wm(struct drm_device *dev);
1791 1792 1793 1794 1795
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1796

P
Paulo Zanoni 已提交
1797
/* intel_sdvo.c */
1798
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1799
		     i915_reg_t reg, enum port port);
1800

R
Rodrigo Vivi 已提交
1801

P
Paulo Zanoni 已提交
1802
/* intel_sprite.c */
1803 1804
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1805
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1806
					      enum pipe pipe, int plane);
1807 1808
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1809
void intel_pipe_update_start(struct intel_crtc *crtc);
1810
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1811 1812

/* intel_tv.c */
1813
void intel_tv_init(struct drm_i915_private *dev_priv);
1814

1815
/* intel_atomic.c */
1816 1817 1818 1819
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1820 1821 1822
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1823 1824 1825
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1826 1827 1828 1829 1830 1831 1832
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1833
		return ERR_CAST(crtc_state);
1834 1835 1836

	return to_intel_crtc_state(crtc_state);
}
1837

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1863 1864 1865
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1866 1867

/* intel_atomic_plane.c */
1868
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1869 1870 1871 1872
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1873 1874
int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
					struct intel_plane_state *intel_state);
1875

1876 1877
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1878
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1879 1880
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1881

1882 1883
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1884
void lspcon_resume(struct intel_lspcon *lspcon);
1885
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
1886 1887 1888 1889

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
void intel_pipe_crc_cleanup(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
1890 1891 1892 1893 1894 1895
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
1896
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
1897
#endif /* __INTEL_DRV_H__ */