intel_drv.h 60.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_dual_mode_helper.h>
37
#include <drm/drm_dp_mst_helper.h>
38
#include <drm/drm_rect.h>
39
#include <drm/drm_atomic.h>
40

D
Daniel Vetter 已提交
41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
48 49 50 51
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
52
 */
T
Tvrtko Ursulin 已提交
53 54
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
55
	int ret__ = 0;							\
56
	while (!(COND)) {						\
57
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
58 59
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
60 61
			break;						\
		}							\
62
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
63
			usleep_range((W), (W)*2);			\
64 65 66
		} else {						\
			cpu_relax();					\
		}							\
67 68 69 70
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
71 72
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

73 74
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
75
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
76
#else
77
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
78 79
#endif

80 81 82 83 84
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
85
	BUILD_BUG_ON((US) > 50000); \
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
101 102 103
			break; \
		} \
		cpu_relax(); \
104 105 106 107 108 109 110 111
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
112
	} \
113 114 115 116 117 118 119 120 121 122 123
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
124 125 126
	ret__; \
})

127 128
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
129

130 131
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
132

J
Jesse Barnes 已提交
133 134 135 136 137 138 139 140 141 142
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

143 144 145
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
146 147
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
148

J
Jesse Barnes 已提交
149 150 151 152 153
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
154 155 156 157 158 159 160 161
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
162
	INTEL_OUTPUT_DP = 7,
163 164 165 166 167
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
168 169 170 171 172 173

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

174 175
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
176

J
Jesse Barnes 已提交
177 178
struct intel_framebuffer {
	struct drm_framebuffer base;
179
	struct drm_i915_gem_object *obj;
180
	struct intel_rotation_info rot_info;
181 182 183 184 185 186 187 188 189 190

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
191 192
};

193 194
struct intel_fbdev {
	struct drm_fb_helper helper;
195
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
196
	struct i915_vma *vma;
197
	async_cookie_t cookie;
198
	int preferred_bpp;
199
};
J
Jesse Barnes 已提交
200

201
struct intel_encoder {
202
	struct drm_encoder base;
203

204
	enum intel_output_type type;
205
	unsigned int cloneable;
206
	void (*hot_plug)(struct intel_encoder *);
207
	bool (*compute_config)(struct intel_encoder *,
208 209
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
228 229 230 231
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
232
	/* Reconstructs the equivalent mode flags for the current hardware
233
	 * state. This must be called _after_ display->get_pipe_config has
234 235
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
236
	void (*get_config)(struct intel_encoder *,
237
			   struct intel_crtc_state *pipe_config);
238 239 240 241 242 243
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
244
	int crtc_mask;
245
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
246 247
};

248
struct intel_panel {
249
	struct drm_display_mode *fixed_mode;
250
	struct drm_display_mode *downclock_mode;
251
	int fitting_mode;
252 253 254

	/* backlight */
	struct {
255
		bool present;
256
		u32 level;
257
		u32 min;
258
		u32 max;
259
		bool enabled;
260 261
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
262 263

		/* PWM chip */
264 265
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
266 267
		struct pwm_device *pwm;

268
		struct backlight_device *device;
269

270 271 272 273 274 275 276 277 278 279
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
280 281
};

282 283
struct intel_connector {
	struct drm_connector base;
284 285 286
	/*
	 * The fixed encoder this connector is connected to.
	 */
287
	struct intel_encoder *encoder;
288

289 290 291
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
292 293 294

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
295 296 297

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
298
	struct edid *detect_edid;
299 300 301 302

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
303 304 305 306

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
307 308
};

309
struct dpll {
310 311 312 313 314 315 316 317 318
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
319
};
320

321 322 323
struct intel_atomic_state {
	struct drm_atomic_state base;

324
	unsigned int cdclk;
325

326 327 328 329 330 331
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

332 333
	bool dpll_set, modeset;

334 335 336 337 338 339 340 341 342 343
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

344 345 346
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

347 348 349
	/* SKL/KBL Only */
	unsigned int cdclk_pll_vco;

350
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
351 352 353 354 355 356

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
357 358

	/* Gen9+ only */
359
	struct skl_wm_values wm_results;
360 361
};

362
struct intel_plane_state {
363
	struct drm_plane_state base;
364
	struct drm_rect clip;
365

366 367 368 369
	struct {
		u32 offset;
		int x, y;
	} main;
370 371 372 373
	struct {
		u32 offset;
		int x, y;
	} aux;
374

375 376 377 378 379 380 381 382
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
383
	 *     update_scaler_plane.
384 385 386 387 388 389 390
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
391
	 *     update_scaler_plane.
392 393
	 */
	int scaler_id;
394 395

	struct drm_intel_sprite_colorkey ckey;
396 397 398

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
399 400
};

401
struct intel_initial_plane_config {
402
	struct intel_framebuffer *fb;
403
	unsigned int tiling;
404 405 406 407
	int size;
	u32 base;
};

408 409 410
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
411
#define SKL_MAX_SRC_H 4096
412 413 414
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
415
#define SKL_MAX_DST_H 4096
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

450 451 452
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

453 454
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
455
	struct intel_wm_level raw_wm[5];
456 457 458 459 460 461 462 463 464 465 466 467 468
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
491 492 493 494

			/* cached plane data rate */
			unsigned plane_data_rate[I915_MAX_PLANES];
			unsigned plane_y_data_rate[I915_MAX_PLANES];
495 496 497 498

			/* minimum block allocation */
			uint16_t minimum_blocks[I915_MAX_PLANES];
			uint16_t minimum_y_blocks[I915_MAX_PLANES];
499 500 501 502 503 504 505 506 507 508 509 510
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

511
struct intel_crtc_state {
512 513
	struct drm_crtc_state base;

514 515 516 517 518 519 520 521
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
522
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
523 524
	unsigned long quirks;

525
	unsigned fb_bits; /* framebuffers to flip */
526 527
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
528
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
529
	bool fb_changed; /* fb on any of the planes is changed */
530

531 532 533 534 535
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

536 537 538
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
539

540 541 542
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

543
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
544 545
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
546 547
	enum transcoder cpu_transcoder;

548 549 550 551 552 553
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

554 555 556 557 558
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

559 560 561
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

562 563 564 565
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

566 567 568 569
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
570
	bool dither;
571 572 573 574

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

575 576 577 578
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

579 580 581 582 583 584 585
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

586 587
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
588
	struct dpll dpll;
589

590 591
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
592

593 594 595
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

596 597 598 599 600
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

601
	int pipe_bpp;
602
	struct intel_link_m_n dp_m_n;
603

604 605
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
606
	bool has_drrs;
607

608 609
	/*
	 * Frequence the dpll for the port should run at. Differs from the
610 611
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
612
	 */
613 614
	int port_clock;

615 616
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
617

618 619
	uint8_t lane_count;

620 621 622 623 624 625
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

626
	/* Panel fitter controls for gen2-gen4 + VLV */
627 628 629
	struct {
		u32 control;
		u32 pgm_ratios;
630
		u32 lvds_border_bits;
631 632 633 634 635 636
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
637
		bool enabled;
638
		bool force_thru;
639
	} pch_pfit;
640

641
	/* FDI configuration, only valid if has_pch_encoder is set. */
642
	int fdi_lanes;
643
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
644 645

	bool ips_enabled;
646

647 648
	bool enable_fbc;

649
	bool double_wide;
650 651 652

	bool dp_encoder_is_mst;
	int pbn;
653 654

	struct intel_crtc_scaler_state scaler_state;
655 656 657

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
658 659 660

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
661

662
	struct intel_crtc_wm_state wm;
663 664 665

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
666 667
};

668 669 670 671 672 673 674 675 676
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

J
Jesse Barnes 已提交
677 678
struct intel_crtc {
	struct drm_crtc base;
679 680
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
681
	u8 lut_r[256], lut_g[256], lut_b[256];
682 683 684 685 686 687
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
688
	unsigned long enabled_power_domains;
689
	bool lowfreq_avail;
690
	struct intel_overlay *overlay;
691
	struct intel_flip_work *flip_work;
692

693 694
	atomic_t unpin_work_count;

695 696 697
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
698
	u32 dspaddr_offset;
699 700
	int adjusted_x;
	int adjusted_y;
701

702
	uint32_t cursor_addr;
703
	uint32_t cursor_cntl;
704
	uint32_t cursor_size;
705
	uint32_t cursor_base;
706

707
	struct intel_crtc_state *config;
708

709 710 711
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;

712 713 714
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
715 716 717 718

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
719 720 721 722
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
723

724 725
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
726
	} wm;
727

728
	int scanline_offset;
729

730 731 732 733 734 735
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
736

737 738
	/* scalers available on this crtc */
	int num_scalers;
739 740

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
741 742
};

743 744
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
745
	uint32_t vert_pixels;
746 747 748 749 750 751 752
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
753
	uint8_t bytes_per_pixel;
754
	uint8_t y_bytes_per_pixel;
755 756
	bool enabled;
	bool scaled;
757
	u64 tiling;
758
	unsigned int rotation;
759
	uint16_t fifo_size;
760 761
};

762 763
struct intel_plane {
	struct drm_plane base;
764
	int plane;
765
	enum pipe pipe;
766
	bool can_scale;
767
	int max_downscale;
768
	uint32_t frontbuffer_bit;
769 770 771 772 773 774

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
775
	struct intel_plane_wm_parameters wm;
776

777 778 779
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
780
	 * the intel_plane_state structure and accessed via plane_state.
781 782
	 */

783
	void (*update_plane)(struct drm_plane *plane,
784 785
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
786
	void (*disable_plane)(struct drm_plane *plane,
787
			      struct drm_crtc *crtc);
788
	int (*check_plane)(struct drm_plane *plane,
789
			   struct intel_crtc_state *crtc_state,
790
			   struct intel_plane_state *state);
791 792
};

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

812
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
813
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
814
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
815
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
816
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
817
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
818
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
819
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
820
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
821

822
struct intel_hdmi {
823
	i915_reg_t hdmi_reg;
824
	int ddc_bus;
825 826 827 828
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
829
	bool limited_color_range;
830
	bool color_range_auto;
831 832 833
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
834
	bool rgb_quant_range_selectable;
835
	enum hdmi_picture_aspect aspect_ratio;
836
	struct intel_connector *attached_connector;
837
	void (*write_infoframe)(struct drm_encoder *encoder,
838
				enum hdmi_infoframe_type type,
839
				const void *frame, ssize_t len);
840
	void (*set_infoframes)(struct drm_encoder *encoder,
841
			       bool enable,
842
			       const struct drm_display_mode *adjusted_mode);
843 844
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
845 846
};

847
struct intel_dp_mst_encoder;
848
#define DP_MAX_DOWNSTREAM_PORTS		0x10
849

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

870
struct intel_dp {
871 872 873
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
874
	uint32_t DP;
875 876
	int link_rate;
	uint8_t lane_count;
877
	uint8_t sink_count;
878
	bool link_mst;
879
	bool has_audio;
880
	bool detect_done;
881
	enum hdmi_force_audio force_audio;
882
	bool limited_color_range;
883
	bool color_range_auto;
884
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
885
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
886
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
887
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
888 889 890
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
891
	struct drm_dp_aux aux;
892 893 894 895 896 897 898 899
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
900 901
	unsigned long last_power_on;
	unsigned long last_backlight_off;
902
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
903

904 905
	struct notifier_block edp_notifier;

906 907 908 909 910
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
911 912 913 914 915
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
916
	struct edp_power_seq pps_delays;
917

918 919
	bool can_mst; /* this port supports mst */
	bool is_mst;
920
	int active_mst_links;
921
	/* connector directly attached - won't be use for modeset in mst world */
922
	struct intel_connector *attached_connector;
923

924 925 926 927
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

928
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
929 930 931 932 933 934 935 936
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
937 938 939 940

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

941 942
	/* Displayport compliance testing */
	unsigned long compliance_test_type;
943 944
	unsigned long compliance_test_data;
	bool compliance_test_active;
945 946
};

947 948
struct intel_digital_port {
	struct intel_encoder base;
949
	enum port port;
950
	u32 saved_port_bits;
951 952
	struct intel_dp dp;
	struct intel_hdmi hdmi;
953
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
954
	bool release_cl2_override;
955
	uint8_t max_lanes;
956 957
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
958 959
};

960 961 962 963
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
964
	struct intel_connector *connector;
965 966
};

967
static inline enum dpio_channel
968 969 970 971
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
972
	case PORT_D:
973
		return DPIO_CH0;
974
	case PORT_C:
975
		return DPIO_CH1;
976 977 978 979 980
	default:
		BUG();
	}
}

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1009 1010 1011
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
1012
	struct drm_i915_private *dev_priv = to_i915(dev);
1013 1014 1015
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1016 1017 1018
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
1019
	struct drm_i915_private *dev_priv = to_i915(dev);
1020 1021 1022
	return dev_priv->plane_to_crtc_mapping[plane];
}

1023 1024 1025 1026
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1027 1028 1029
	struct drm_crtc *crtc;
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1030
	struct drm_pending_vblank_event *event;
1031
	atomic_t pending;
1032 1033 1034
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1035
	u32 flip_queued_vblank;
1036 1037
	u32 flip_ready_vblank;
	unsigned int rotation;
1038 1039
};

P
Paulo Zanoni 已提交
1040
struct intel_load_detect_pipe {
1041
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1042
};
J
Jesse Barnes 已提交
1043

P
Paulo Zanoni 已提交
1044 1045
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1046 1047 1048 1049
{
	return to_intel_connector(connector)->encoder;
}

1050 1051 1052 1053
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
1054 1055
}

1056 1057 1058 1059 1060 1061
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1062 1063 1064
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1077 1078
}

1079 1080 1081 1082 1083 1084 1085 1086
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
1087

1088
/* intel_fifo_underrun.c */
1089
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1090
					   enum pipe pipe, bool enable);
1091
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1092 1093
					   enum transcoder pch_transcoder,
					   bool enable);
1094 1095 1096 1097
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1098 1099
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1100 1101

/* i915_irq.c */
1102 1103 1104 1105
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1106
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1107 1108
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1109
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1110 1111
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1112 1113 1114 1115 1116 1117
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1118
	return dev_priv->pm.irqs_enabled;
1119 1120
}

1121
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1122 1123
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1124 1125
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1126 1127

/* intel_crt.c */
1128
void intel_crt_init(struct drm_device *dev);
1129
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1130 1131

/* intel_ddi.c */
1132
void intel_ddi_clk_select(struct intel_encoder *encoder,
1133
			  struct intel_shared_dpll *pll);
1134 1135 1136
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1137
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1138 1139 1140 1141 1142 1143 1144 1145 1146
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1147 1148
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1149
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1150
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1151 1152
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1153
			  struct intel_crtc_state *pipe_config);
1154 1155
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1156

1157
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1158
void intel_ddi_clock_get(struct intel_encoder *encoder,
1159
			 struct intel_crtc_state *pipe_config);
1160
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1161
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1162

1163 1164 1165 1166
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1167 1168
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1169

1170
/* intel_audio.c */
1171
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1172 1173
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1174 1175
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1176

1177
/* intel_display.c */
1178
void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
1179
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1180 1181
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1182 1183
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1184
extern const struct drm_plane_funcs intel_plane_funcs;
1185
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1186
unsigned int intel_fb_xy_to_linear(int x, int y,
1187 1188
				   const struct intel_plane_state *state,
				   int plane);
1189
void intel_add_fb_offsets(int *x, int *y,
1190
			  const struct intel_plane_state *state, int plane);
1191
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1192
bool intel_has_pending_fb_unpin(struct drm_device *dev);
1193 1194
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1195
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1196
int intel_display_suspend(struct drm_device *dev);
1197
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1198
void intel_encoder_destroy(struct drm_encoder *encoder);
1199 1200
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1201 1202 1203 1204 1205
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1206
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1207 1208
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1209 1210
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1211 1212 1213 1214 1215 1216
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1217 1218 1219 1220
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1221
		((1 << INTEL_OUTPUT_DP) |
1222 1223 1224
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1225 1226 1227 1228 1229
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1230 1231 1232 1233 1234 1235 1236 1237 1238
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1239 1240 1241

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1242
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1243
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1244 1245
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1246 1247
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1248 1249
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1250
void intel_release_load_detect_pipe(struct drm_connector *connector,
1251 1252
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1253 1254
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1255
void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1256 1257
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1258 1259
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
1260
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1261
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1262
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1263
int intel_prepare_plane_fb(struct drm_plane *plane,
1264
			   const struct drm_plane_state *new_state);
1265
void intel_cleanup_plane_fb(struct drm_plane *plane,
1266
			    const struct drm_plane_state *old_state);
1267 1268 1269 1270 1271 1272 1273 1274
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1275 1276
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1277

1278 1279
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1280

1281 1282 1283
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
1284
	return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
1285 1286
}

1287 1288 1289
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1290 1291 1292
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1293 1294
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1295
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1296
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1297

1298
/* modesetting asserts */
1299 1300
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1301 1302 1303 1304
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1305 1306 1307
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1308 1309 1310 1311
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1312
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1313 1314
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1315
u32 intel_compute_tile_offset(int *x, int *y,
1316
			      const struct intel_plane_state *state, int plane);
1317 1318
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1319 1320
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1321 1322
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1323 1324 1325 1326 1327 1328
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
1329
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1330 1331
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1332
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1333 1334
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1335
unsigned int skl_cdclk_get_vco(unsigned int freq);
1336 1337
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1338
void intel_dp_get_m_n(struct intel_crtc *crtc,
1339
		      struct intel_crtc_state *pipe_config);
1340
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1341
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1342
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1343 1344
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1345

1346
bool intel_crtc_active(struct drm_crtc *crtc);
1347 1348
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1349 1350
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1351 1352
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1353
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1354
				 struct intel_crtc_state *pipe_config);
1355

1356
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1357
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1358

1359
u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
1360

1361 1362 1363
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1364 1365
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1366
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1367

1368
/* intel_csr.c */
1369
void intel_csr_ucode_init(struct drm_i915_private *);
1370
void intel_csr_load_program(struct drm_i915_private *);
1371
void intel_csr_ucode_fini(struct drm_i915_private *);
1372 1373
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1374

P
Paulo Zanoni 已提交
1375
/* intel_dp.c */
1376
bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1377 1378
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1379
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1380 1381
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1382 1383 1384
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1385 1386
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1387
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1388
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1389
bool intel_dp_compute_config(struct intel_encoder *encoder,
1390 1391
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1392
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1393 1394
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1395 1396
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1397
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1398 1399
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1400 1401 1402
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1403
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1404
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1405
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1406
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1407
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1408
void intel_plane_destroy(struct drm_plane *plane);
1409 1410 1411 1412
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1413 1414 1415 1416
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1417

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1430
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1431 1432 1433
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1434 1435 1436 1437 1438
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1439 1440 1441
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1442 1443 1444
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1445
/* intel_dsi.c */
1446
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1447

1448 1449
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1450 1451

/* intel_dvo.c */
1452
void intel_dvo_init(struct drm_device *dev);
1453 1454
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1455 1456


1457
/* legacy fbdev emulation in intel_fbdev.c */
1458
#ifdef CONFIG_DRM_FBDEV_EMULATION
1459
extern int intel_fbdev_init(struct drm_device *dev);
1460
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1461
extern void intel_fbdev_fini(struct drm_device *dev);
1462
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1463 1464
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1465 1466 1467 1468 1469
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1470

1471
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1472 1473 1474 1475 1476 1477 1478
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1479
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1480 1481 1482
{
}

1483
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1484 1485 1486
{
}
#endif
P
Paulo Zanoni 已提交
1487

1488
/* intel_fbc.c */
1489 1490
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1491
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1492 1493 1494
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1495
void intel_fbc_post_update(struct intel_crtc *crtc);
1496
void intel_fbc_init(struct drm_i915_private *dev_priv);
1497
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1498 1499 1500
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1501 1502
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1503 1504 1505 1506
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1507
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1508
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1509

P
Paulo Zanoni 已提交
1510
/* intel_hdmi.c */
1511
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1512 1513 1514 1515
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1516 1517
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1518
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1519 1520 1521


/* intel_lvds.c */
1522
void intel_lvds_init(struct drm_device *dev);
1523
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1524
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1525 1526 1527 1528


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1529
				 struct edid *edid);
P
Paulo Zanoni 已提交
1530
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1531 1532
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1533
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1534 1535 1536


/* intel_overlay.c */
1537 1538
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1539
int intel_overlay_switch_off(struct intel_overlay *overlay);
1540 1541 1542 1543
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1544
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1545 1546 1547


/* intel_panel.c */
1548
int intel_panel_init(struct intel_panel *panel,
1549 1550
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1551 1552 1553 1554
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1555
			     struct intel_crtc_state *pipe_config,
1556 1557
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1558
			      struct intel_crtc_state *pipe_config,
1559
			      int fitting_mode);
1560 1561
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1562 1563
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1564 1565
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1566
void intel_panel_destroy_backlight(struct drm_connector *connector);
1567
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1568 1569 1570 1571
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1572 1573

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1574
int intel_backlight_device_register(struct intel_connector *connector);
1575 1576
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1577 1578 1579 1580
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1581 1582 1583 1584
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1585

P
Paulo Zanoni 已提交
1586

R
Rodrigo Vivi 已提交
1587 1588 1589
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1590
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1591
			  unsigned frontbuffer_bits);
1592
void intel_psr_flush(struct drm_i915_private *dev_priv,
1593 1594
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1595
void intel_psr_init(struct drm_device *dev);
1596
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1597
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1598

1599 1600
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1601
void intel_power_domains_fini(struct drm_i915_private *);
1602 1603
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1604 1605
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1606
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1607 1608
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1609

1610 1611 1612 1613
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1614 1615
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1616 1617
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1618 1619
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1632 1633 1634 1635
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1636 1637
}

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1696
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1697
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1698 1699 1700
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1701 1702
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1703 1704
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1705 1706
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1707 1708


P
Paulo Zanoni 已提交
1709
/* intel_pm.c */
1710 1711
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1712
int ilk_wm_max_level(const struct drm_device *dev);
1713 1714
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
1715
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1716
void intel_pm_setup(struct drm_device *dev);
1717 1718
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1719
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1720 1721
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1722
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1723
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1724
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1725
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1726 1727
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1728
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1729
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1730 1731
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1732
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1733
void vlv_wm_get_hw_state(struct drm_device *dev);
1734
void ilk_wm_get_hw_state(struct drm_device *dev);
1735
void skl_wm_get_hw_state(struct drm_device *dev);
1736 1737
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1738 1739 1740
bool skl_can_enable_sagv(struct drm_atomic_state *state);
int skl_enable_sagv(struct drm_i915_private *dev_priv);
int skl_disable_sagv(struct drm_i915_private *dev_priv);
1741 1742 1743 1744 1745 1746 1747
bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
			       const struct skl_ddb_allocation *new,
			       enum pipe pipe);
bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
				 const struct skl_ddb_allocation *old,
				 const struct skl_ddb_allocation *new,
				 enum pipe pipe);
1748 1749 1750 1751 1752
void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
			 const struct skl_wm_values *wm);
void skl_write_plane_wm(struct intel_crtc *intel_crtc,
			const struct skl_wm_values *wm,
			int plane);
1753
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1754
bool ilk_disable_lp_wm(struct drm_device *dev);
1755 1756 1757 1758 1759
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1760

P
Paulo Zanoni 已提交
1761
/* intel_sdvo.c */
1762 1763
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1764

R
Rodrigo Vivi 已提交
1765

P
Paulo Zanoni 已提交
1766
/* intel_sprite.c */
1767 1768
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1769 1770 1771
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1772
void intel_pipe_update_start(struct intel_crtc *crtc);
1773
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1774 1775

/* intel_tv.c */
1776
void intel_tv_init(struct drm_device *dev);
1777

1778
/* intel_atomic.c */
1779 1780 1781 1782
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1783 1784 1785
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1786 1787 1788 1789 1790
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1791 1792 1793 1794 1795 1796 1797
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1798
		return ERR_CAST(crtc_state);
1799 1800 1801

	return to_intel_crtc_state(crtc_state);
}
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1814 1815 1816
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1817 1818

/* intel_atomic_plane.c */
1819
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1820 1821 1822 1823 1824
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

1825 1826
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1827
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1828 1829
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1830

J
Jesse Barnes 已提交
1831
#endif /* __INTEL_DRV_H__ */