intel_drv.h 63.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43 44 45 46 47 48 49
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
50 51 52 53
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
54
 */
T
Tvrtko Ursulin 已提交
55 56
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
57 58 59 60 61 62 63 64 65
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
66 67
			break;						\
		}							\
68
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
69
			usleep_range((W), (W)*2);			\
70 71 72
		} else {						\
			cpu_relax();					\
		}							\
73 74 75 76
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
77 78
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

79 80
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
81
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
82
#else
83
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
84 85
#endif

86 87 88 89 90
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
91
	BUILD_BUG_ON((US) > 50000); \
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
107 108 109
			break; \
		} \
		cpu_relax(); \
110 111 112 113 114 115 116 117
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
118
	} \
119 120 121 122 123 124 125 126 127 128 129
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
130 131 132
	ret__; \
})

133 134
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
135

136 137
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
138

J
Jesse Barnes 已提交
139 140 141 142 143 144 145 146 147 148
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

149 150 151
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
152 153
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
154

J
Jesse Barnes 已提交
155 156 157 158 159
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
160 161 162 163 164 165 166 167
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
168
	INTEL_OUTPUT_DP = 7,
169 170 171 172 173
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
174 175 176 177 178 179

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

180 181
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
182

J
Jesse Barnes 已提交
183 184
struct intel_framebuffer {
	struct drm_framebuffer base;
185
	struct drm_i915_gem_object *obj;
186
	struct intel_rotation_info rot_info;
187 188 189 190 191 192 193 194 195 196

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
197 198
};

199 200
struct intel_fbdev {
	struct drm_fb_helper helper;
201
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
202
	struct i915_vma *vma;
203
	async_cookie_t cookie;
204
	int preferred_bpp;
205
};
J
Jesse Barnes 已提交
206

207
struct intel_encoder {
208
	struct drm_encoder base;
209

210
	enum intel_output_type type;
211
	enum port port;
212
	unsigned int cloneable;
213
	void (*hot_plug)(struct intel_encoder *);
214
	bool (*compute_config)(struct intel_encoder *,
215 216
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
235 236 237 238
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
239
	/* Reconstructs the equivalent mode flags for the current hardware
240
	 * state. This must be called _after_ display->get_pipe_config has
241 242
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
243
	void (*get_config)(struct intel_encoder *,
244
			   struct intel_crtc_state *pipe_config);
245 246 247
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
248 249 250 251 252 253
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
254
	int crtc_mask;
255
	enum hpd_pin hpd_pin;
256
	enum intel_display_power_domain power_domain;
257 258
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
259 260
};

261
struct intel_panel {
262
	struct drm_display_mode *fixed_mode;
263
	struct drm_display_mode *downclock_mode;
264
	int fitting_mode;
265 266 267

	/* backlight */
	struct {
268
		bool present;
269
		u32 level;
270
		u32 min;
271
		u32 max;
272
		bool enabled;
273 274
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
275
		bool alternate_pwm_increment;	/* lpt+ */
276 277

		/* PWM chip */
278 279
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
280 281
		struct pwm_device *pwm;

282
		struct backlight_device *device;
283

284 285 286 287 288 289 290 291 292 293
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
294 295
};

296 297
struct intel_connector {
	struct drm_connector base;
298 299 300
	/*
	 * The fixed encoder this connector is connected to.
	 */
301
	struct intel_encoder *encoder;
302

303 304 305
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

306 307 308
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
309 310 311

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
312 313 314

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
315
	struct edid *detect_edid;
316 317 318 319

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
320 321 322 323

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
324 325
};

326
struct dpll {
327 328 329 330 331 332 333 334 335
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
336
};
337

338 339 340
struct intel_atomic_state {
	struct drm_atomic_state base;

341 342 343 344 345 346 347 348 349 350 351 352 353 354
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
355

356 357
	bool dpll_set, modeset;

358 359 360 361 362 363 364 365 366 367
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

368 369 370
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

371
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
372 373 374 375 376 377

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
378 379

	/* Gen9+ only */
380
	struct skl_wm_values wm_results;
381 382

	struct i915_sw_fence commit_ready;
383 384

	struct llist_node freed;
385 386
};

387
struct intel_plane_state {
388
	struct drm_plane_state base;
389
	struct drm_rect clip;
390
	struct i915_vma *vma;
391

392 393 394 395
	struct {
		u32 offset;
		int x, y;
	} main;
396 397 398 399
	struct {
		u32 offset;
		int x, y;
	} aux;
400

401 402 403 404 405 406 407 408
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
409
	 *     update_scaler_plane.
410 411 412 413 414 415 416
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
417
	 *     update_scaler_plane.
418 419
	 */
	int scaler_id;
420 421

	struct drm_intel_sprite_colorkey ckey;
422 423
};

424
struct intel_initial_plane_config {
425
	struct intel_framebuffer *fb;
426
	unsigned int tiling;
427 428 429 430
	int size;
	u32 base;
};

431 432 433
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
434
#define SKL_MAX_SRC_H 4096
435 436 437
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
438
#define SKL_MAX_DST_H 4096
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

473 474 475
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

476 477
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
478
	struct intel_wm_level raw_wm[5];
479 480 481 482 483 484 485
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
486
struct skl_plane_wm {
487 488
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
489 490 491 492
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
493 494 495
	uint32_t linetime;
};

496 497 498 499 500 501 502 503 504 505 506 507 508 509
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
	struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
	uint8_t num_levels;
	bool cxsr;
};

510 511 512 513
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
536
			struct skl_ddb_entry ddb;
537
		} skl;
538 539

		struct {
540 541
			/* "raw" watermarks (not inverted) */
			struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
542 543
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
544 545
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
546 547
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
548
		} vlv;
549 550 551 552 553 554 555 556 557 558 559
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

560
struct intel_crtc_state {
561 562
	struct drm_crtc_state base;

563 564 565 566 567 568 569 570
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
571
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
572 573
	unsigned long quirks;

574
	unsigned fb_bits; /* framebuffers to flip */
575 576
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
577
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
578
	bool fb_changed; /* fb on any of the planes is changed */
579
	bool fifo_changed; /* FIFO split is changed */
580

581 582 583 584 585
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

586 587 588 589 590 591
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

592 593 594
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
595

596 597 598
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

599
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
600 601
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
602 603
	enum transcoder cpu_transcoder;

604 605 606 607 608 609
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

610 611 612 613 614
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

615 616 617
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

618 619 620 621
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

622 623 624 625
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
626
	bool dither;
627

628 629 630 631 632 633 634 635
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

636 637 638
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

639 640 641 642
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

643 644 645 646 647 648 649
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

650 651
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
652
	struct dpll dpll;
653

654 655
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
656

657 658 659
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

660 661 662 663 664
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

665
	int pipe_bpp;
666
	struct intel_link_m_n dp_m_n;
667

668 669
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
670
	bool has_drrs;
671

672 673
	/*
	 * Frequence the dpll for the port should run at. Differs from the
674 675
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
676
	 */
677 678
	int port_clock;

679 680
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
681

682 683
	uint8_t lane_count;

684 685 686 687 688 689
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

690
	/* Panel fitter controls for gen2-gen4 + VLV */
691 692 693
	struct {
		u32 control;
		u32 pgm_ratios;
694
		u32 lvds_border_bits;
695 696 697 698 699 700
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
701
		bool enabled;
702
		bool force_thru;
703
	} pch_pfit;
704

705
	/* FDI configuration, only valid if has_pch_encoder is set. */
706
	int fdi_lanes;
707
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
708 709

	bool ips_enabled;
710

711 712
	bool enable_fbc;

713
	bool double_wide;
714 715

	int pbn;
716 717

	struct intel_crtc_scaler_state scaler_state;
718 719 720

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
721 722 723

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
724

725
	struct intel_crtc_wm_state wm;
726 727 728

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
729 730 731

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
732 733
};

J
Jesse Barnes 已提交
734 735
struct intel_crtc {
	struct drm_crtc base;
736 737
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
738
	u8 lut_r[256], lut_g[256], lut_b[256];
739 740 741 742 743 744
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
745
	bool lowfreq_avail;
746
	u8 plane_ids_mask;
747
	unsigned long long enabled_power_domains;
748
	struct intel_overlay *overlay;
749
	struct intel_flip_work *flip_work;
750

751 752
	atomic_t unpin_work_count;

753 754 755
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
756
	u32 dspaddr_offset;
757 758
	int adjusted_x;
	int adjusted_y;
759

760
	uint32_t cursor_addr;
761
	uint32_t cursor_cntl;
762
	uint32_t cursor_size;
763
	uint32_t cursor_base;
764

765
	struct intel_crtc_state *config;
766

767 768
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
769

770 771 772
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
773 774 775 776

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
777 778
		union {
			struct intel_pipe_wm ilk;
779
			struct vlv_wm_state vlv;
780
		} active;
781
	} wm;
782

783
	int scanline_offset;
784

785 786 787 788 789 790
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
791

792 793
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
794 795
};

796 797
struct intel_plane {
	struct drm_plane base;
798 799
	u8 plane;
	enum plane_id id;
800
	enum pipe pipe;
801
	bool can_scale;
802
	int max_downscale;
803
	uint32_t frontbuffer_bit;
804

805 806 807
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
808
	 * the intel_plane_state structure and accessed via plane_state.
809 810
	 */

811
	void (*update_plane)(struct drm_plane *plane,
812 813
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
814
	void (*disable_plane)(struct drm_plane *plane,
815
			      struct drm_crtc *crtc);
816
	int (*check_plane)(struct drm_plane *plane,
817
			   struct intel_crtc_state *crtc_state,
818
			   struct intel_plane_state *state);
819 820
};

821
struct intel_watermark_params {
822 823 824 825 826
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
827 828 829
};

struct cxsr_latency {
830 831
	bool is_desktop : 1;
	bool is_ddr3 : 1;
832 833 834 835 836 837
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
838 839
};

840
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
841
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
842
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
843
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
844
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
845
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
846
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
847
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
848
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
849

850
struct intel_hdmi {
851
	i915_reg_t hdmi_reg;
852
	int ddc_bus;
853 854 855 856
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
857
	bool limited_color_range;
858
	bool color_range_auto;
859 860 861
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
862
	bool rgb_quant_range_selectable;
863
	enum hdmi_picture_aspect aspect_ratio;
864
	struct intel_connector *attached_connector;
865
	void (*write_infoframe)(struct drm_encoder *encoder,
866
				const struct intel_crtc_state *crtc_state,
867
				enum hdmi_infoframe_type type,
868
				const void *frame, ssize_t len);
869
	void (*set_infoframes)(struct drm_encoder *encoder,
870
			       bool enable,
871 872
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
873 874
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
875 876
};

877
struct intel_dp_mst_encoder;
878
#define DP_MAX_DOWNSTREAM_PORTS		0x10
879

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

900 901 902 903 904 905 906 907
struct intel_dp_desc {
	u8 oui[3];
	u8 device_id[6];
	u8 hw_rev;
	u8 sw_major_rev;
	u8 sw_minor_rev;
} __packed;

908 909
struct intel_dp_compliance_data {
	unsigned long edid;
910 911 912
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
913 914 915 916 917 918
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
919 920
	int test_link_rate;
	u8 test_lane_count;
921 922
};

923
struct intel_dp {
924 925 926
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
927
	uint32_t DP;
928 929
	int link_rate;
	uint8_t lane_count;
930
	uint8_t sink_count;
931
	bool link_mst;
932
	bool has_audio;
933
	bool detect_done;
934
	bool channel_eq_status;
935
	bool reset_link_params;
936
	enum hdmi_force_audio force_audio;
937
	bool limited_color_range;
938
	bool color_range_auto;
939
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
940
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
941
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
942
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
943 944 945
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
946 947 948 949
	/* Max lane count for the sink as per DPCD registers */
	uint8_t max_sink_lane_count;
	/* Max link BW for the sink as per DPCD registers */
	int max_sink_link_bw;
950 951
	/* sink or branch descriptor */
	struct intel_dp_desc desc;
952
	struct drm_dp_aux aux;
953
	enum intel_display_power_domain aux_power_domain;
954 955 956 957 958 959 960 961
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
962 963
	unsigned long last_power_on;
	unsigned long last_backlight_off;
964
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
965

966 967
	struct notifier_block edp_notifier;

968 969 970 971 972
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
973 974 975 976 977 978
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
979 980 981 982 983
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
984
	struct edp_power_seq pps_delays;
985

986 987
	bool can_mst; /* this port supports mst */
	bool is_mst;
988
	int active_mst_links;
989
	/* connector directly attached - won't be use for modeset in mst world */
990
	struct intel_connector *attached_connector;
991

992 993 994 995
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

996
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
997 998 999 1000 1001 1002 1003 1004
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1005 1006 1007 1008

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1009
	/* Displayport compliance testing */
1010
	struct intel_dp_compliance compliance;
1011 1012
};

1013 1014 1015 1016 1017
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1018 1019
struct intel_digital_port {
	struct intel_encoder base;
1020
	enum port port;
1021
	u32 saved_port_bits;
1022 1023
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1024
	struct intel_lspcon lspcon;
1025
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1026
	bool release_cl2_override;
1027
	uint8_t max_lanes;
1028
	enum intel_display_power_domain ddi_io_power_domain;
1029 1030
};

1031 1032 1033 1034
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1035
	struct intel_connector *connector;
1036 1037
};

1038
static inline enum dpio_channel
1039 1040 1041 1042
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
1043
	case PORT_D:
1044
		return DPIO_CH0;
1045
	case PORT_C:
1046
		return DPIO_CH1;
1047 1048 1049 1050 1051
	default:
		BUG();
	}
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1080
static inline struct intel_crtc *
1081
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1082 1083 1084 1085
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1086
static inline struct intel_crtc *
1087
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
1088 1089 1090 1091
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

1092 1093 1094 1095
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1096
	struct drm_crtc *crtc;
1097
	struct i915_vma *old_vma;
1098 1099
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1100
	struct drm_pending_vblank_event *event;
1101
	atomic_t pending;
1102 1103 1104
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1105
	u32 flip_queued_vblank;
1106 1107
	u32 flip_ready_vblank;
	unsigned int rotation;
1108 1109
};

P
Paulo Zanoni 已提交
1110
struct intel_load_detect_pipe {
1111
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1112
};
J
Jesse Barnes 已提交
1113

P
Paulo Zanoni 已提交
1114 1115
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1116 1117 1118 1119
{
	return to_intel_connector(connector)->encoder;
}

1120 1121 1122
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
	case INTEL_OUTPUT_UNKNOWN:
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1136 1137
}

1138 1139 1140 1141 1142 1143
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1144 1145 1146
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1147 1148 1149 1150 1151 1152 1153 1154
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1155 1156 1157 1158 1159 1160
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1161 1162 1163 1164
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1165 1166
}

1167
/* intel_fifo_underrun.c */
1168
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1169
					   enum pipe pipe, bool enable);
1170
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1171 1172
					   enum transcoder pch_transcoder,
					   bool enable);
1173 1174 1175 1176
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1177 1178
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1179 1180

/* i915_irq.c */
1181 1182
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1183 1184 1185
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1186 1187
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1188
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1189 1190
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1191 1192 1193 1194 1195 1196 1197

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
	return mask & ~i915->rps.pm_intrmsk_mbz;
}

1198 1199
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1200 1201 1202 1203 1204 1205
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1206
	return dev_priv->pm.irqs_enabled;
1207 1208
}

1209
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1210 1211
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1212 1213
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1214 1215 1216
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1217 1218

/* intel_crt.c */
1219
void intel_crt_init(struct drm_i915_private *dev_priv);
1220
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1221 1222

/* intel_ddi.c */
1223
void intel_ddi_clk_select(struct intel_encoder *encoder,
1224
			  struct intel_shared_dpll *pll);
1225 1226 1227
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1228
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1229 1230
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1231
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1232 1233
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1234
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1235 1236
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1237 1238
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1239 1240
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1241
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1242
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1243
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1244 1245
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1246
void intel_ddi_get_config(struct intel_encoder *encoder,
1247
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1248

1249
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1250
void intel_ddi_clock_get(struct intel_encoder *encoder,
1251
			 struct intel_crtc_state *pipe_config);
1252 1253
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1254
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1255 1256
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);

1257 1258
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1259

1260
/* intel_audio.c */
1261
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1262 1263 1264
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1265
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1266 1267
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1268 1269
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1270

1271
/* intel_cdclk.c */
1272 1273 1274 1275
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1276 1277 1278 1279
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1280 1281
bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
			       const struct intel_cdclk_state *b);
1282 1283
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1284

1285
/* intel_display.c */
1286
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1287
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1288
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1289 1290
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1291 1292
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1293 1294
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1295
extern const struct drm_plane_funcs intel_plane_funcs;
1296
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1297
unsigned int intel_fb_xy_to_linear(int x, int y,
1298 1299
				   const struct intel_plane_state *state,
				   int plane);
1300
void intel_add_fb_offsets(int *x, int *y,
1301
			  const struct intel_plane_state *state, int plane);
1302
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1303
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1304 1305
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1306
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1307
int intel_display_suspend(struct drm_device *dev);
1308
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1309
void intel_encoder_destroy(struct drm_encoder *encoder);
1310 1311
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1312 1313 1314 1315 1316
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1317
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1318 1319
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1320 1321
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1322 1323 1324 1325 1326 1327
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1328 1329 1330 1331
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1332
		((1 << INTEL_OUTPUT_DP) |
1333 1334 1335
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1336
static inline void
1337
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1338
{
1339
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1340
}
1341
static inline void
1342
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1343
{
1344
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1345 1346

	if (crtc->active)
1347
		intel_wait_for_vblank(dev_priv, pipe);
1348
}
1349 1350 1351

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1352
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1353
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1354 1355
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1356 1357
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1358 1359
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1360
void intel_release_load_detect_pipe(struct drm_connector *connector,
1361 1362
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1363 1364
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1365
void intel_unpin_fb_vma(struct i915_vma *vma);
1366
struct drm_framebuffer *
1367 1368
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1369
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1370
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1371
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1372
int intel_prepare_plane_fb(struct drm_plane *plane,
1373
			   struct drm_plane_state *new_state);
1374
void intel_cleanup_plane_fb(struct drm_plane *plane,
1375
			    struct drm_plane_state *old_state);
1376 1377 1378 1379 1380 1381 1382 1383
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1384 1385
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1386

1387 1388 1389
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1390
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1391
		     const struct dpll *dpll);
1392
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1393
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1394

1395
/* modesetting asserts */
1396 1397
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1398 1399 1400 1401
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1402 1403 1404
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1405 1406 1407 1408
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1409
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1410 1411
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1412
u32 intel_compute_tile_offset(int *x, int *y,
1413
			      const struct intel_plane_state *state, int plane);
1414 1415
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1416 1417
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1418
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1419 1420
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1421
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1422
unsigned int skl_cdclk_get_vco(unsigned int freq);
1423 1424
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1425
void intel_dp_get_m_n(struct intel_crtc *crtc,
1426
		      struct intel_crtc_state *pipe_config);
1427
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1428
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1429
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1430 1431
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1432

1433
bool intel_crtc_active(struct intel_crtc *crtc);
1434 1435
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
1436
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1437
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1438
				 struct intel_crtc_state *pipe_config);
1439

1440
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1441
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1442

1443 1444 1445 1446
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1447

1448 1449 1450
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1451 1452
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1453
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1454

1455
/* intel_csr.c */
1456
void intel_csr_ucode_init(struct drm_i915_private *);
1457
void intel_csr_load_program(struct drm_i915_private *);
1458
void intel_csr_ucode_fini(struct drm_i915_private *);
1459 1460
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1461

P
Paulo Zanoni 已提交
1462
/* intel_dp.c */
1463 1464
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1465 1466
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1467
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1468 1469
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1470 1471
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1472 1473 1474
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1475 1476
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1477
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1478
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1479
bool intel_dp_compute_config(struct intel_encoder *encoder,
1480 1481
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1482
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
1483 1484
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1485 1486
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1487
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1488 1489
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1490 1491 1492
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1493
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1494
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1495
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1496
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1497
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1498
void intel_plane_destroy(struct drm_plane *plane);
1499 1500 1501 1502
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1503 1504 1505 1506
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1507

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1520
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1521 1522 1523
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1524 1525 1526 1527 1528
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1529
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1530 1531
bool __intel_dp_read_desc(struct intel_dp *intel_dp,
			  struct intel_dp_desc *desc);
1532
bool intel_dp_read_desc(struct intel_dp *intel_dp);
1533 1534
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1535 1536
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1537

1538 1539 1540
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1541 1542 1543
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1544
/* intel_dsi.c */
1545
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1546

1547 1548
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1549 1550

/* intel_dvo.c */
1551
void intel_dvo_init(struct drm_i915_private *dev_priv);
1552 1553
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1554 1555


1556
/* legacy fbdev emulation in intel_fbdev.c */
1557
#ifdef CONFIG_DRM_FBDEV_EMULATION
1558
extern int intel_fbdev_init(struct drm_device *dev);
1559
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1560
extern void intel_fbdev_fini(struct drm_device *dev);
1561
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1562 1563
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1564 1565 1566 1567 1568
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1569

1570
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1571 1572 1573 1574 1575 1576 1577
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1578
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1579 1580 1581
{
}

1582 1583 1584 1585
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1586
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1587 1588 1589
{
}
#endif
P
Paulo Zanoni 已提交
1590

1591
/* intel_fbc.c */
1592 1593
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1594
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1595 1596 1597
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1598
void intel_fbc_post_update(struct intel_crtc *crtc);
1599
void intel_fbc_init(struct drm_i915_private *dev_priv);
1600
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1601 1602 1603
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1604 1605
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1606 1607 1608 1609
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1610
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1611
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1612
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1613

P
Paulo Zanoni 已提交
1614
/* intel_hdmi.c */
1615 1616
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1617 1618 1619 1620
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1621 1622
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1623
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1624 1625 1626


/* intel_lvds.c */
1627
void intel_lvds_init(struct drm_i915_private *dev_priv);
1628
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1629
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1630 1631 1632 1633


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1634
				 struct edid *edid);
P
Paulo Zanoni 已提交
1635
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1636 1637
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1638
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1639 1640 1641


/* intel_overlay.c */
1642 1643
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1644
int intel_overlay_switch_off(struct intel_overlay *overlay);
1645 1646 1647 1648
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1649
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1650 1651 1652


/* intel_panel.c */
1653
int intel_panel_init(struct intel_panel *panel,
1654 1655
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1656 1657 1658 1659
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1660
			     struct intel_crtc_state *pipe_config,
1661 1662
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1663
			      struct intel_crtc_state *pipe_config,
1664
			      int fitting_mode);
1665 1666
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1667 1668
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1669 1670
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1671
void intel_panel_destroy_backlight(struct drm_connector *connector);
1672
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1673
extern struct drm_display_mode *intel_find_panel_downclock(
1674
				struct drm_i915_private *dev_priv,
1675 1676
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1677 1678

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1679
int intel_backlight_device_register(struct intel_connector *connector);
1680 1681
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1682 1683 1684 1685
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1686 1687 1688 1689
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1690

P
Paulo Zanoni 已提交
1691

R
Rodrigo Vivi 已提交
1692 1693 1694
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1695
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1696
			  unsigned frontbuffer_bits);
1697
void intel_psr_flush(struct drm_i915_private *dev_priv,
1698 1699
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1700
void intel_psr_init(struct drm_i915_private *dev_priv);
1701
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1702
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1703

1704 1705
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1706
void intel_power_domains_fini(struct drm_i915_private *);
1707 1708
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1709
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1710 1711
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1712
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1713 1714
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1715

1716 1717 1718 1719
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1720 1721
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1722 1723
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1724 1725
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1738 1739
	WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
		  "RPM wakelock ref not held during HW access");
1740 1741
}

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1783
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1784
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1785 1786 1787
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1788 1789
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1790 1791
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1792 1793
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1794 1795


P
Paulo Zanoni 已提交
1796
/* intel_pm.c */
1797
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1798
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1799
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1800
void intel_update_watermarks(struct intel_crtc *crtc);
1801
void intel_init_pm(struct drm_i915_private *dev_priv);
1802
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1803
void intel_pm_setup(struct drm_i915_private *dev_priv);
1804 1805
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1806
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1807 1808
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1809
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1810
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1811
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1812
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1813 1814
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1815
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1816
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1817 1818
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1819
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1820
void vlv_wm_get_hw_state(struct drm_device *dev);
1821
void ilk_wm_get_hw_state(struct drm_device *dev);
1822
void skl_wm_get_hw_state(struct drm_device *dev);
1823 1824
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1825 1826
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1827
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1828 1829 1830
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1831 1832
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1833 1834 1835
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1836
bool ilk_disable_lp_wm(struct drm_device *dev);
1837 1838 1839 1840 1841
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1842

P
Paulo Zanoni 已提交
1843
/* intel_sdvo.c */
1844
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1845
		     i915_reg_t reg, enum port port);
1846

R
Rodrigo Vivi 已提交
1847

P
Paulo Zanoni 已提交
1848
/* intel_sprite.c */
1849 1850
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1851
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1852
					      enum pipe pipe, int plane);
1853 1854
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1855
void intel_pipe_update_start(struct intel_crtc *crtc);
1856
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1857 1858

/* intel_tv.c */
1859
void intel_tv_init(struct drm_i915_private *dev_priv);
1860

1861
/* intel_atomic.c */
1862 1863 1864 1865
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1866 1867 1868
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1869 1870 1871
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1872 1873 1874 1875 1876 1877 1878
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1879
		return ERR_CAST(crtc_state);
1880 1881 1882

	return to_intel_crtc_state(crtc_state);
}
1883

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1909 1910 1911
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
1912 1913

/* intel_atomic_plane.c */
1914
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1915 1916 1917 1918
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1919 1920
int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
					struct intel_plane_state *intel_state);
1921

1922 1923
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1924
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1925 1926
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1927

1928 1929
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1930
void lspcon_resume(struct intel_lspcon *lspcon);
1931
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
1932 1933 1934

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
1935 1936 1937 1938 1939 1940
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
1941
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
1942
#endif /* __INTEL_DRV_H__ */