intel_drv.h 66.8 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43
/**
44
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
45
 *
46 47 48 49
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
50
 */
51
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
T
Tvrtko Ursulin 已提交
52
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56 57
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
58
		OP;							\
59 60 61 62 63 64
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
65 66
			break;						\
		}							\
67 68 69
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
70 71 72 73
	}								\
	ret__;								\
})

74 75 76
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
77

78 79
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81
#else
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 84
#endif

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
105 106 107
			break; \
		} \
		cpu_relax(); \
108 109 110 111 112 113 114 115
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
116
	} \
117 118 119 120 121 122 123 124
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
125
		ret__ = _wait_for((COND), (US), 10, 10); \
126 127
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
128 129 130
	ret__; \
})

131 132 133 134 135 136 137 138
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
139

140 141
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
142

J
Jesse Barnes 已提交
143 144 145 146 147 148 149 150 151 152
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

153 154 155
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
156 157
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
158

J
Jesse Barnes 已提交
159 160 161 162 163
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
164 165 166 167 168 169 170 171
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
172
	INTEL_OUTPUT_DP = 7,
173 174
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
175
	INTEL_OUTPUT_DDI = 10,
176 177
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
178 179 180 181 182 183

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

184 185
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
186

J
Jesse Barnes 已提交
187 188
struct intel_framebuffer {
	struct drm_framebuffer base;
189
	struct drm_i915_gem_object *obj;
190
	struct intel_rotation_info rot_info;
191 192 193 194 195 196 197 198 199 200

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
201 202
};

203 204
struct intel_fbdev {
	struct drm_fb_helper helper;
205
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
206
	struct i915_vma *vma;
207
	async_cookie_t cookie;
208
	int preferred_bpp;
209
};
J
Jesse Barnes 已提交
210

211
struct intel_encoder {
212
	struct drm_encoder base;
213

214
	enum intel_output_type type;
215
	enum port port;
216
	unsigned int cloneable;
217
	void (*hot_plug)(struct intel_encoder *);
218 219 220
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
221
	bool (*compute_config)(struct intel_encoder *,
222 223
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
224
	void (*pre_pll_enable)(struct intel_encoder *,
225 226
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
227
	void (*pre_enable)(struct intel_encoder *,
228 229
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
230
	void (*enable)(struct intel_encoder *,
231 232
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
233
	void (*disable)(struct intel_encoder *,
234 235
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
236
	void (*post_disable)(struct intel_encoder *,
237 238
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
239
	void (*post_pll_disable)(struct intel_encoder *,
240 241
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
242 243 244 245
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
246
	/* Reconstructs the equivalent mode flags for the current hardware
247
	 * state. This must be called _after_ display->get_pipe_config has
248 249
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
250
	void (*get_config)(struct intel_encoder *,
251
			   struct intel_crtc_state *pipe_config);
252 253 254
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
255 256 257 258 259 260
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
261
	int crtc_mask;
262
	enum hpd_pin hpd_pin;
263
	enum intel_display_power_domain power_domain;
264 265
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
266 267
};

268
struct intel_panel {
269
	struct drm_display_mode *fixed_mode;
270
	struct drm_display_mode *alt_fixed_mode;
271
	struct drm_display_mode *downclock_mode;
272 273 274

	/* backlight */
	struct {
275
		bool present;
276
		u32 level;
277
		u32 min;
278
		u32 max;
279
		bool enabled;
280 281
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
282
		bool alternate_pwm_increment;	/* lpt+ */
283 284

		/* PWM chip */
285 286
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
287 288
		struct pwm_device *pwm;

289
		struct backlight_device *device;
290

291 292 293
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
294 295 296 297
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
298 299 300 301
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
302 303
};

304 305
struct intel_connector {
	struct drm_connector base;
306 307 308
	/*
	 * The fixed encoder this connector is connected to.
	 */
309
	struct intel_encoder *encoder;
310

311 312 313
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

314 315 316
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
317 318 319

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
320 321 322

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
323
	struct edid *detect_edid;
324 325 326 327

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
328 329 330 331

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
332 333 334

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
335 336
};

337 338 339 340 341 342 343 344 345
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

346
struct dpll {
347 348 349 350 351 352 353 354 355
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
356
};
357

358 359 360
struct intel_atomic_state {
	struct drm_atomic_state base;

361 362 363 364 365 366 367 368 369 370 371 372 373 374
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
375

376 377
	bool dpll_set, modeset;

378 379 380 381 382 383 384 385 386 387
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

388
	unsigned int active_crtcs;
389 390
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
391 392
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
393

394
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
395 396 397 398 399 400

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
401 402

	/* Gen9+ only */
403
	struct skl_wm_values wm_results;
404 405

	struct i915_sw_fence commit_ready;
406 407

	struct llist_node freed;
408 409
};

410
struct intel_plane_state {
411
	struct drm_plane_state base;
412
	struct drm_rect clip;
413
	struct i915_vma *vma;
414

415 416 417 418
	struct {
		u32 offset;
		int x, y;
	} main;
419 420 421 422
	struct {
		u32 offset;
		int x, y;
	} aux;
423

424 425 426
	/* plane control register */
	u32 ctl;

427 428 429
	/* plane color control register */
	u32 color_ctl;

430 431 432 433 434 435 436 437
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
438
	 *     update_scaler_plane.
439 440 441 442 443 444 445
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
446
	 *     update_scaler_plane.
447 448
	 */
	int scaler_id;
449 450

	struct drm_intel_sprite_colorkey ckey;
451 452
};

453
struct intel_initial_plane_config {
454
	struct intel_framebuffer *fb;
455
	unsigned int tiling;
456 457 458 459
	int size;
	u32 base;
};

460 461 462
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
463
#define SKL_MAX_SRC_H 4096
464 465 466
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
467
#define SKL_MAX_DST_H 4096
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

502 503
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
504 505
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
506

507 508 509 510 511 512 513 514 515
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
516
struct skl_plane_wm {
517 518
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
519 520 521 522
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
523 524 525
	uint32_t linetime;
};

526 527 528 529 530 531 532 533
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
534 535
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
536 537 538 539
	uint8_t num_levels;
	bool cxsr;
};

540 541 542 543
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
582
			struct skl_ddb_entry ddb;
583
		} skl;
584 585

		struct {
586
			/* "raw" watermarks (not inverted) */
587
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
588 589
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
590 591
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
592 593
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
594
		} vlv;
595 596 597 598 599 600 601 602 603

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
604 605 606 607 608 609 610 611 612 613 614
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

615
struct intel_crtc_state {
616 617
	struct drm_crtc_state base;

618 619 620 621 622 623 624 625
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
626
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
627 628
	unsigned long quirks;

629
	unsigned fb_bits; /* framebuffers to flip */
630 631
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
632
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
633
	bool fb_changed; /* fb on any of the planes is changed */
634
	bool fifo_changed; /* FIFO split is changed */
635

636 637 638 639 640
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

641 642 643 644 645 646
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

647 648 649
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
650

651 652 653
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

654
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
655 656
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
657 658
	enum transcoder cpu_transcoder;

659 660 661 662 663 664
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

665 666 667 668 669
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

670 671 672
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

673 674 675 676
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

677 678 679 680
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
681
	bool dither;
682

683 684 685 686 687 688 689 690
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

691 692 693
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

694 695 696 697
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

698 699 700 701 702 703 704
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

705 706
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
707
	struct dpll dpll;
708

709 710
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
711

712 713 714
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

715 716 717 718 719
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

720
	int pipe_bpp;
721
	struct intel_link_m_n dp_m_n;
722

723 724
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
725
	bool has_drrs;
726

727 728 729
	bool has_psr;
	bool has_psr2;

730 731
	/*
	 * Frequence the dpll for the port should run at. Differs from the
732 733
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
734
	 */
735 736
	int port_clock;

737 738
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
739

740 741
	uint8_t lane_count;

742 743 744 745 746 747
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

748 749 750
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

751
	/* Panel fitter controls for gen2-gen4 + VLV */
752 753 754
	struct {
		u32 control;
		u32 pgm_ratios;
755
		u32 lvds_border_bits;
756 757 758 759 760 761
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
762
		bool enabled;
763
		bool force_thru;
764
	} pch_pfit;
765

766
	/* FDI configuration, only valid if has_pch_encoder is set. */
767
	int fdi_lanes;
768
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
769 770

	bool ips_enabled;
771
	bool ips_force_disable;
772

773 774
	bool enable_fbc;

775
	bool double_wide;
776 777

	int pbn;
778 779

	struct intel_crtc_scaler_state scaler_state;
780 781 782

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
783 784 785

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
786

787
	struct intel_crtc_wm_state wm;
788 789 790

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
791 792 793

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
794 795 796 797 798 799

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
800 801 802

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
803 804
};

J
Jesse Barnes 已提交
805 806
struct intel_crtc {
	struct drm_crtc base;
807
	enum pipe pipe;
808 809 810 811 812 813
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
814
	u8 plane_ids_mask;
815
	unsigned long long enabled_power_domains;
816
	struct intel_overlay *overlay;
817

818
	struct intel_crtc_state *config;
819

820 821
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
822

823 824 825
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
826 827 828 829

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
830 831
		union {
			struct intel_pipe_wm ilk;
832
			struct vlv_wm_state vlv;
833
			struct g4x_wm_state g4x;
834
		} active;
835
	} wm;
836

837
	int scanline_offset;
838

839 840 841 842 843 844
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
845

846 847
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
848 849
};

850 851
struct intel_plane {
	struct drm_plane base;
852
	enum i9xx_plane_id i9xx_plane;
853
	enum plane_id id;
854
	enum pipe pipe;
855
	bool can_scale;
856
	int max_downscale;
857
	uint32_t frontbuffer_bit;
858

859 860 861 862
	struct {
		u32 base, cntl, size;
	} cursor;

863 864 865
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
866
	 * the intel_plane_state structure and accessed via plane_state.
867 868
	 */

869
	void (*update_plane)(struct intel_plane *plane,
870 871
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
872 873
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
874
	bool (*get_hw_state)(struct intel_plane *plane);
875
	int (*check_plane)(struct intel_plane *plane,
876
			   struct intel_crtc_state *crtc_state,
877
			   struct intel_plane_state *state);
878 879
};

880
struct intel_watermark_params {
881 882 883 884 885
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
886 887 888
};

struct cxsr_latency {
889 890
	bool is_desktop : 1;
	bool is_ddr3 : 1;
891 892 893 894 895 896
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
897 898
};

899
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
900
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
901
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
902
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
903
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
904
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
905
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
906
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
907
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
908

909
struct intel_hdmi {
910
	i915_reg_t hdmi_reg;
911
	int ddc_bus;
912 913 914 915
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
916 917
	bool has_hdmi_sink;
	bool has_audio;
918
	bool rgb_quant_range_selectable;
919
	struct intel_connector *attached_connector;
920 921
};

922
struct intel_dp_mst_encoder;
923
#define DP_MAX_DOWNSTREAM_PORTS		0x10
924

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

945 946
struct intel_dp_compliance_data {
	unsigned long edid;
947 948 949
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
950 951 952 953 954 955
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
956 957
	int test_link_rate;
	u8 test_lane_count;
958 959
};

960
struct intel_dp {
961 962 963
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
964
	uint32_t DP;
965 966
	int link_rate;
	uint8_t lane_count;
967
	uint8_t sink_count;
968
	bool link_mst;
969
	bool has_audio;
970
	bool detect_done;
971
	bool channel_eq_status;
972
	bool reset_link_params;
973
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
974
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
975
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
976
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
977 978 979
	/* source rates */
	int num_source_rates;
	const int *source_rates;
980 981
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
982
	int sink_rates[DP_MAX_SUPPORTED_RATES];
983
	bool use_rate_select;
984 985 986
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
987 988 989 990
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
991
	/* sink or branch descriptor */
992
	struct drm_dp_desc desc;
993
	struct drm_dp_aux aux;
994
	enum intel_display_power_domain aux_power_domain;
995 996 997 998 999 1000 1001 1002
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1003 1004
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1005
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1006

1007 1008
	struct notifier_block edp_notifier;

1009 1010 1011 1012 1013
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1014 1015 1016 1017 1018 1019
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1020 1021 1022 1023 1024
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1025
	struct edp_power_seq pps_delays;
1026

1027 1028
	bool can_mst; /* this port supports mst */
	bool is_mst;
1029
	int active_mst_links;
1030
	/* connector directly attached - won't be use for modeset in mst world */
1031
	struct intel_connector *attached_connector;
1032

1033 1034 1035 1036
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1037
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1038 1039 1040 1041 1042 1043 1044 1045
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1046 1047 1048 1049

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1050
	/* Displayport compliance testing */
1051
	struct intel_dp_compliance compliance;
1052 1053
};

1054 1055 1056 1057 1058
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1059 1060
struct intel_digital_port {
	struct intel_encoder base;
1061
	u32 saved_port_bits;
1062 1063
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1064
	struct intel_lspcon lspcon;
1065
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1066
	bool release_cl2_override;
1067
	uint8_t max_lanes;
1068
	enum intel_display_power_domain ddi_io_power_domain;
1069 1070 1071

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1072
				unsigned int type,
1073 1074 1075 1076 1077 1078 1079
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1080 1081
};

1082 1083 1084 1085
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1086
	struct intel_connector *connector;
1087 1088
};

1089
static inline enum dpio_channel
1090 1091
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1092
	switch (dport->base.port) {
1093
	case PORT_B:
1094
	case PORT_D:
1095
		return DPIO_CH0;
1096
	case PORT_C:
1097
		return DPIO_CH1;
1098 1099 1100 1101 1102
	default:
		BUG();
	}
}

1103 1104 1105
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1106
	switch (dport->base.port) {
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1131
static inline struct intel_crtc *
1132
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1133 1134 1135 1136
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1137
static inline struct intel_crtc *
1138
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1139 1140 1141 1142
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1143
struct intel_load_detect_pipe {
1144
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1145
};
J
Jesse Barnes 已提交
1146

P
Paulo Zanoni 已提交
1147 1148
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1149 1150 1151 1152
{
	return to_intel_connector(connector)->encoder;
}

1153 1154 1155
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1156 1157 1158
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1159
	case INTEL_OUTPUT_DDI:
1160 1161 1162 1163 1164 1165 1166 1167 1168
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1169 1170
}

1171 1172 1173 1174 1175 1176
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1177 1178 1179
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1180 1181 1182 1183 1184 1185 1186 1187
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1188 1189 1190 1191 1192 1193
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1194 1195 1196 1197
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1198 1199
}

1200 1201 1202 1203 1204 1205 1206 1207
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1208 1209 1210 1211 1212 1213 1214 1215
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1216 1217 1218 1219 1220 1221 1222 1223
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1224
/* intel_fifo_underrun.c */
1225
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1226
					   enum pipe pipe, bool enable);
1227
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1228
					   enum pipe pch_transcoder,
1229
					   bool enable);
1230 1231 1232
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1233
					 enum pipe pch_transcoder);
1234 1235
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1236 1237

/* i915_irq.c */
1238 1239
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1240 1241
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1242
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1243 1244
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1245 1246 1247 1248

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1249
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1250 1251
}

1252 1253
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1254 1255 1256 1257 1258 1259
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1260
	return dev_priv->runtime_pm.irqs_enabled;
1261 1262
}

1263
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1264
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1265
				     u8 pipe_mask);
1266
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1267
				     u8 pipe_mask);
1268 1269 1270
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1271 1272

/* intel_crt.c */
1273
void intel_crt_init(struct drm_i915_private *dev_priv);
1274
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1275 1276

/* intel_ddi.c */
1277
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1278 1279
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1280 1281
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1282
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1283
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1284
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1285 1286
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1287 1288
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1289 1290
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1291
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1292
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1293 1294
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1295
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1296

1297 1298
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1299 1300
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1301
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1302
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1303 1304
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);

1305 1306
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1307

1308
/* intel_audio.c */
1309
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1310 1311 1312
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1313 1314 1315
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1316 1317
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1318 1319
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1320

1321
/* intel_cdclk.c */
1322
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1323 1324
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1325 1326
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1327 1328
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1329 1330 1331 1332
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1333
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1334
			       const struct intel_cdclk_state *b);
1335 1336
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1337 1338
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1339 1340
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1341

1342
/* intel_display.c */
1343 1344
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1345
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1346
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1347
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1348 1349
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1350 1351
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1352 1353
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1354
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1355
unsigned int intel_fb_xy_to_linear(int x, int y,
1356 1357
				   const struct intel_plane_state *state,
				   int plane);
1358
void intel_add_fb_offsets(int *x, int *y,
1359
			  const struct intel_plane_state *state, int plane);
1360
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1361
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1362 1363
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1364
int intel_display_suspend(struct drm_device *dev);
1365
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1366
void intel_encoder_destroy(struct drm_encoder *encoder);
1367 1368
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1369
void intel_connector_free(struct intel_connector *connector);
1370 1371 1372
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1373 1374 1375
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1376
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1377 1378
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1379 1380
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1381 1382 1383 1384 1385 1386
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1387 1388 1389 1390
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1391
		((1 << INTEL_OUTPUT_DP) |
1392 1393 1394
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1395
static inline void
1396
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1397
{
1398
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1399
}
1400
static inline void
1401
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1402
{
1403
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1404 1405

	if (crtc->active)
1406
		intel_wait_for_vblank(dev_priv, pipe);
1407
}
1408 1409 1410

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1411
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1412
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1413 1414
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1415
int intel_get_load_detect_pipe(struct drm_connector *connector,
1416
			       const struct drm_display_mode *mode,
1417 1418
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1419
void intel_release_load_detect_pipe(struct drm_connector *connector,
1420 1421
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1422 1423
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1424
void intel_unpin_fb_vma(struct i915_vma *vma);
1425
struct drm_framebuffer *
1426 1427
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1428
int intel_prepare_plane_fb(struct drm_plane *plane,
1429
			   struct drm_plane_state *new_state);
1430
void intel_cleanup_plane_fb(struct drm_plane *plane,
1431
			    struct drm_plane_state *old_state);
1432 1433 1434 1435 1436 1437 1438 1439
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1440 1441 1442
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1443
				    struct drm_plane_state *plane_state);
1444

1445 1446 1447
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1448
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1449
		     const struct dpll *dpll);
1450
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1451
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1452

1453
/* modesetting asserts */
1454 1455
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1456 1457 1458 1459
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1460 1461 1462
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1463 1464 1465 1466
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1467
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1468 1469
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1470
u32 intel_compute_tile_offset(int *x, int *y,
1471
			      const struct intel_plane_state *state, int plane);
1472 1473
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1474 1475
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1476
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1477 1478
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1479
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1480
unsigned int skl_cdclk_get_vco(unsigned int freq);
1481 1482
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1483
void intel_dp_get_m_n(struct intel_crtc *crtc,
1484
		      struct intel_crtc_state *pipe_config);
1485
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1486
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1487
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1488 1489
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1490

1491
bool intel_crtc_active(struct intel_crtc *crtc);
1492
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1493 1494
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1495
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1496
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1497
				 struct intel_crtc_state *pipe_config);
1498

1499
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1500
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1501

1502 1503 1504 1505
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1506

1507 1508
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1509 1510
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1511 1512
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1513
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1514
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1515

1516
/* intel_csr.c */
1517
void intel_csr_ucode_init(struct drm_i915_private *);
1518
void intel_csr_load_program(struct drm_i915_private *);
1519
void intel_csr_ucode_fini(struct drm_i915_private *);
1520 1521
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1522

P
Paulo Zanoni 已提交
1523
/* intel_dp.c */
1524 1525
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1526 1527
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1528
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1529 1530
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1531 1532
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1533 1534 1535
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1536 1537
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1538
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1539 1540
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1541
bool intel_dp_compute_config(struct intel_encoder *encoder,
1542 1543
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1544
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1545
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1546 1547
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1548 1549 1550
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1551
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1552 1553
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1554 1555
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1556
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1557
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1558
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1559
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1560
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1561
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1562
void intel_plane_destroy(struct drm_plane *plane);
1563
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1564
			   const struct intel_crtc_state *crtc_state);
1565
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1566
			    const struct intel_crtc_state *crtc_state);
1567 1568 1569 1570
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1571

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1584
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1585 1586 1587
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1588 1589 1590 1591 1592
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1593
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1594 1595
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1596 1597
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1598

1599 1600 1601
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1602 1603 1604
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1605
/* intel_dsi.c */
1606
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1607

1608 1609
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1610 1611

/* intel_dvo.c */
1612
void intel_dvo_init(struct drm_i915_private *dev_priv);
1613 1614
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1615 1616


1617
/* legacy fbdev emulation in intel_fbdev.c */
1618
#ifdef CONFIG_DRM_FBDEV_EMULATION
1619
extern int intel_fbdev_init(struct drm_device *dev);
1620
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1621 1622
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1623
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1624 1625
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1626 1627 1628 1629 1630
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1631

1632
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1633 1634 1635
{
}

1636 1637 1638 1639 1640
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1641 1642 1643
{
}

1644
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1645 1646 1647
{
}

1648 1649 1650 1651
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1652
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1653 1654 1655
{
}
#endif
P
Paulo Zanoni 已提交
1656

1657
/* intel_fbc.c */
1658
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1659
			   struct intel_atomic_state *state);
1660
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1661 1662 1663
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1664
void intel_fbc_post_update(struct intel_crtc *crtc);
1665
void intel_fbc_init(struct drm_i915_private *dev_priv);
1666
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1667 1668 1669
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1670 1671
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1672 1673 1674 1675
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1676
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1677
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1678
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1679

P
Paulo Zanoni 已提交
1680
/* intel_hdmi.c */
1681 1682
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1683 1684 1685 1686
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1687 1688
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
S
Shashank Sharma 已提交
1689 1690 1691 1692
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1693
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1694
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1695 1696 1697


/* intel_lvds.c */
1698
void intel_lvds_init(struct drm_i915_private *dev_priv);
1699
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1700
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1701 1702 1703 1704


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1705
				 struct edid *edid);
P
Paulo Zanoni 已提交
1706
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1707 1708
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1709
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1710 1711 1712


/* intel_overlay.c */
1713 1714
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1715
int intel_overlay_switch_off(struct intel_overlay *overlay);
1716 1717 1718 1719
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1720
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1721 1722 1723


/* intel_panel.c */
1724
int intel_panel_init(struct intel_panel *panel,
1725
		     struct drm_display_mode *fixed_mode,
1726
		     struct drm_display_mode *alt_fixed_mode,
1727
		     struct drm_display_mode *downclock_mode);
1728 1729 1730 1731
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1732
			     struct intel_crtc_state *pipe_config,
1733 1734
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1735
			      struct intel_crtc_state *pipe_config,
1736
			      int fitting_mode);
1737
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1738
				    u32 level, u32 max);
1739 1740
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1741 1742 1743
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1744
void intel_panel_destroy_backlight(struct drm_connector *connector);
1745
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1746
extern struct drm_display_mode *intel_find_panel_downclock(
1747
				struct drm_i915_private *dev_priv,
1748 1749
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1750 1751

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1752
int intel_backlight_device_register(struct intel_connector *connector);
1753 1754
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1755
static inline int intel_backlight_device_register(struct intel_connector *connector)
1756 1757 1758
{
	return 0;
}
1759 1760 1761 1762
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1763

P
Paulo Zanoni 已提交
1764

R
Rodrigo Vivi 已提交
1765
/* intel_psr.c */
1766 1767 1768 1769
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1770
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1771
			  unsigned frontbuffer_bits);
1772
void intel_psr_flush(struct drm_i915_private *dev_priv,
1773 1774
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1775
void intel_psr_init(struct drm_i915_private *dev_priv);
1776
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1777
				   unsigned frontbuffer_bits);
1778 1779
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
R
Rodrigo Vivi 已提交
1780

1781 1782
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1783
void intel_power_domains_fini(struct drm_i915_private *);
1784 1785
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1786
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1787 1788
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1789
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1790 1791
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1792

1793 1794 1795 1796
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1797 1798
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1799 1800
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1801 1802
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1803 1804 1805 1806

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1807
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1808 1809 1810 1811 1812 1813 1814
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1815
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1816
		  "RPM wakelock ref not held during HW access");
1817 1818
}

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1840
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1857
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1858 1859
}

1860
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1861
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1862 1863 1864
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1865 1866
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1867 1868
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1869 1870
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1871 1872


P
Paulo Zanoni 已提交
1873
/* intel_pm.c */
1874
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1875
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1876
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1877
void intel_update_watermarks(struct intel_crtc *crtc);
1878
void intel_init_pm(struct drm_i915_private *dev_priv);
1879
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1880
void intel_pm_setup(struct drm_i915_private *dev_priv);
1881 1882
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1883
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1884 1885
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1886 1887
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1888
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1889 1890
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1891
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1892 1893
void gen6_rps_boost(struct drm_i915_gem_request *rq,
		    struct intel_rps_client *rps);
1894
void g4x_wm_get_hw_state(struct drm_device *dev);
1895
void vlv_wm_get_hw_state(struct drm_device *dev);
1896
void ilk_wm_get_hw_state(struct drm_device *dev);
1897
void skl_wm_get_hw_state(struct drm_device *dev);
1898 1899
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1900 1901
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1902
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
1903
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1904 1905 1906
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1907 1908
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1909 1910
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
1911 1912
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1913
bool ilk_disable_lp_wm(struct drm_device *dev);
1914 1915
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
1916 1917
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
1918

P
Paulo Zanoni 已提交
1919
/* intel_sdvo.c */
1920
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1921
		     i915_reg_t reg, enum port port);
1922

R
Rodrigo Vivi 已提交
1923

P
Paulo Zanoni 已提交
1924
/* intel_sprite.c */
1925 1926
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1927
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1928
					      enum pipe pipe, int plane);
1929 1930
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1931 1932
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
1933 1934 1935
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
1936
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
1937
bool skl_plane_get_hw_state(struct intel_plane *plane);
P
Paulo Zanoni 已提交
1938 1939

/* intel_tv.c */
1940
void intel_tv_init(struct drm_i915_private *dev_priv);
1941

1942
/* intel_atomic.c */
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

1956 1957 1958
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1959 1960 1961
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1962 1963 1964 1965 1966 1967 1968
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1969
		return ERR_CAST(crtc_state);
1970 1971 1972

	return to_intel_crtc_state(crtc_state);
}
1973

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1999 2000 2001
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2002 2003

/* intel_atomic_plane.c */
2004
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2005 2006 2007 2008
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2009 2010 2011
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2012
					struct intel_plane_state *intel_state);
2013

2014 2015
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2016
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2017 2018
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2019

2020 2021
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2022
void lspcon_resume(struct intel_lspcon *lspcon);
2023
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2024 2025 2026

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2027 2028 2029 2030 2031 2032
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
2033
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2034
#endif /* __INTEL_DRV_H__ */